mpic.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive
  13. * for more details.
  14. */
  15. #undef DEBUG
  16. #undef DEBUG_IPI
  17. #undef DEBUG_IRQ
  18. #undef DEBUG_LOW
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/pci.h>
  28. #include <linux/slab.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/ratelimit.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/signal.h>
  33. #include <asm/io.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/irq.h>
  36. #include <asm/machdep.h>
  37. #include <asm/mpic.h>
  38. #include <asm/smp.h>
  39. #include "mpic.h"
  40. #ifdef DEBUG
  41. #define DBG(fmt...) printk(fmt)
  42. #else
  43. #define DBG(fmt...)
  44. #endif
  45. static struct mpic *mpics;
  46. static struct mpic *mpic_primary;
  47. static DEFINE_RAW_SPINLOCK(mpic_lock);
  48. #ifdef CONFIG_PPC32 /* XXX for now */
  49. #ifdef CONFIG_IRQ_ALL_CPUS
  50. #define distribute_irqs (1)
  51. #else
  52. #define distribute_irqs (0)
  53. #endif
  54. #endif
  55. #ifdef CONFIG_MPIC_WEIRD
  56. static u32 mpic_infos[][MPIC_IDX_END] = {
  57. [0] = { /* Original OpenPIC compatible MPIC */
  58. MPIC_GREG_BASE,
  59. MPIC_GREG_FEATURE_0,
  60. MPIC_GREG_GLOBAL_CONF_0,
  61. MPIC_GREG_VENDOR_ID,
  62. MPIC_GREG_IPI_VECTOR_PRI_0,
  63. MPIC_GREG_IPI_STRIDE,
  64. MPIC_GREG_SPURIOUS,
  65. MPIC_GREG_TIMER_FREQ,
  66. MPIC_TIMER_BASE,
  67. MPIC_TIMER_STRIDE,
  68. MPIC_TIMER_CURRENT_CNT,
  69. MPIC_TIMER_BASE_CNT,
  70. MPIC_TIMER_VECTOR_PRI,
  71. MPIC_TIMER_DESTINATION,
  72. MPIC_CPU_BASE,
  73. MPIC_CPU_STRIDE,
  74. MPIC_CPU_IPI_DISPATCH_0,
  75. MPIC_CPU_IPI_DISPATCH_STRIDE,
  76. MPIC_CPU_CURRENT_TASK_PRI,
  77. MPIC_CPU_WHOAMI,
  78. MPIC_CPU_INTACK,
  79. MPIC_CPU_EOI,
  80. MPIC_CPU_MCACK,
  81. MPIC_IRQ_BASE,
  82. MPIC_IRQ_STRIDE,
  83. MPIC_IRQ_VECTOR_PRI,
  84. MPIC_VECPRI_VECTOR_MASK,
  85. MPIC_VECPRI_POLARITY_POSITIVE,
  86. MPIC_VECPRI_POLARITY_NEGATIVE,
  87. MPIC_VECPRI_SENSE_LEVEL,
  88. MPIC_VECPRI_SENSE_EDGE,
  89. MPIC_VECPRI_POLARITY_MASK,
  90. MPIC_VECPRI_SENSE_MASK,
  91. MPIC_IRQ_DESTINATION
  92. },
  93. [1] = { /* Tsi108/109 PIC */
  94. TSI108_GREG_BASE,
  95. TSI108_GREG_FEATURE_0,
  96. TSI108_GREG_GLOBAL_CONF_0,
  97. TSI108_GREG_VENDOR_ID,
  98. TSI108_GREG_IPI_VECTOR_PRI_0,
  99. TSI108_GREG_IPI_STRIDE,
  100. TSI108_GREG_SPURIOUS,
  101. TSI108_GREG_TIMER_FREQ,
  102. TSI108_TIMER_BASE,
  103. TSI108_TIMER_STRIDE,
  104. TSI108_TIMER_CURRENT_CNT,
  105. TSI108_TIMER_BASE_CNT,
  106. TSI108_TIMER_VECTOR_PRI,
  107. TSI108_TIMER_DESTINATION,
  108. TSI108_CPU_BASE,
  109. TSI108_CPU_STRIDE,
  110. TSI108_CPU_IPI_DISPATCH_0,
  111. TSI108_CPU_IPI_DISPATCH_STRIDE,
  112. TSI108_CPU_CURRENT_TASK_PRI,
  113. TSI108_CPU_WHOAMI,
  114. TSI108_CPU_INTACK,
  115. TSI108_CPU_EOI,
  116. TSI108_CPU_MCACK,
  117. TSI108_IRQ_BASE,
  118. TSI108_IRQ_STRIDE,
  119. TSI108_IRQ_VECTOR_PRI,
  120. TSI108_VECPRI_VECTOR_MASK,
  121. TSI108_VECPRI_POLARITY_POSITIVE,
  122. TSI108_VECPRI_POLARITY_NEGATIVE,
  123. TSI108_VECPRI_SENSE_LEVEL,
  124. TSI108_VECPRI_SENSE_EDGE,
  125. TSI108_VECPRI_POLARITY_MASK,
  126. TSI108_VECPRI_SENSE_MASK,
  127. TSI108_IRQ_DESTINATION
  128. },
  129. };
  130. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  131. #else /* CONFIG_MPIC_WEIRD */
  132. #define MPIC_INFO(name) MPIC_##name
  133. #endif /* CONFIG_MPIC_WEIRD */
  134. static inline unsigned int mpic_processor_id(struct mpic *mpic)
  135. {
  136. unsigned int cpu = 0;
  137. if (mpic->flags & MPIC_PRIMARY)
  138. cpu = hard_smp_processor_id();
  139. return cpu;
  140. }
  141. /*
  142. * Register accessor functions
  143. */
  144. static inline u32 _mpic_read(enum mpic_reg_type type,
  145. struct mpic_reg_bank *rb,
  146. unsigned int reg)
  147. {
  148. switch(type) {
  149. #ifdef CONFIG_PPC_DCR
  150. case mpic_access_dcr:
  151. return dcr_read(rb->dhost, reg);
  152. #endif
  153. case mpic_access_mmio_be:
  154. return in_be32(rb->base + (reg >> 2));
  155. case mpic_access_mmio_le:
  156. default:
  157. return in_le32(rb->base + (reg >> 2));
  158. }
  159. }
  160. static inline void _mpic_write(enum mpic_reg_type type,
  161. struct mpic_reg_bank *rb,
  162. unsigned int reg, u32 value)
  163. {
  164. switch(type) {
  165. #ifdef CONFIG_PPC_DCR
  166. case mpic_access_dcr:
  167. dcr_write(rb->dhost, reg, value);
  168. break;
  169. #endif
  170. case mpic_access_mmio_be:
  171. out_be32(rb->base + (reg >> 2), value);
  172. break;
  173. case mpic_access_mmio_le:
  174. default:
  175. out_le32(rb->base + (reg >> 2), value);
  176. break;
  177. }
  178. }
  179. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  180. {
  181. enum mpic_reg_type type = mpic->reg_type;
  182. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  183. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  184. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  185. type = mpic_access_mmio_be;
  186. return _mpic_read(type, &mpic->gregs, offset);
  187. }
  188. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  189. {
  190. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  191. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  192. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  193. }
  194. static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
  195. {
  196. unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
  197. ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
  198. if (tm >= 4)
  199. offset += 0x1000 / 4;
  200. return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
  201. }
  202. static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
  203. {
  204. unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
  205. ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
  206. if (tm >= 4)
  207. offset += 0x1000 / 4;
  208. _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
  209. }
  210. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  211. {
  212. unsigned int cpu = mpic_processor_id(mpic);
  213. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  214. }
  215. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  216. {
  217. unsigned int cpu = mpic_processor_id(mpic);
  218. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  219. }
  220. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  221. {
  222. unsigned int isu = src_no >> mpic->isu_shift;
  223. unsigned int idx = src_no & mpic->isu_mask;
  224. unsigned int val;
  225. val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
  226. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  227. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  228. if (reg == 0)
  229. val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
  230. mpic->isu_reg0_shadow[src_no];
  231. #endif
  232. return val;
  233. }
  234. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  235. unsigned int reg, u32 value)
  236. {
  237. unsigned int isu = src_no >> mpic->isu_shift;
  238. unsigned int idx = src_no & mpic->isu_mask;
  239. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  240. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  241. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  242. if (reg == 0)
  243. mpic->isu_reg0_shadow[src_no] =
  244. value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
  245. #endif
  246. }
  247. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  248. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  249. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  250. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  251. #define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
  252. #define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
  253. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  254. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  255. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  256. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  257. /*
  258. * Low level utility functions
  259. */
  260. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  261. struct mpic_reg_bank *rb, unsigned int offset,
  262. unsigned int size)
  263. {
  264. rb->base = ioremap(phys_addr + offset, size);
  265. BUG_ON(rb->base == NULL);
  266. }
  267. #ifdef CONFIG_PPC_DCR
  268. static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
  269. struct mpic_reg_bank *rb,
  270. unsigned int offset, unsigned int size)
  271. {
  272. const u32 *dbasep;
  273. dbasep = of_get_property(node, "dcr-reg", NULL);
  274. rb->dhost = dcr_map(node, *dbasep + offset, size);
  275. BUG_ON(!DCR_MAP_OK(rb->dhost));
  276. }
  277. static inline void mpic_map(struct mpic *mpic, struct device_node *node,
  278. phys_addr_t phys_addr, struct mpic_reg_bank *rb,
  279. unsigned int offset, unsigned int size)
  280. {
  281. if (mpic->flags & MPIC_USES_DCR)
  282. _mpic_map_dcr(mpic, node, rb, offset, size);
  283. else
  284. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  285. }
  286. #else /* CONFIG_PPC_DCR */
  287. #define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  288. #endif /* !CONFIG_PPC_DCR */
  289. /* Check if we have one of those nice broken MPICs with a flipped endian on
  290. * reads from IPI registers
  291. */
  292. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  293. {
  294. u32 r;
  295. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  296. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  297. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  298. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  299. mpic->flags |= MPIC_BROKEN_IPI;
  300. }
  301. }
  302. #ifdef CONFIG_MPIC_U3_HT_IRQS
  303. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  304. * to force the edge setting on the MPIC and do the ack workaround.
  305. */
  306. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  307. {
  308. if (source >= 128 || !mpic->fixups)
  309. return 0;
  310. return mpic->fixups[source].base != NULL;
  311. }
  312. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  313. {
  314. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  315. if (fixup->applebase) {
  316. unsigned int soff = (fixup->index >> 3) & ~3;
  317. unsigned int mask = 1U << (fixup->index & 0x1f);
  318. writel(mask, fixup->applebase + soff);
  319. } else {
  320. raw_spin_lock(&mpic->fixup_lock);
  321. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  322. writel(fixup->data, fixup->base + 4);
  323. raw_spin_unlock(&mpic->fixup_lock);
  324. }
  325. }
  326. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  327. bool level)
  328. {
  329. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  330. unsigned long flags;
  331. u32 tmp;
  332. if (fixup->base == NULL)
  333. return;
  334. DBG("startup_ht_interrupt(0x%x) index: %d\n",
  335. source, fixup->index);
  336. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  337. /* Enable and configure */
  338. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  339. tmp = readl(fixup->base + 4);
  340. tmp &= ~(0x23U);
  341. if (level)
  342. tmp |= 0x22;
  343. writel(tmp, fixup->base + 4);
  344. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  345. #ifdef CONFIG_PM
  346. /* use the lowest bit inverted to the actual HW,
  347. * set if this fixup was enabled, clear otherwise */
  348. mpic->save_data[source].fixup_data = tmp | 1;
  349. #endif
  350. }
  351. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
  352. {
  353. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  354. unsigned long flags;
  355. u32 tmp;
  356. if (fixup->base == NULL)
  357. return;
  358. DBG("shutdown_ht_interrupt(0x%x)\n", source);
  359. /* Disable */
  360. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  361. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  362. tmp = readl(fixup->base + 4);
  363. tmp |= 1;
  364. writel(tmp, fixup->base + 4);
  365. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  366. #ifdef CONFIG_PM
  367. /* use the lowest bit inverted to the actual HW,
  368. * set if this fixup was enabled, clear otherwise */
  369. mpic->save_data[source].fixup_data = tmp & ~1;
  370. #endif
  371. }
  372. #ifdef CONFIG_PCI_MSI
  373. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  374. unsigned int devfn)
  375. {
  376. u8 __iomem *base;
  377. u8 pos, flags;
  378. u64 addr = 0;
  379. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  380. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  381. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  382. if (id == PCI_CAP_ID_HT) {
  383. id = readb(devbase + pos + 3);
  384. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  385. break;
  386. }
  387. }
  388. if (pos == 0)
  389. return;
  390. base = devbase + pos;
  391. flags = readb(base + HT_MSI_FLAGS);
  392. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  393. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  394. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  395. }
  396. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
  397. PCI_SLOT(devfn), PCI_FUNC(devfn),
  398. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  399. if (!(flags & HT_MSI_FLAGS_ENABLE))
  400. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  401. }
  402. #else
  403. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  404. unsigned int devfn)
  405. {
  406. return;
  407. }
  408. #endif
  409. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  410. unsigned int devfn, u32 vdid)
  411. {
  412. int i, irq, n;
  413. u8 __iomem *base;
  414. u32 tmp;
  415. u8 pos;
  416. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  417. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  418. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  419. if (id == PCI_CAP_ID_HT) {
  420. id = readb(devbase + pos + 3);
  421. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  422. break;
  423. }
  424. }
  425. if (pos == 0)
  426. return;
  427. base = devbase + pos;
  428. writeb(0x01, base + 2);
  429. n = (readl(base + 4) >> 16) & 0xff;
  430. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  431. " has %d irqs\n",
  432. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  433. for (i = 0; i <= n; i++) {
  434. writeb(0x10 + 2 * i, base + 2);
  435. tmp = readl(base + 4);
  436. irq = (tmp >> 16) & 0xff;
  437. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  438. /* mask it , will be unmasked later */
  439. tmp |= 0x1;
  440. writel(tmp, base + 4);
  441. mpic->fixups[irq].index = i;
  442. mpic->fixups[irq].base = base;
  443. /* Apple HT PIC has a non-standard way of doing EOIs */
  444. if ((vdid & 0xffff) == 0x106b)
  445. mpic->fixups[irq].applebase = devbase + 0x60;
  446. else
  447. mpic->fixups[irq].applebase = NULL;
  448. writeb(0x11 + 2 * i, base + 2);
  449. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  450. }
  451. }
  452. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  453. {
  454. unsigned int devfn;
  455. u8 __iomem *cfgspace;
  456. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  457. /* Allocate fixups array */
  458. mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
  459. BUG_ON(mpic->fixups == NULL);
  460. /* Init spinlock */
  461. raw_spin_lock_init(&mpic->fixup_lock);
  462. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  463. * so we only need to map 64kB.
  464. */
  465. cfgspace = ioremap(0xf2000000, 0x10000);
  466. BUG_ON(cfgspace == NULL);
  467. /* Now we scan all slots. We do a very quick scan, we read the header
  468. * type, vendor ID and device ID only, that's plenty enough
  469. */
  470. for (devfn = 0; devfn < 0x100; devfn++) {
  471. u8 __iomem *devbase = cfgspace + (devfn << 8);
  472. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  473. u32 l = readl(devbase + PCI_VENDOR_ID);
  474. u16 s;
  475. DBG("devfn %x, l: %x\n", devfn, l);
  476. /* If no device, skip */
  477. if (l == 0xffffffff || l == 0x00000000 ||
  478. l == 0x0000ffff || l == 0xffff0000)
  479. goto next;
  480. /* Check if is supports capability lists */
  481. s = readw(devbase + PCI_STATUS);
  482. if (!(s & PCI_STATUS_CAP_LIST))
  483. goto next;
  484. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  485. mpic_scan_ht_msi(mpic, devbase, devfn);
  486. next:
  487. /* next device, if function 0 */
  488. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  489. devfn += 7;
  490. }
  491. }
  492. #else /* CONFIG_MPIC_U3_HT_IRQS */
  493. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  494. {
  495. return 0;
  496. }
  497. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  498. {
  499. }
  500. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  501. #ifdef CONFIG_SMP
  502. static int irq_choose_cpu(const struct cpumask *mask)
  503. {
  504. int cpuid;
  505. if (cpumask_equal(mask, cpu_all_mask)) {
  506. static int irq_rover = 0;
  507. static DEFINE_RAW_SPINLOCK(irq_rover_lock);
  508. unsigned long flags;
  509. /* Round-robin distribution... */
  510. do_round_robin:
  511. raw_spin_lock_irqsave(&irq_rover_lock, flags);
  512. irq_rover = cpumask_next(irq_rover, cpu_online_mask);
  513. if (irq_rover >= nr_cpu_ids)
  514. irq_rover = cpumask_first(cpu_online_mask);
  515. cpuid = irq_rover;
  516. raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
  517. } else {
  518. cpuid = cpumask_first_and(mask, cpu_online_mask);
  519. if (cpuid >= nr_cpu_ids)
  520. goto do_round_robin;
  521. }
  522. return get_hard_smp_processor_id(cpuid);
  523. }
  524. #else
  525. static int irq_choose_cpu(const struct cpumask *mask)
  526. {
  527. return hard_smp_processor_id();
  528. }
  529. #endif
  530. /* Find an mpic associated with a given linux interrupt */
  531. static struct mpic *mpic_find(unsigned int irq)
  532. {
  533. if (irq < NUM_ISA_INTERRUPTS)
  534. return NULL;
  535. return irq_get_chip_data(irq);
  536. }
  537. /* Determine if the linux irq is an IPI */
  538. static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
  539. {
  540. unsigned int src = virq_to_hw(irq);
  541. return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
  542. }
  543. /* Determine if the linux irq is a timer */
  544. static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
  545. {
  546. unsigned int src = virq_to_hw(irq);
  547. return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
  548. }
  549. /* Convert a cpu mask from logical to physical cpu numbers. */
  550. static inline u32 mpic_physmask(u32 cpumask)
  551. {
  552. int i;
  553. u32 mask = 0;
  554. for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
  555. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  556. return mask;
  557. }
  558. #ifdef CONFIG_SMP
  559. /* Get the mpic structure from the IPI number */
  560. static inline struct mpic * mpic_from_ipi(struct irq_data *d)
  561. {
  562. return irq_data_get_irq_chip_data(d);
  563. }
  564. #endif
  565. /* Get the mpic structure from the irq number */
  566. static inline struct mpic * mpic_from_irq(unsigned int irq)
  567. {
  568. return irq_get_chip_data(irq);
  569. }
  570. /* Get the mpic structure from the irq data */
  571. static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
  572. {
  573. return irq_data_get_irq_chip_data(d);
  574. }
  575. /* Send an EOI */
  576. static inline void mpic_eoi(struct mpic *mpic)
  577. {
  578. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  579. (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
  580. }
  581. /*
  582. * Linux descriptor level callbacks
  583. */
  584. void mpic_unmask_irq(struct irq_data *d)
  585. {
  586. unsigned int loops = 100000;
  587. struct mpic *mpic = mpic_from_irq_data(d);
  588. unsigned int src = irqd_to_hwirq(d);
  589. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
  590. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  591. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  592. ~MPIC_VECPRI_MASK);
  593. /* make sure mask gets to controller before we return to user */
  594. do {
  595. if (!loops--) {
  596. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  597. __func__, src);
  598. break;
  599. }
  600. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  601. }
  602. void mpic_mask_irq(struct irq_data *d)
  603. {
  604. unsigned int loops = 100000;
  605. struct mpic *mpic = mpic_from_irq_data(d);
  606. unsigned int src = irqd_to_hwirq(d);
  607. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
  608. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  609. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  610. MPIC_VECPRI_MASK);
  611. /* make sure mask gets to controller before we return to user */
  612. do {
  613. if (!loops--) {
  614. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  615. __func__, src);
  616. break;
  617. }
  618. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  619. }
  620. void mpic_end_irq(struct irq_data *d)
  621. {
  622. struct mpic *mpic = mpic_from_irq_data(d);
  623. #ifdef DEBUG_IRQ
  624. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  625. #endif
  626. /* We always EOI on end_irq() even for edge interrupts since that
  627. * should only lower the priority, the MPIC should have properly
  628. * latched another edge interrupt coming in anyway
  629. */
  630. mpic_eoi(mpic);
  631. }
  632. #ifdef CONFIG_MPIC_U3_HT_IRQS
  633. static void mpic_unmask_ht_irq(struct irq_data *d)
  634. {
  635. struct mpic *mpic = mpic_from_irq_data(d);
  636. unsigned int src = irqd_to_hwirq(d);
  637. mpic_unmask_irq(d);
  638. if (irqd_is_level_type(d))
  639. mpic_ht_end_irq(mpic, src);
  640. }
  641. static unsigned int mpic_startup_ht_irq(struct irq_data *d)
  642. {
  643. struct mpic *mpic = mpic_from_irq_data(d);
  644. unsigned int src = irqd_to_hwirq(d);
  645. mpic_unmask_irq(d);
  646. mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
  647. return 0;
  648. }
  649. static void mpic_shutdown_ht_irq(struct irq_data *d)
  650. {
  651. struct mpic *mpic = mpic_from_irq_data(d);
  652. unsigned int src = irqd_to_hwirq(d);
  653. mpic_shutdown_ht_interrupt(mpic, src);
  654. mpic_mask_irq(d);
  655. }
  656. static void mpic_end_ht_irq(struct irq_data *d)
  657. {
  658. struct mpic *mpic = mpic_from_irq_data(d);
  659. unsigned int src = irqd_to_hwirq(d);
  660. #ifdef DEBUG_IRQ
  661. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  662. #endif
  663. /* We always EOI on end_irq() even for edge interrupts since that
  664. * should only lower the priority, the MPIC should have properly
  665. * latched another edge interrupt coming in anyway
  666. */
  667. if (irqd_is_level_type(d))
  668. mpic_ht_end_irq(mpic, src);
  669. mpic_eoi(mpic);
  670. }
  671. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  672. #ifdef CONFIG_SMP
  673. static void mpic_unmask_ipi(struct irq_data *d)
  674. {
  675. struct mpic *mpic = mpic_from_ipi(d);
  676. unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
  677. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
  678. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  679. }
  680. static void mpic_mask_ipi(struct irq_data *d)
  681. {
  682. /* NEVER disable an IPI... that's just plain wrong! */
  683. }
  684. static void mpic_end_ipi(struct irq_data *d)
  685. {
  686. struct mpic *mpic = mpic_from_ipi(d);
  687. /*
  688. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  689. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  690. * applying to them. We EOI them late to avoid re-entering.
  691. * We mark IPI's with IRQF_DISABLED as they must run with
  692. * irqs disabled.
  693. */
  694. mpic_eoi(mpic);
  695. }
  696. #endif /* CONFIG_SMP */
  697. static void mpic_unmask_tm(struct irq_data *d)
  698. {
  699. struct mpic *mpic = mpic_from_irq_data(d);
  700. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  701. DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, irq, src);
  702. mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
  703. mpic_tm_read(src);
  704. }
  705. static void mpic_mask_tm(struct irq_data *d)
  706. {
  707. struct mpic *mpic = mpic_from_irq_data(d);
  708. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  709. mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
  710. mpic_tm_read(src);
  711. }
  712. int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
  713. bool force)
  714. {
  715. struct mpic *mpic = mpic_from_irq_data(d);
  716. unsigned int src = irqd_to_hwirq(d);
  717. if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
  718. int cpuid = irq_choose_cpu(cpumask);
  719. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  720. } else {
  721. u32 mask = cpumask_bits(cpumask)[0];
  722. mask &= cpumask_bits(cpu_online_mask)[0];
  723. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  724. mpic_physmask(mask));
  725. }
  726. return 0;
  727. }
  728. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  729. {
  730. /* Now convert sense value */
  731. switch(type & IRQ_TYPE_SENSE_MASK) {
  732. case IRQ_TYPE_EDGE_RISING:
  733. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  734. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  735. case IRQ_TYPE_EDGE_FALLING:
  736. case IRQ_TYPE_EDGE_BOTH:
  737. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  738. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  739. case IRQ_TYPE_LEVEL_HIGH:
  740. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  741. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  742. case IRQ_TYPE_LEVEL_LOW:
  743. default:
  744. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  745. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  746. }
  747. }
  748. int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
  749. {
  750. struct mpic *mpic = mpic_from_irq_data(d);
  751. unsigned int src = irqd_to_hwirq(d);
  752. unsigned int vecpri, vold, vnew;
  753. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  754. mpic, d->irq, src, flow_type);
  755. if (src >= mpic->irq_count)
  756. return -EINVAL;
  757. if (flow_type == IRQ_TYPE_NONE)
  758. if (mpic->senses && src < mpic->senses_count)
  759. flow_type = mpic->senses[src];
  760. if (flow_type == IRQ_TYPE_NONE)
  761. flow_type = IRQ_TYPE_LEVEL_LOW;
  762. irqd_set_trigger_type(d, flow_type);
  763. if (mpic_is_ht_interrupt(mpic, src))
  764. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  765. MPIC_VECPRI_SENSE_EDGE;
  766. else
  767. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  768. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  769. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  770. MPIC_INFO(VECPRI_SENSE_MASK));
  771. vnew |= vecpri;
  772. if (vold != vnew)
  773. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  774. return IRQ_SET_MASK_OK_NOCOPY;;
  775. }
  776. void mpic_set_vector(unsigned int virq, unsigned int vector)
  777. {
  778. struct mpic *mpic = mpic_from_irq(virq);
  779. unsigned int src = virq_to_hw(virq);
  780. unsigned int vecpri;
  781. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  782. mpic, virq, src, vector);
  783. if (src >= mpic->irq_count)
  784. return;
  785. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  786. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  787. vecpri |= vector;
  788. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  789. }
  790. void mpic_set_destination(unsigned int virq, unsigned int cpuid)
  791. {
  792. struct mpic *mpic = mpic_from_irq(virq);
  793. unsigned int src = virq_to_hw(virq);
  794. DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
  795. mpic, virq, src, cpuid);
  796. if (src >= mpic->irq_count)
  797. return;
  798. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  799. }
  800. static struct irq_chip mpic_irq_chip = {
  801. .irq_mask = mpic_mask_irq,
  802. .irq_unmask = mpic_unmask_irq,
  803. .irq_eoi = mpic_end_irq,
  804. .irq_set_type = mpic_set_irq_type,
  805. };
  806. #ifdef CONFIG_SMP
  807. static struct irq_chip mpic_ipi_chip = {
  808. .irq_mask = mpic_mask_ipi,
  809. .irq_unmask = mpic_unmask_ipi,
  810. .irq_eoi = mpic_end_ipi,
  811. };
  812. #endif /* CONFIG_SMP */
  813. static struct irq_chip mpic_tm_chip = {
  814. .irq_mask = mpic_mask_tm,
  815. .irq_unmask = mpic_unmask_tm,
  816. .irq_eoi = mpic_end_irq,
  817. };
  818. #ifdef CONFIG_MPIC_U3_HT_IRQS
  819. static struct irq_chip mpic_irq_ht_chip = {
  820. .irq_startup = mpic_startup_ht_irq,
  821. .irq_shutdown = mpic_shutdown_ht_irq,
  822. .irq_mask = mpic_mask_irq,
  823. .irq_unmask = mpic_unmask_ht_irq,
  824. .irq_eoi = mpic_end_ht_irq,
  825. .irq_set_type = mpic_set_irq_type,
  826. };
  827. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  828. static int mpic_host_match(struct irq_host *h, struct device_node *node)
  829. {
  830. /* Exact match, unless mpic node is NULL */
  831. return h->of_node == NULL || h->of_node == node;
  832. }
  833. static int mpic_host_map(struct irq_host *h, unsigned int virq,
  834. irq_hw_number_t hw)
  835. {
  836. struct mpic *mpic = h->host_data;
  837. struct irq_chip *chip;
  838. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  839. if (hw == mpic->spurious_vec)
  840. return -EINVAL;
  841. if (mpic->protected && test_bit(hw, mpic->protected))
  842. return -EINVAL;
  843. #ifdef CONFIG_SMP
  844. else if (hw >= mpic->ipi_vecs[0]) {
  845. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  846. DBG("mpic: mapping as IPI\n");
  847. irq_set_chip_data(virq, mpic);
  848. irq_set_chip_and_handler(virq, &mpic->hc_ipi,
  849. handle_percpu_irq);
  850. return 0;
  851. }
  852. #endif /* CONFIG_SMP */
  853. if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
  854. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  855. DBG("mpic: mapping as timer\n");
  856. irq_set_chip_data(virq, mpic);
  857. irq_set_chip_and_handler(virq, &mpic->hc_tm,
  858. handle_fasteoi_irq);
  859. return 0;
  860. }
  861. if (hw >= mpic->irq_count)
  862. return -EINVAL;
  863. mpic_msi_reserve_hwirq(mpic, hw);
  864. /* Default chip */
  865. chip = &mpic->hc_irq;
  866. #ifdef CONFIG_MPIC_U3_HT_IRQS
  867. /* Check for HT interrupts, override vecpri */
  868. if (mpic_is_ht_interrupt(mpic, hw))
  869. chip = &mpic->hc_ht_irq;
  870. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  871. DBG("mpic: mapping to irq chip @%p\n", chip);
  872. irq_set_chip_data(virq, mpic);
  873. irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
  874. /* Set default irq type */
  875. irq_set_irq_type(virq, IRQ_TYPE_NONE);
  876. /* If the MPIC was reset, then all vectors have already been
  877. * initialized. Otherwise, a per source lazy initialization
  878. * is done here.
  879. */
  880. if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
  881. mpic_set_vector(virq, hw);
  882. mpic_set_destination(virq, mpic_processor_id(mpic));
  883. mpic_irq_set_priority(virq, 8);
  884. }
  885. return 0;
  886. }
  887. static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
  888. const u32 *intspec, unsigned int intsize,
  889. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  890. {
  891. struct mpic *mpic = h->host_data;
  892. static unsigned char map_mpic_senses[4] = {
  893. IRQ_TYPE_EDGE_RISING,
  894. IRQ_TYPE_LEVEL_LOW,
  895. IRQ_TYPE_LEVEL_HIGH,
  896. IRQ_TYPE_EDGE_FALLING,
  897. };
  898. *out_hwirq = intspec[0];
  899. if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
  900. /*
  901. * Freescale MPIC with extended intspec:
  902. * First two cells are as usual. Third specifies
  903. * an "interrupt type". Fourth is type-specific data.
  904. *
  905. * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
  906. */
  907. switch (intspec[2]) {
  908. case 0:
  909. case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
  910. break;
  911. case 2:
  912. if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
  913. return -EINVAL;
  914. *out_hwirq = mpic->ipi_vecs[intspec[0]];
  915. break;
  916. case 3:
  917. if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
  918. return -EINVAL;
  919. *out_hwirq = mpic->timer_vecs[intspec[0]];
  920. break;
  921. default:
  922. pr_debug("%s: unknown irq type %u\n",
  923. __func__, intspec[2]);
  924. return -EINVAL;
  925. }
  926. *out_flags = map_mpic_senses[intspec[1] & 3];
  927. } else if (intsize > 1) {
  928. u32 mask = 0x3;
  929. /* Apple invented a new race of encoding on machines with
  930. * an HT APIC. They encode, among others, the index within
  931. * the HT APIC. We don't care about it here since thankfully,
  932. * it appears that they have the APIC already properly
  933. * configured, and thus our current fixup code that reads the
  934. * APIC config works fine. However, we still need to mask out
  935. * bits in the specifier to make sure we only get bit 0 which
  936. * is the level/edge bit (the only sense bit exposed by Apple),
  937. * as their bit 1 means something else.
  938. */
  939. if (machine_is(powermac))
  940. mask = 0x1;
  941. *out_flags = map_mpic_senses[intspec[1] & mask];
  942. } else
  943. *out_flags = IRQ_TYPE_NONE;
  944. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  945. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  946. return 0;
  947. }
  948. static struct irq_host_ops mpic_host_ops = {
  949. .match = mpic_host_match,
  950. .map = mpic_host_map,
  951. .xlate = mpic_host_xlate,
  952. };
  953. static int mpic_reset_prohibited(struct device_node *node)
  954. {
  955. return node && of_get_property(node, "pic-no-reset", NULL);
  956. }
  957. /*
  958. * Exported functions
  959. */
  960. struct mpic * __init mpic_alloc(struct device_node *node,
  961. phys_addr_t phys_addr,
  962. unsigned int flags,
  963. unsigned int isu_size,
  964. unsigned int irq_count,
  965. const char *name)
  966. {
  967. struct mpic *mpic;
  968. u32 greg_feature;
  969. const char *vers;
  970. int i;
  971. int intvec_top;
  972. u64 paddr = phys_addr;
  973. mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
  974. if (mpic == NULL)
  975. return NULL;
  976. mpic->name = name;
  977. mpic->hc_irq = mpic_irq_chip;
  978. mpic->hc_irq.name = name;
  979. if (flags & MPIC_PRIMARY)
  980. mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
  981. #ifdef CONFIG_MPIC_U3_HT_IRQS
  982. mpic->hc_ht_irq = mpic_irq_ht_chip;
  983. mpic->hc_ht_irq.name = name;
  984. if (flags & MPIC_PRIMARY)
  985. mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
  986. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  987. #ifdef CONFIG_SMP
  988. mpic->hc_ipi = mpic_ipi_chip;
  989. mpic->hc_ipi.name = name;
  990. #endif /* CONFIG_SMP */
  991. mpic->hc_tm = mpic_tm_chip;
  992. mpic->hc_tm.name = name;
  993. mpic->flags = flags;
  994. mpic->isu_size = isu_size;
  995. mpic->irq_count = irq_count;
  996. mpic->num_sources = 0; /* so far */
  997. if (flags & MPIC_LARGE_VECTORS)
  998. intvec_top = 2047;
  999. else
  1000. intvec_top = 255;
  1001. mpic->timer_vecs[0] = intvec_top - 12;
  1002. mpic->timer_vecs[1] = intvec_top - 11;
  1003. mpic->timer_vecs[2] = intvec_top - 10;
  1004. mpic->timer_vecs[3] = intvec_top - 9;
  1005. mpic->timer_vecs[4] = intvec_top - 8;
  1006. mpic->timer_vecs[5] = intvec_top - 7;
  1007. mpic->timer_vecs[6] = intvec_top - 6;
  1008. mpic->timer_vecs[7] = intvec_top - 5;
  1009. mpic->ipi_vecs[0] = intvec_top - 4;
  1010. mpic->ipi_vecs[1] = intvec_top - 3;
  1011. mpic->ipi_vecs[2] = intvec_top - 2;
  1012. mpic->ipi_vecs[3] = intvec_top - 1;
  1013. mpic->spurious_vec = intvec_top;
  1014. /* Check for "big-endian" in device-tree */
  1015. if (node && of_get_property(node, "big-endian", NULL) != NULL)
  1016. mpic->flags |= MPIC_BIG_ENDIAN;
  1017. if (node && of_device_is_compatible(node, "fsl,mpic"))
  1018. mpic->flags |= MPIC_FSL;
  1019. /* Look for protected sources */
  1020. if (node) {
  1021. int psize;
  1022. unsigned int bits, mapsize;
  1023. const u32 *psrc =
  1024. of_get_property(node, "protected-sources", &psize);
  1025. if (psrc) {
  1026. psize /= 4;
  1027. bits = intvec_top + 1;
  1028. mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
  1029. mpic->protected = kzalloc(mapsize, GFP_KERNEL);
  1030. BUG_ON(mpic->protected == NULL);
  1031. for (i = 0; i < psize; i++) {
  1032. if (psrc[i] > intvec_top)
  1033. continue;
  1034. __set_bit(psrc[i], mpic->protected);
  1035. }
  1036. }
  1037. }
  1038. #ifdef CONFIG_MPIC_WEIRD
  1039. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
  1040. #endif
  1041. /* default register type */
  1042. mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
  1043. mpic_access_mmio_be : mpic_access_mmio_le;
  1044. /* If no physical address is passed in, a device-node is mandatory */
  1045. BUG_ON(paddr == 0 && node == NULL);
  1046. /* If no physical address passed in, check if it's dcr based */
  1047. if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
  1048. #ifdef CONFIG_PPC_DCR
  1049. mpic->flags |= MPIC_USES_DCR;
  1050. mpic->reg_type = mpic_access_dcr;
  1051. #else
  1052. BUG();
  1053. #endif /* CONFIG_PPC_DCR */
  1054. }
  1055. /* If the MPIC is not DCR based, and no physical address was passed
  1056. * in, try to obtain one
  1057. */
  1058. if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
  1059. const u32 *reg = of_get_property(node, "reg", NULL);
  1060. BUG_ON(reg == NULL);
  1061. paddr = of_translate_address(node, reg);
  1062. BUG_ON(paddr == OF_BAD_ADDR);
  1063. }
  1064. /* Map the global registers */
  1065. mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  1066. mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  1067. /* Reset */
  1068. /* When using a device-node, reset requests are only honored if the MPIC
  1069. * is allowed to reset.
  1070. */
  1071. if (mpic_reset_prohibited(node))
  1072. mpic->flags |= MPIC_NO_RESET;
  1073. if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
  1074. printk(KERN_DEBUG "mpic: Resetting\n");
  1075. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1076. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1077. | MPIC_GREG_GCONF_RESET);
  1078. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1079. & MPIC_GREG_GCONF_RESET)
  1080. mb();
  1081. }
  1082. /* CoreInt */
  1083. if (flags & MPIC_ENABLE_COREINT)
  1084. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1085. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1086. | MPIC_GREG_GCONF_COREINT);
  1087. if (flags & MPIC_ENABLE_MCK)
  1088. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1089. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1090. | MPIC_GREG_GCONF_MCK);
  1091. /* Read feature register, calculate num CPUs and, for non-ISU
  1092. * MPICs, num sources as well. On ISU MPICs, sources are counted
  1093. * as ISUs are added
  1094. */
  1095. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  1096. mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  1097. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  1098. if (isu_size == 0) {
  1099. if (flags & MPIC_BROKEN_FRR_NIRQS)
  1100. mpic->num_sources = mpic->irq_count;
  1101. else
  1102. mpic->num_sources =
  1103. ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  1104. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  1105. }
  1106. /* Map the per-CPU registers */
  1107. for (i = 0; i < mpic->num_cpus; i++) {
  1108. mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
  1109. MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
  1110. 0x1000);
  1111. }
  1112. /* Initialize main ISU if none provided */
  1113. if (mpic->isu_size == 0) {
  1114. mpic->isu_size = mpic->num_sources;
  1115. mpic_map(mpic, node, paddr, &mpic->isus[0],
  1116. MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1117. }
  1118. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  1119. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  1120. mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  1121. isu_size ? isu_size : mpic->num_sources,
  1122. &mpic_host_ops,
  1123. flags & MPIC_LARGE_VECTORS ? 2048 : 256);
  1124. if (mpic->irqhost == NULL)
  1125. return NULL;
  1126. mpic->irqhost->host_data = mpic;
  1127. /* Display version */
  1128. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  1129. case 1:
  1130. vers = "1.0";
  1131. break;
  1132. case 2:
  1133. vers = "1.2";
  1134. break;
  1135. case 3:
  1136. vers = "1.3";
  1137. break;
  1138. default:
  1139. vers = "<unknown>";
  1140. break;
  1141. }
  1142. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  1143. " max %d CPUs\n",
  1144. name, vers, (unsigned long long)paddr, mpic->num_cpus);
  1145. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  1146. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  1147. mpic->next = mpics;
  1148. mpics = mpic;
  1149. if (flags & MPIC_PRIMARY) {
  1150. mpic_primary = mpic;
  1151. irq_set_default_host(mpic->irqhost);
  1152. }
  1153. return mpic;
  1154. }
  1155. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  1156. phys_addr_t paddr)
  1157. {
  1158. unsigned int isu_first = isu_num * mpic->isu_size;
  1159. BUG_ON(isu_num >= MPIC_MAX_ISU);
  1160. mpic_map(mpic, mpic->irqhost->of_node,
  1161. paddr, &mpic->isus[isu_num], 0,
  1162. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1163. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1164. mpic->num_sources = isu_first + mpic->isu_size;
  1165. }
  1166. void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
  1167. {
  1168. mpic->senses = senses;
  1169. mpic->senses_count = count;
  1170. }
  1171. void __init mpic_init(struct mpic *mpic)
  1172. {
  1173. int i;
  1174. int cpu;
  1175. BUG_ON(mpic->num_sources == 0);
  1176. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1177. /* Set current processor priority to max */
  1178. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1179. /* Initialize timers to our reserved vectors and mask them for now */
  1180. for (i = 0; i < 4; i++) {
  1181. mpic_write(mpic->tmregs,
  1182. i * MPIC_INFO(TIMER_STRIDE) +
  1183. MPIC_INFO(TIMER_DESTINATION),
  1184. 1 << hard_smp_processor_id());
  1185. mpic_write(mpic->tmregs,
  1186. i * MPIC_INFO(TIMER_STRIDE) +
  1187. MPIC_INFO(TIMER_VECTOR_PRI),
  1188. MPIC_VECPRI_MASK |
  1189. (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1190. (mpic->timer_vecs[0] + i));
  1191. }
  1192. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1193. mpic_test_broken_ipi(mpic);
  1194. for (i = 0; i < 4; i++) {
  1195. mpic_ipi_write(i,
  1196. MPIC_VECPRI_MASK |
  1197. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1198. (mpic->ipi_vecs[0] + i));
  1199. }
  1200. /* Initialize interrupt sources */
  1201. if (mpic->irq_count == 0)
  1202. mpic->irq_count = mpic->num_sources;
  1203. /* Do the HT PIC fixups on U3 broken mpic */
  1204. DBG("MPIC flags: %x\n", mpic->flags);
  1205. if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
  1206. mpic_scan_ht_pics(mpic);
  1207. mpic_u3msi_init(mpic);
  1208. }
  1209. mpic_pasemi_msi_init(mpic);
  1210. cpu = mpic_processor_id(mpic);
  1211. if (!(mpic->flags & MPIC_NO_RESET)) {
  1212. for (i = 0; i < mpic->num_sources; i++) {
  1213. /* start with vector = source number, and masked */
  1214. u32 vecpri = MPIC_VECPRI_MASK | i |
  1215. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1216. /* check if protected */
  1217. if (mpic->protected && test_bit(i, mpic->protected))
  1218. continue;
  1219. /* init hw */
  1220. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1221. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
  1222. }
  1223. }
  1224. /* Init spurious vector */
  1225. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1226. /* Disable 8259 passthrough, if supported */
  1227. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1228. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1229. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1230. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1231. if (mpic->flags & MPIC_NO_BIAS)
  1232. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1233. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1234. | MPIC_GREG_GCONF_NO_BIAS);
  1235. /* Set current processor priority to 0 */
  1236. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1237. #ifdef CONFIG_PM
  1238. /* allocate memory to save mpic state */
  1239. mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
  1240. GFP_KERNEL);
  1241. BUG_ON(mpic->save_data == NULL);
  1242. #endif
  1243. }
  1244. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  1245. {
  1246. u32 v;
  1247. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1248. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  1249. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  1250. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1251. }
  1252. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  1253. {
  1254. unsigned long flags;
  1255. u32 v;
  1256. raw_spin_lock_irqsave(&mpic_lock, flags);
  1257. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1258. if (enable)
  1259. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  1260. else
  1261. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  1262. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1263. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1264. }
  1265. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1266. {
  1267. struct mpic *mpic = mpic_find(irq);
  1268. unsigned int src = virq_to_hw(irq);
  1269. unsigned long flags;
  1270. u32 reg;
  1271. if (!mpic)
  1272. return;
  1273. raw_spin_lock_irqsave(&mpic_lock, flags);
  1274. if (mpic_is_ipi(mpic, irq)) {
  1275. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1276. ~MPIC_VECPRI_PRIORITY_MASK;
  1277. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1278. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1279. } else if (mpic_is_tm(mpic, irq)) {
  1280. reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
  1281. ~MPIC_VECPRI_PRIORITY_MASK;
  1282. mpic_tm_write(src - mpic->timer_vecs[0],
  1283. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1284. } else {
  1285. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1286. & ~MPIC_VECPRI_PRIORITY_MASK;
  1287. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1288. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1289. }
  1290. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1291. }
  1292. void mpic_setup_this_cpu(void)
  1293. {
  1294. #ifdef CONFIG_SMP
  1295. struct mpic *mpic = mpic_primary;
  1296. unsigned long flags;
  1297. u32 msk = 1 << hard_smp_processor_id();
  1298. unsigned int i;
  1299. BUG_ON(mpic == NULL);
  1300. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1301. raw_spin_lock_irqsave(&mpic_lock, flags);
  1302. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1303. * until changed via /proc. That's how it's done on x86. If we want
  1304. * it differently, then we should make sure we also change the default
  1305. * values of irq_desc[].affinity in irq.c.
  1306. */
  1307. if (distribute_irqs) {
  1308. for (i = 0; i < mpic->num_sources ; i++)
  1309. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1310. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1311. }
  1312. /* Set current processor priority to 0 */
  1313. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1314. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1315. #endif /* CONFIG_SMP */
  1316. }
  1317. int mpic_cpu_get_priority(void)
  1318. {
  1319. struct mpic *mpic = mpic_primary;
  1320. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1321. }
  1322. void mpic_cpu_set_priority(int prio)
  1323. {
  1324. struct mpic *mpic = mpic_primary;
  1325. prio &= MPIC_CPU_TASKPRI_MASK;
  1326. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1327. }
  1328. void mpic_teardown_this_cpu(int secondary)
  1329. {
  1330. struct mpic *mpic = mpic_primary;
  1331. unsigned long flags;
  1332. u32 msk = 1 << hard_smp_processor_id();
  1333. unsigned int i;
  1334. BUG_ON(mpic == NULL);
  1335. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1336. raw_spin_lock_irqsave(&mpic_lock, flags);
  1337. /* let the mpic know we don't want intrs. */
  1338. for (i = 0; i < mpic->num_sources ; i++)
  1339. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1340. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1341. /* Set current processor priority to max */
  1342. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1343. /* We need to EOI the IPI since not all platforms reset the MPIC
  1344. * on boot and new interrupts wouldn't get delivered otherwise.
  1345. */
  1346. mpic_eoi(mpic);
  1347. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1348. }
  1349. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1350. {
  1351. u32 src;
  1352. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1353. #ifdef DEBUG_LOW
  1354. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1355. #endif
  1356. if (unlikely(src == mpic->spurious_vec)) {
  1357. if (mpic->flags & MPIC_SPV_EOI)
  1358. mpic_eoi(mpic);
  1359. return NO_IRQ;
  1360. }
  1361. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1362. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1363. mpic->name, (int)src);
  1364. mpic_eoi(mpic);
  1365. return NO_IRQ;
  1366. }
  1367. return irq_linear_revmap(mpic->irqhost, src);
  1368. }
  1369. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1370. {
  1371. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1372. }
  1373. unsigned int mpic_get_irq(void)
  1374. {
  1375. struct mpic *mpic = mpic_primary;
  1376. BUG_ON(mpic == NULL);
  1377. return mpic_get_one_irq(mpic);
  1378. }
  1379. unsigned int mpic_get_coreint_irq(void)
  1380. {
  1381. #ifdef CONFIG_BOOKE
  1382. struct mpic *mpic = mpic_primary;
  1383. u32 src;
  1384. BUG_ON(mpic == NULL);
  1385. src = mfspr(SPRN_EPR);
  1386. if (unlikely(src == mpic->spurious_vec)) {
  1387. if (mpic->flags & MPIC_SPV_EOI)
  1388. mpic_eoi(mpic);
  1389. return NO_IRQ;
  1390. }
  1391. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1392. printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
  1393. mpic->name, (int)src);
  1394. return NO_IRQ;
  1395. }
  1396. return irq_linear_revmap(mpic->irqhost, src);
  1397. #else
  1398. return NO_IRQ;
  1399. #endif
  1400. }
  1401. unsigned int mpic_get_mcirq(void)
  1402. {
  1403. struct mpic *mpic = mpic_primary;
  1404. BUG_ON(mpic == NULL);
  1405. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1406. }
  1407. #ifdef CONFIG_SMP
  1408. void mpic_request_ipis(void)
  1409. {
  1410. struct mpic *mpic = mpic_primary;
  1411. int i;
  1412. BUG_ON(mpic == NULL);
  1413. printk(KERN_INFO "mpic: requesting IPIs...\n");
  1414. for (i = 0; i < 4; i++) {
  1415. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1416. mpic->ipi_vecs[0] + i);
  1417. if (vipi == NO_IRQ) {
  1418. printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
  1419. continue;
  1420. }
  1421. smp_request_message_ipi(vipi, i);
  1422. }
  1423. }
  1424. void smp_mpic_message_pass(int cpu, int msg)
  1425. {
  1426. struct mpic *mpic = mpic_primary;
  1427. u32 physmask;
  1428. BUG_ON(mpic == NULL);
  1429. /* make sure we're sending something that translates to an IPI */
  1430. if ((unsigned int)msg > 3) {
  1431. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1432. smp_processor_id(), msg);
  1433. return;
  1434. }
  1435. #ifdef DEBUG_IPI
  1436. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
  1437. #endif
  1438. physmask = 1 << get_hard_smp_processor_id(cpu);
  1439. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1440. msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
  1441. }
  1442. int __init smp_mpic_probe(void)
  1443. {
  1444. int nr_cpus;
  1445. DBG("smp_mpic_probe()...\n");
  1446. nr_cpus = cpumask_weight(cpu_possible_mask);
  1447. DBG("nr_cpus: %d\n", nr_cpus);
  1448. if (nr_cpus > 1)
  1449. mpic_request_ipis();
  1450. return nr_cpus;
  1451. }
  1452. void __devinit smp_mpic_setup_cpu(int cpu)
  1453. {
  1454. mpic_setup_this_cpu();
  1455. }
  1456. void mpic_reset_core(int cpu)
  1457. {
  1458. struct mpic *mpic = mpic_primary;
  1459. u32 pir;
  1460. int cpuid = get_hard_smp_processor_id(cpu);
  1461. /* Set target bit for core reset */
  1462. pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1463. pir |= (1 << cpuid);
  1464. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1465. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1466. /* Restore target bit after reset complete */
  1467. pir &= ~(1 << cpuid);
  1468. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1469. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1470. }
  1471. #endif /* CONFIG_SMP */
  1472. #ifdef CONFIG_PM
  1473. static void mpic_suspend_one(struct mpic *mpic)
  1474. {
  1475. int i;
  1476. for (i = 0; i < mpic->num_sources; i++) {
  1477. mpic->save_data[i].vecprio =
  1478. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1479. mpic->save_data[i].dest =
  1480. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1481. }
  1482. }
  1483. static int mpic_suspend(void)
  1484. {
  1485. struct mpic *mpic = mpics;
  1486. while (mpic) {
  1487. mpic_suspend_one(mpic);
  1488. mpic = mpic->next;
  1489. }
  1490. return 0;
  1491. }
  1492. static void mpic_resume_one(struct mpic *mpic)
  1493. {
  1494. int i;
  1495. for (i = 0; i < mpic->num_sources; i++) {
  1496. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1497. mpic->save_data[i].vecprio);
  1498. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1499. mpic->save_data[i].dest);
  1500. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1501. if (mpic->fixups) {
  1502. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1503. if (fixup->base) {
  1504. /* we use the lowest bit in an inverted meaning */
  1505. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1506. continue;
  1507. /* Enable and configure */
  1508. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1509. writel(mpic->save_data[i].fixup_data & ~1,
  1510. fixup->base + 4);
  1511. }
  1512. }
  1513. #endif
  1514. } /* end for loop */
  1515. }
  1516. static void mpic_resume(void)
  1517. {
  1518. struct mpic *mpic = mpics;
  1519. while (mpic) {
  1520. mpic_resume_one(mpic);
  1521. mpic = mpic->next;
  1522. }
  1523. }
  1524. static struct syscore_ops mpic_syscore_ops = {
  1525. .resume = mpic_resume,
  1526. .suspend = mpic_suspend,
  1527. };
  1528. static int mpic_init_sys(void)
  1529. {
  1530. register_syscore_ops(&mpic_syscore_ops);
  1531. return 0;
  1532. }
  1533. device_initcall(mpic_init_sys);
  1534. #endif