ipic.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * arch/powerpc/sysdev/ipic.c
  3. *
  4. * IPIC routines implementations.
  5. *
  6. * Copyright 2005 Freescale Semiconductor, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/errno.h>
  16. #include <linux/reboot.h>
  17. #include <linux/slab.h>
  18. #include <linux/stddef.h>
  19. #include <linux/sched.h>
  20. #include <linux/signal.h>
  21. #include <linux/syscore_ops.h>
  22. #include <linux/device.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/fsl_devices.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. #include <asm/prom.h>
  29. #include <asm/ipic.h>
  30. #include "ipic.h"
  31. static struct ipic * primary_ipic;
  32. static struct irq_chip ipic_level_irq_chip, ipic_edge_irq_chip;
  33. static DEFINE_RAW_SPINLOCK(ipic_lock);
  34. static struct ipic_info ipic_info[] = {
  35. [1] = {
  36. .mask = IPIC_SIMSR_H,
  37. .prio = IPIC_SIPRR_C,
  38. .force = IPIC_SIFCR_H,
  39. .bit = 16,
  40. .prio_mask = 0,
  41. },
  42. [2] = {
  43. .mask = IPIC_SIMSR_H,
  44. .prio = IPIC_SIPRR_C,
  45. .force = IPIC_SIFCR_H,
  46. .bit = 17,
  47. .prio_mask = 1,
  48. },
  49. [3] = {
  50. .mask = IPIC_SIMSR_H,
  51. .prio = IPIC_SIPRR_C,
  52. .force = IPIC_SIFCR_H,
  53. .bit = 18,
  54. .prio_mask = 2,
  55. },
  56. [4] = {
  57. .mask = IPIC_SIMSR_H,
  58. .prio = IPIC_SIPRR_C,
  59. .force = IPIC_SIFCR_H,
  60. .bit = 19,
  61. .prio_mask = 3,
  62. },
  63. [5] = {
  64. .mask = IPIC_SIMSR_H,
  65. .prio = IPIC_SIPRR_C,
  66. .force = IPIC_SIFCR_H,
  67. .bit = 20,
  68. .prio_mask = 4,
  69. },
  70. [6] = {
  71. .mask = IPIC_SIMSR_H,
  72. .prio = IPIC_SIPRR_C,
  73. .force = IPIC_SIFCR_H,
  74. .bit = 21,
  75. .prio_mask = 5,
  76. },
  77. [7] = {
  78. .mask = IPIC_SIMSR_H,
  79. .prio = IPIC_SIPRR_C,
  80. .force = IPIC_SIFCR_H,
  81. .bit = 22,
  82. .prio_mask = 6,
  83. },
  84. [8] = {
  85. .mask = IPIC_SIMSR_H,
  86. .prio = IPIC_SIPRR_C,
  87. .force = IPIC_SIFCR_H,
  88. .bit = 23,
  89. .prio_mask = 7,
  90. },
  91. [9] = {
  92. .mask = IPIC_SIMSR_H,
  93. .prio = IPIC_SIPRR_D,
  94. .force = IPIC_SIFCR_H,
  95. .bit = 24,
  96. .prio_mask = 0,
  97. },
  98. [10] = {
  99. .mask = IPIC_SIMSR_H,
  100. .prio = IPIC_SIPRR_D,
  101. .force = IPIC_SIFCR_H,
  102. .bit = 25,
  103. .prio_mask = 1,
  104. },
  105. [11] = {
  106. .mask = IPIC_SIMSR_H,
  107. .prio = IPIC_SIPRR_D,
  108. .force = IPIC_SIFCR_H,
  109. .bit = 26,
  110. .prio_mask = 2,
  111. },
  112. [12] = {
  113. .mask = IPIC_SIMSR_H,
  114. .prio = IPIC_SIPRR_D,
  115. .force = IPIC_SIFCR_H,
  116. .bit = 27,
  117. .prio_mask = 3,
  118. },
  119. [13] = {
  120. .mask = IPIC_SIMSR_H,
  121. .prio = IPIC_SIPRR_D,
  122. .force = IPIC_SIFCR_H,
  123. .bit = 28,
  124. .prio_mask = 4,
  125. },
  126. [14] = {
  127. .mask = IPIC_SIMSR_H,
  128. .prio = IPIC_SIPRR_D,
  129. .force = IPIC_SIFCR_H,
  130. .bit = 29,
  131. .prio_mask = 5,
  132. },
  133. [15] = {
  134. .mask = IPIC_SIMSR_H,
  135. .prio = IPIC_SIPRR_D,
  136. .force = IPIC_SIFCR_H,
  137. .bit = 30,
  138. .prio_mask = 6,
  139. },
  140. [16] = {
  141. .mask = IPIC_SIMSR_H,
  142. .prio = IPIC_SIPRR_D,
  143. .force = IPIC_SIFCR_H,
  144. .bit = 31,
  145. .prio_mask = 7,
  146. },
  147. [17] = {
  148. .ack = IPIC_SEPNR,
  149. .mask = IPIC_SEMSR,
  150. .prio = IPIC_SMPRR_A,
  151. .force = IPIC_SEFCR,
  152. .bit = 1,
  153. .prio_mask = 5,
  154. },
  155. [18] = {
  156. .ack = IPIC_SEPNR,
  157. .mask = IPIC_SEMSR,
  158. .prio = IPIC_SMPRR_A,
  159. .force = IPIC_SEFCR,
  160. .bit = 2,
  161. .prio_mask = 6,
  162. },
  163. [19] = {
  164. .ack = IPIC_SEPNR,
  165. .mask = IPIC_SEMSR,
  166. .prio = IPIC_SMPRR_A,
  167. .force = IPIC_SEFCR,
  168. .bit = 3,
  169. .prio_mask = 7,
  170. },
  171. [20] = {
  172. .ack = IPIC_SEPNR,
  173. .mask = IPIC_SEMSR,
  174. .prio = IPIC_SMPRR_B,
  175. .force = IPIC_SEFCR,
  176. .bit = 4,
  177. .prio_mask = 4,
  178. },
  179. [21] = {
  180. .ack = IPIC_SEPNR,
  181. .mask = IPIC_SEMSR,
  182. .prio = IPIC_SMPRR_B,
  183. .force = IPIC_SEFCR,
  184. .bit = 5,
  185. .prio_mask = 5,
  186. },
  187. [22] = {
  188. .ack = IPIC_SEPNR,
  189. .mask = IPIC_SEMSR,
  190. .prio = IPIC_SMPRR_B,
  191. .force = IPIC_SEFCR,
  192. .bit = 6,
  193. .prio_mask = 6,
  194. },
  195. [23] = {
  196. .ack = IPIC_SEPNR,
  197. .mask = IPIC_SEMSR,
  198. .prio = IPIC_SMPRR_B,
  199. .force = IPIC_SEFCR,
  200. .bit = 7,
  201. .prio_mask = 7,
  202. },
  203. [32] = {
  204. .mask = IPIC_SIMSR_H,
  205. .prio = IPIC_SIPRR_A,
  206. .force = IPIC_SIFCR_H,
  207. .bit = 0,
  208. .prio_mask = 0,
  209. },
  210. [33] = {
  211. .mask = IPIC_SIMSR_H,
  212. .prio = IPIC_SIPRR_A,
  213. .force = IPIC_SIFCR_H,
  214. .bit = 1,
  215. .prio_mask = 1,
  216. },
  217. [34] = {
  218. .mask = IPIC_SIMSR_H,
  219. .prio = IPIC_SIPRR_A,
  220. .force = IPIC_SIFCR_H,
  221. .bit = 2,
  222. .prio_mask = 2,
  223. },
  224. [35] = {
  225. .mask = IPIC_SIMSR_H,
  226. .prio = IPIC_SIPRR_A,
  227. .force = IPIC_SIFCR_H,
  228. .bit = 3,
  229. .prio_mask = 3,
  230. },
  231. [36] = {
  232. .mask = IPIC_SIMSR_H,
  233. .prio = IPIC_SIPRR_A,
  234. .force = IPIC_SIFCR_H,
  235. .bit = 4,
  236. .prio_mask = 4,
  237. },
  238. [37] = {
  239. .mask = IPIC_SIMSR_H,
  240. .prio = IPIC_SIPRR_A,
  241. .force = IPIC_SIFCR_H,
  242. .bit = 5,
  243. .prio_mask = 5,
  244. },
  245. [38] = {
  246. .mask = IPIC_SIMSR_H,
  247. .prio = IPIC_SIPRR_A,
  248. .force = IPIC_SIFCR_H,
  249. .bit = 6,
  250. .prio_mask = 6,
  251. },
  252. [39] = {
  253. .mask = IPIC_SIMSR_H,
  254. .prio = IPIC_SIPRR_A,
  255. .force = IPIC_SIFCR_H,
  256. .bit = 7,
  257. .prio_mask = 7,
  258. },
  259. [40] = {
  260. .mask = IPIC_SIMSR_H,
  261. .prio = IPIC_SIPRR_B,
  262. .force = IPIC_SIFCR_H,
  263. .bit = 8,
  264. .prio_mask = 0,
  265. },
  266. [41] = {
  267. .mask = IPIC_SIMSR_H,
  268. .prio = IPIC_SIPRR_B,
  269. .force = IPIC_SIFCR_H,
  270. .bit = 9,
  271. .prio_mask = 1,
  272. },
  273. [42] = {
  274. .mask = IPIC_SIMSR_H,
  275. .prio = IPIC_SIPRR_B,
  276. .force = IPIC_SIFCR_H,
  277. .bit = 10,
  278. .prio_mask = 2,
  279. },
  280. [43] = {
  281. .mask = IPIC_SIMSR_H,
  282. .prio = IPIC_SIPRR_B,
  283. .force = IPIC_SIFCR_H,
  284. .bit = 11,
  285. .prio_mask = 3,
  286. },
  287. [44] = {
  288. .mask = IPIC_SIMSR_H,
  289. .prio = IPIC_SIPRR_B,
  290. .force = IPIC_SIFCR_H,
  291. .bit = 12,
  292. .prio_mask = 4,
  293. },
  294. [45] = {
  295. .mask = IPIC_SIMSR_H,
  296. .prio = IPIC_SIPRR_B,
  297. .force = IPIC_SIFCR_H,
  298. .bit = 13,
  299. .prio_mask = 5,
  300. },
  301. [46] = {
  302. .mask = IPIC_SIMSR_H,
  303. .prio = IPIC_SIPRR_B,
  304. .force = IPIC_SIFCR_H,
  305. .bit = 14,
  306. .prio_mask = 6,
  307. },
  308. [47] = {
  309. .mask = IPIC_SIMSR_H,
  310. .prio = IPIC_SIPRR_B,
  311. .force = IPIC_SIFCR_H,
  312. .bit = 15,
  313. .prio_mask = 7,
  314. },
  315. [48] = {
  316. .mask = IPIC_SEMSR,
  317. .prio = IPIC_SMPRR_A,
  318. .force = IPIC_SEFCR,
  319. .bit = 0,
  320. .prio_mask = 4,
  321. },
  322. [64] = {
  323. .mask = IPIC_SIMSR_L,
  324. .prio = IPIC_SMPRR_A,
  325. .force = IPIC_SIFCR_L,
  326. .bit = 0,
  327. .prio_mask = 0,
  328. },
  329. [65] = {
  330. .mask = IPIC_SIMSR_L,
  331. .prio = IPIC_SMPRR_A,
  332. .force = IPIC_SIFCR_L,
  333. .bit = 1,
  334. .prio_mask = 1,
  335. },
  336. [66] = {
  337. .mask = IPIC_SIMSR_L,
  338. .prio = IPIC_SMPRR_A,
  339. .force = IPIC_SIFCR_L,
  340. .bit = 2,
  341. .prio_mask = 2,
  342. },
  343. [67] = {
  344. .mask = IPIC_SIMSR_L,
  345. .prio = IPIC_SMPRR_A,
  346. .force = IPIC_SIFCR_L,
  347. .bit = 3,
  348. .prio_mask = 3,
  349. },
  350. [68] = {
  351. .mask = IPIC_SIMSR_L,
  352. .prio = IPIC_SMPRR_B,
  353. .force = IPIC_SIFCR_L,
  354. .bit = 4,
  355. .prio_mask = 0,
  356. },
  357. [69] = {
  358. .mask = IPIC_SIMSR_L,
  359. .prio = IPIC_SMPRR_B,
  360. .force = IPIC_SIFCR_L,
  361. .bit = 5,
  362. .prio_mask = 1,
  363. },
  364. [70] = {
  365. .mask = IPIC_SIMSR_L,
  366. .prio = IPIC_SMPRR_B,
  367. .force = IPIC_SIFCR_L,
  368. .bit = 6,
  369. .prio_mask = 2,
  370. },
  371. [71] = {
  372. .mask = IPIC_SIMSR_L,
  373. .prio = IPIC_SMPRR_B,
  374. .force = IPIC_SIFCR_L,
  375. .bit = 7,
  376. .prio_mask = 3,
  377. },
  378. [72] = {
  379. .mask = IPIC_SIMSR_L,
  380. .prio = 0,
  381. .force = IPIC_SIFCR_L,
  382. .bit = 8,
  383. },
  384. [73] = {
  385. .mask = IPIC_SIMSR_L,
  386. .prio = 0,
  387. .force = IPIC_SIFCR_L,
  388. .bit = 9,
  389. },
  390. [74] = {
  391. .mask = IPIC_SIMSR_L,
  392. .prio = 0,
  393. .force = IPIC_SIFCR_L,
  394. .bit = 10,
  395. },
  396. [75] = {
  397. .mask = IPIC_SIMSR_L,
  398. .prio = 0,
  399. .force = IPIC_SIFCR_L,
  400. .bit = 11,
  401. },
  402. [76] = {
  403. .mask = IPIC_SIMSR_L,
  404. .prio = 0,
  405. .force = IPIC_SIFCR_L,
  406. .bit = 12,
  407. },
  408. [77] = {
  409. .mask = IPIC_SIMSR_L,
  410. .prio = 0,
  411. .force = IPIC_SIFCR_L,
  412. .bit = 13,
  413. },
  414. [78] = {
  415. .mask = IPIC_SIMSR_L,
  416. .prio = 0,
  417. .force = IPIC_SIFCR_L,
  418. .bit = 14,
  419. },
  420. [79] = {
  421. .mask = IPIC_SIMSR_L,
  422. .prio = 0,
  423. .force = IPIC_SIFCR_L,
  424. .bit = 15,
  425. },
  426. [80] = {
  427. .mask = IPIC_SIMSR_L,
  428. .prio = 0,
  429. .force = IPIC_SIFCR_L,
  430. .bit = 16,
  431. },
  432. [81] = {
  433. .mask = IPIC_SIMSR_L,
  434. .prio = 0,
  435. .force = IPIC_SIFCR_L,
  436. .bit = 17,
  437. },
  438. [82] = {
  439. .mask = IPIC_SIMSR_L,
  440. .prio = 0,
  441. .force = IPIC_SIFCR_L,
  442. .bit = 18,
  443. },
  444. [83] = {
  445. .mask = IPIC_SIMSR_L,
  446. .prio = 0,
  447. .force = IPIC_SIFCR_L,
  448. .bit = 19,
  449. },
  450. [84] = {
  451. .mask = IPIC_SIMSR_L,
  452. .prio = 0,
  453. .force = IPIC_SIFCR_L,
  454. .bit = 20,
  455. },
  456. [85] = {
  457. .mask = IPIC_SIMSR_L,
  458. .prio = 0,
  459. .force = IPIC_SIFCR_L,
  460. .bit = 21,
  461. },
  462. [86] = {
  463. .mask = IPIC_SIMSR_L,
  464. .prio = 0,
  465. .force = IPIC_SIFCR_L,
  466. .bit = 22,
  467. },
  468. [87] = {
  469. .mask = IPIC_SIMSR_L,
  470. .prio = 0,
  471. .force = IPIC_SIFCR_L,
  472. .bit = 23,
  473. },
  474. [88] = {
  475. .mask = IPIC_SIMSR_L,
  476. .prio = 0,
  477. .force = IPIC_SIFCR_L,
  478. .bit = 24,
  479. },
  480. [89] = {
  481. .mask = IPIC_SIMSR_L,
  482. .prio = 0,
  483. .force = IPIC_SIFCR_L,
  484. .bit = 25,
  485. },
  486. [90] = {
  487. .mask = IPIC_SIMSR_L,
  488. .prio = 0,
  489. .force = IPIC_SIFCR_L,
  490. .bit = 26,
  491. },
  492. [91] = {
  493. .mask = IPIC_SIMSR_L,
  494. .prio = 0,
  495. .force = IPIC_SIFCR_L,
  496. .bit = 27,
  497. },
  498. [94] = {
  499. .mask = IPIC_SIMSR_L,
  500. .prio = 0,
  501. .force = IPIC_SIFCR_L,
  502. .bit = 30,
  503. },
  504. };
  505. static inline u32 ipic_read(volatile u32 __iomem *base, unsigned int reg)
  506. {
  507. return in_be32(base + (reg >> 2));
  508. }
  509. static inline void ipic_write(volatile u32 __iomem *base, unsigned int reg, u32 value)
  510. {
  511. out_be32(base + (reg >> 2), value);
  512. }
  513. static inline struct ipic * ipic_from_irq(unsigned int virq)
  514. {
  515. return primary_ipic;
  516. }
  517. static void ipic_unmask_irq(struct irq_data *d)
  518. {
  519. struct ipic *ipic = ipic_from_irq(d->irq);
  520. unsigned int src = irqd_to_hwirq(d);
  521. unsigned long flags;
  522. u32 temp;
  523. raw_spin_lock_irqsave(&ipic_lock, flags);
  524. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  525. temp |= (1 << (31 - ipic_info[src].bit));
  526. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  527. raw_spin_unlock_irqrestore(&ipic_lock, flags);
  528. }
  529. static void ipic_mask_irq(struct irq_data *d)
  530. {
  531. struct ipic *ipic = ipic_from_irq(d->irq);
  532. unsigned int src = irqd_to_hwirq(d);
  533. unsigned long flags;
  534. u32 temp;
  535. raw_spin_lock_irqsave(&ipic_lock, flags);
  536. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  537. temp &= ~(1 << (31 - ipic_info[src].bit));
  538. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  539. /* mb() can't guarantee that masking is finished. But it does finish
  540. * for nearly all cases. */
  541. mb();
  542. raw_spin_unlock_irqrestore(&ipic_lock, flags);
  543. }
  544. static void ipic_ack_irq(struct irq_data *d)
  545. {
  546. struct ipic *ipic = ipic_from_irq(d->irq);
  547. unsigned int src = irqd_to_hwirq(d);
  548. unsigned long flags;
  549. u32 temp;
  550. raw_spin_lock_irqsave(&ipic_lock, flags);
  551. temp = 1 << (31 - ipic_info[src].bit);
  552. ipic_write(ipic->regs, ipic_info[src].ack, temp);
  553. /* mb() can't guarantee that ack is finished. But it does finish
  554. * for nearly all cases. */
  555. mb();
  556. raw_spin_unlock_irqrestore(&ipic_lock, flags);
  557. }
  558. static void ipic_mask_irq_and_ack(struct irq_data *d)
  559. {
  560. struct ipic *ipic = ipic_from_irq(d->irq);
  561. unsigned int src = irqd_to_hwirq(d);
  562. unsigned long flags;
  563. u32 temp;
  564. raw_spin_lock_irqsave(&ipic_lock, flags);
  565. temp = ipic_read(ipic->regs, ipic_info[src].mask);
  566. temp &= ~(1 << (31 - ipic_info[src].bit));
  567. ipic_write(ipic->regs, ipic_info[src].mask, temp);
  568. temp = 1 << (31 - ipic_info[src].bit);
  569. ipic_write(ipic->regs, ipic_info[src].ack, temp);
  570. /* mb() can't guarantee that ack is finished. But it does finish
  571. * for nearly all cases. */
  572. mb();
  573. raw_spin_unlock_irqrestore(&ipic_lock, flags);
  574. }
  575. static int ipic_set_irq_type(struct irq_data *d, unsigned int flow_type)
  576. {
  577. struct ipic *ipic = ipic_from_irq(d->irq);
  578. unsigned int src = irqd_to_hwirq(d);
  579. unsigned int vold, vnew, edibit;
  580. if (flow_type == IRQ_TYPE_NONE)
  581. flow_type = IRQ_TYPE_LEVEL_LOW;
  582. /* ipic supports only low assertion and high-to-low change senses
  583. */
  584. if (!(flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_EDGE_FALLING))) {
  585. printk(KERN_ERR "ipic: sense type 0x%x not supported\n",
  586. flow_type);
  587. return -EINVAL;
  588. }
  589. /* ipic supports only edge mode on external interrupts */
  590. if ((flow_type & IRQ_TYPE_EDGE_FALLING) && !ipic_info[src].ack) {
  591. printk(KERN_ERR "ipic: edge sense not supported on internal "
  592. "interrupts\n");
  593. return -EINVAL;
  594. }
  595. irqd_set_trigger_type(d, flow_type);
  596. if (flow_type & IRQ_TYPE_LEVEL_LOW) {
  597. __irq_set_handler_locked(d->irq, handle_level_irq);
  598. d->chip = &ipic_level_irq_chip;
  599. } else {
  600. __irq_set_handler_locked(d->irq, handle_edge_irq);
  601. d->chip = &ipic_edge_irq_chip;
  602. }
  603. /* only EXT IRQ senses are programmable on ipic
  604. * internal IRQ senses are LEVEL_LOW
  605. */
  606. if (src == IPIC_IRQ_EXT0)
  607. edibit = 15;
  608. else
  609. if (src >= IPIC_IRQ_EXT1 && src <= IPIC_IRQ_EXT7)
  610. edibit = (14 - (src - IPIC_IRQ_EXT1));
  611. else
  612. return (flow_type & IRQ_TYPE_LEVEL_LOW) ? 0 : -EINVAL;
  613. vold = ipic_read(ipic->regs, IPIC_SECNR);
  614. if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING) {
  615. vnew = vold | (1 << edibit);
  616. } else {
  617. vnew = vold & ~(1 << edibit);
  618. }
  619. if (vold != vnew)
  620. ipic_write(ipic->regs, IPIC_SECNR, vnew);
  621. return IRQ_SET_MASK_OK_NOCOPY;
  622. }
  623. /* level interrupts and edge interrupts have different ack operations */
  624. static struct irq_chip ipic_level_irq_chip = {
  625. .name = "IPIC",
  626. .irq_unmask = ipic_unmask_irq,
  627. .irq_mask = ipic_mask_irq,
  628. .irq_mask_ack = ipic_mask_irq,
  629. .irq_set_type = ipic_set_irq_type,
  630. };
  631. static struct irq_chip ipic_edge_irq_chip = {
  632. .name = "IPIC",
  633. .irq_unmask = ipic_unmask_irq,
  634. .irq_mask = ipic_mask_irq,
  635. .irq_mask_ack = ipic_mask_irq_and_ack,
  636. .irq_ack = ipic_ack_irq,
  637. .irq_set_type = ipic_set_irq_type,
  638. };
  639. static int ipic_host_match(struct irq_host *h, struct device_node *node)
  640. {
  641. /* Exact match, unless ipic node is NULL */
  642. return h->of_node == NULL || h->of_node == node;
  643. }
  644. static int ipic_host_map(struct irq_host *h, unsigned int virq,
  645. irq_hw_number_t hw)
  646. {
  647. struct ipic *ipic = h->host_data;
  648. irq_set_chip_data(virq, ipic);
  649. irq_set_chip_and_handler(virq, &ipic_level_irq_chip, handle_level_irq);
  650. /* Set default irq type */
  651. irq_set_irq_type(virq, IRQ_TYPE_NONE);
  652. return 0;
  653. }
  654. static int ipic_host_xlate(struct irq_host *h, struct device_node *ct,
  655. const u32 *intspec, unsigned int intsize,
  656. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  657. {
  658. /* interrupt sense values coming from the device tree equal either
  659. * LEVEL_LOW (low assertion) or EDGE_FALLING (high-to-low change)
  660. */
  661. *out_hwirq = intspec[0];
  662. if (intsize > 1)
  663. *out_flags = intspec[1];
  664. else
  665. *out_flags = IRQ_TYPE_NONE;
  666. return 0;
  667. }
  668. static struct irq_host_ops ipic_host_ops = {
  669. .match = ipic_host_match,
  670. .map = ipic_host_map,
  671. .xlate = ipic_host_xlate,
  672. };
  673. struct ipic * __init ipic_init(struct device_node *node, unsigned int flags)
  674. {
  675. struct ipic *ipic;
  676. struct resource res;
  677. u32 temp = 0, ret;
  678. ret = of_address_to_resource(node, 0, &res);
  679. if (ret)
  680. return NULL;
  681. ipic = kzalloc(sizeof(*ipic), GFP_KERNEL);
  682. if (ipic == NULL)
  683. return NULL;
  684. ipic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  685. NR_IPIC_INTS,
  686. &ipic_host_ops, 0);
  687. if (ipic->irqhost == NULL) {
  688. kfree(ipic);
  689. return NULL;
  690. }
  691. ipic->regs = ioremap(res.start, res.end - res.start + 1);
  692. ipic->irqhost->host_data = ipic;
  693. /* init hw */
  694. ipic_write(ipic->regs, IPIC_SICNR, 0x0);
  695. /* default priority scheme is grouped. If spread mode is required
  696. * configure SICFR accordingly */
  697. if (flags & IPIC_SPREADMODE_GRP_A)
  698. temp |= SICFR_IPSA;
  699. if (flags & IPIC_SPREADMODE_GRP_B)
  700. temp |= SICFR_IPSB;
  701. if (flags & IPIC_SPREADMODE_GRP_C)
  702. temp |= SICFR_IPSC;
  703. if (flags & IPIC_SPREADMODE_GRP_D)
  704. temp |= SICFR_IPSD;
  705. if (flags & IPIC_SPREADMODE_MIX_A)
  706. temp |= SICFR_MPSA;
  707. if (flags & IPIC_SPREADMODE_MIX_B)
  708. temp |= SICFR_MPSB;
  709. ipic_write(ipic->regs, IPIC_SICFR, temp);
  710. /* handle MCP route */
  711. temp = 0;
  712. if (flags & IPIC_DISABLE_MCP_OUT)
  713. temp = SERCR_MCPR;
  714. ipic_write(ipic->regs, IPIC_SERCR, temp);
  715. /* handle routing of IRQ0 to MCP */
  716. temp = ipic_read(ipic->regs, IPIC_SEMSR);
  717. if (flags & IPIC_IRQ0_MCP)
  718. temp |= SEMSR_SIRQ0;
  719. else
  720. temp &= ~SEMSR_SIRQ0;
  721. ipic_write(ipic->regs, IPIC_SEMSR, temp);
  722. primary_ipic = ipic;
  723. irq_set_default_host(primary_ipic->irqhost);
  724. ipic_write(ipic->regs, IPIC_SIMSR_H, 0);
  725. ipic_write(ipic->regs, IPIC_SIMSR_L, 0);
  726. printk ("IPIC (%d IRQ sources) at %p\n", NR_IPIC_INTS,
  727. primary_ipic->regs);
  728. return ipic;
  729. }
  730. int ipic_set_priority(unsigned int virq, unsigned int priority)
  731. {
  732. struct ipic *ipic = ipic_from_irq(virq);
  733. unsigned int src = virq_to_hw(virq);
  734. u32 temp;
  735. if (priority > 7)
  736. return -EINVAL;
  737. if (src > 127)
  738. return -EINVAL;
  739. if (ipic_info[src].prio == 0)
  740. return -EINVAL;
  741. temp = ipic_read(ipic->regs, ipic_info[src].prio);
  742. if (priority < 4) {
  743. temp &= ~(0x7 << (20 + (3 - priority) * 3));
  744. temp |= ipic_info[src].prio_mask << (20 + (3 - priority) * 3);
  745. } else {
  746. temp &= ~(0x7 << (4 + (7 - priority) * 3));
  747. temp |= ipic_info[src].prio_mask << (4 + (7 - priority) * 3);
  748. }
  749. ipic_write(ipic->regs, ipic_info[src].prio, temp);
  750. return 0;
  751. }
  752. void ipic_set_highest_priority(unsigned int virq)
  753. {
  754. struct ipic *ipic = ipic_from_irq(virq);
  755. unsigned int src = virq_to_hw(virq);
  756. u32 temp;
  757. temp = ipic_read(ipic->regs, IPIC_SICFR);
  758. /* clear and set HPI */
  759. temp &= 0x7f000000;
  760. temp |= (src & 0x7f) << 24;
  761. ipic_write(ipic->regs, IPIC_SICFR, temp);
  762. }
  763. void ipic_set_default_priority(void)
  764. {
  765. ipic_write(primary_ipic->regs, IPIC_SIPRR_A, IPIC_PRIORITY_DEFAULT);
  766. ipic_write(primary_ipic->regs, IPIC_SIPRR_B, IPIC_PRIORITY_DEFAULT);
  767. ipic_write(primary_ipic->regs, IPIC_SIPRR_C, IPIC_PRIORITY_DEFAULT);
  768. ipic_write(primary_ipic->regs, IPIC_SIPRR_D, IPIC_PRIORITY_DEFAULT);
  769. ipic_write(primary_ipic->regs, IPIC_SMPRR_A, IPIC_PRIORITY_DEFAULT);
  770. ipic_write(primary_ipic->regs, IPIC_SMPRR_B, IPIC_PRIORITY_DEFAULT);
  771. }
  772. void ipic_enable_mcp(enum ipic_mcp_irq mcp_irq)
  773. {
  774. struct ipic *ipic = primary_ipic;
  775. u32 temp;
  776. temp = ipic_read(ipic->regs, IPIC_SERMR);
  777. temp |= (1 << (31 - mcp_irq));
  778. ipic_write(ipic->regs, IPIC_SERMR, temp);
  779. }
  780. void ipic_disable_mcp(enum ipic_mcp_irq mcp_irq)
  781. {
  782. struct ipic *ipic = primary_ipic;
  783. u32 temp;
  784. temp = ipic_read(ipic->regs, IPIC_SERMR);
  785. temp &= (1 << (31 - mcp_irq));
  786. ipic_write(ipic->regs, IPIC_SERMR, temp);
  787. }
  788. u32 ipic_get_mcp_status(void)
  789. {
  790. return ipic_read(primary_ipic->regs, IPIC_SERMR);
  791. }
  792. void ipic_clear_mcp_status(u32 mask)
  793. {
  794. ipic_write(primary_ipic->regs, IPIC_SERMR, mask);
  795. }
  796. /* Return an interrupt vector or NO_IRQ if no interrupt is pending. */
  797. unsigned int ipic_get_irq(void)
  798. {
  799. int irq;
  800. BUG_ON(primary_ipic == NULL);
  801. #define IPIC_SIVCR_VECTOR_MASK 0x7f
  802. irq = ipic_read(primary_ipic->regs, IPIC_SIVCR) & IPIC_SIVCR_VECTOR_MASK;
  803. if (irq == 0) /* 0 --> no irq is pending */
  804. return NO_IRQ;
  805. return irq_linear_revmap(primary_ipic->irqhost, irq);
  806. }
  807. #ifdef CONFIG_SUSPEND
  808. static struct {
  809. u32 sicfr;
  810. u32 siprr[2];
  811. u32 simsr[2];
  812. u32 sicnr;
  813. u32 smprr[2];
  814. u32 semsr;
  815. u32 secnr;
  816. u32 sermr;
  817. u32 sercr;
  818. } ipic_saved_state;
  819. static int ipic_suspend(void)
  820. {
  821. struct ipic *ipic = primary_ipic;
  822. ipic_saved_state.sicfr = ipic_read(ipic->regs, IPIC_SICFR);
  823. ipic_saved_state.siprr[0] = ipic_read(ipic->regs, IPIC_SIPRR_A);
  824. ipic_saved_state.siprr[1] = ipic_read(ipic->regs, IPIC_SIPRR_D);
  825. ipic_saved_state.simsr[0] = ipic_read(ipic->regs, IPIC_SIMSR_H);
  826. ipic_saved_state.simsr[1] = ipic_read(ipic->regs, IPIC_SIMSR_L);
  827. ipic_saved_state.sicnr = ipic_read(ipic->regs, IPIC_SICNR);
  828. ipic_saved_state.smprr[0] = ipic_read(ipic->regs, IPIC_SMPRR_A);
  829. ipic_saved_state.smprr[1] = ipic_read(ipic->regs, IPIC_SMPRR_B);
  830. ipic_saved_state.semsr = ipic_read(ipic->regs, IPIC_SEMSR);
  831. ipic_saved_state.secnr = ipic_read(ipic->regs, IPIC_SECNR);
  832. ipic_saved_state.sermr = ipic_read(ipic->regs, IPIC_SERMR);
  833. ipic_saved_state.sercr = ipic_read(ipic->regs, IPIC_SERCR);
  834. if (fsl_deep_sleep()) {
  835. /* In deep sleep, make sure there can be no
  836. * pending interrupts, as this can cause
  837. * problems on 831x.
  838. */
  839. ipic_write(ipic->regs, IPIC_SIMSR_H, 0);
  840. ipic_write(ipic->regs, IPIC_SIMSR_L, 0);
  841. ipic_write(ipic->regs, IPIC_SEMSR, 0);
  842. ipic_write(ipic->regs, IPIC_SERMR, 0);
  843. }
  844. return 0;
  845. }
  846. static void ipic_resume(void)
  847. {
  848. struct ipic *ipic = primary_ipic;
  849. ipic_write(ipic->regs, IPIC_SICFR, ipic_saved_state.sicfr);
  850. ipic_write(ipic->regs, IPIC_SIPRR_A, ipic_saved_state.siprr[0]);
  851. ipic_write(ipic->regs, IPIC_SIPRR_D, ipic_saved_state.siprr[1]);
  852. ipic_write(ipic->regs, IPIC_SIMSR_H, ipic_saved_state.simsr[0]);
  853. ipic_write(ipic->regs, IPIC_SIMSR_L, ipic_saved_state.simsr[1]);
  854. ipic_write(ipic->regs, IPIC_SICNR, ipic_saved_state.sicnr);
  855. ipic_write(ipic->regs, IPIC_SMPRR_A, ipic_saved_state.smprr[0]);
  856. ipic_write(ipic->regs, IPIC_SMPRR_B, ipic_saved_state.smprr[1]);
  857. ipic_write(ipic->regs, IPIC_SEMSR, ipic_saved_state.semsr);
  858. ipic_write(ipic->regs, IPIC_SECNR, ipic_saved_state.secnr);
  859. ipic_write(ipic->regs, IPIC_SERMR, ipic_saved_state.sermr);
  860. ipic_write(ipic->regs, IPIC_SERCR, ipic_saved_state.sercr);
  861. }
  862. #else
  863. #define ipic_suspend NULL
  864. #define ipic_resume NULL
  865. #endif
  866. static struct syscore_ops ipic_syscore_ops = {
  867. .suspend = ipic_suspend,
  868. .resume = ipic_resume,
  869. };
  870. static int __init init_ipic_syscore(void)
  871. {
  872. if (!primary_ipic || !primary_ipic->regs)
  873. return -ENODEV;
  874. printk(KERN_DEBUG "Registering ipic system core operations\n");
  875. register_syscore_ops(&ipic_syscore_ops);
  876. return 0;
  877. }
  878. subsys_initcall(init_ipic_syscore);