pic.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * Support for the interrupt controllers found on Power Macintosh,
  3. * currently Apple's "Grand Central" interrupt controller in all
  4. * it's incarnations. OpenPIC support used on newer machines is
  5. * in a separate file
  6. *
  7. * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
  8. * Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  9. * IBM, Corp.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. *
  16. */
  17. #include <linux/stddef.h>
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/signal.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/syscore_ops.h>
  24. #include <linux/adb.h>
  25. #include <linux/pmu.h>
  26. #include <linux/module.h>
  27. #include <asm/sections.h>
  28. #include <asm/io.h>
  29. #include <asm/smp.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/time.h>
  33. #include <asm/pmac_feature.h>
  34. #include <asm/mpic.h>
  35. #include <asm/xmon.h>
  36. #include "pmac.h"
  37. #ifdef CONFIG_PPC32
  38. struct pmac_irq_hw {
  39. unsigned int event;
  40. unsigned int enable;
  41. unsigned int ack;
  42. unsigned int level;
  43. };
  44. /* Workaround flags for 32bit powermac machines */
  45. unsigned int of_irq_workarounds;
  46. struct device_node *of_irq_dflt_pic;
  47. /* Default addresses */
  48. static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
  49. #define GC_LEVEL_MASK 0x3ff00000
  50. #define OHARE_LEVEL_MASK 0x1ff00000
  51. #define HEATHROW_LEVEL_MASK 0x1ff00000
  52. static int max_irqs;
  53. static int max_real_irqs;
  54. static u32 level_mask[4];
  55. static DEFINE_RAW_SPINLOCK(pmac_pic_lock);
  56. #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
  57. static unsigned long ppc_lost_interrupts[NR_MASK_WORDS];
  58. static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
  59. static int pmac_irq_cascade = -1;
  60. static struct irq_host *pmac_pic_host;
  61. static void __pmac_retrigger(unsigned int irq_nr)
  62. {
  63. if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
  64. __set_bit(irq_nr, ppc_lost_interrupts);
  65. irq_nr = pmac_irq_cascade;
  66. mb();
  67. }
  68. if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
  69. atomic_inc(&ppc_n_lost_interrupts);
  70. set_dec(1);
  71. }
  72. }
  73. static void pmac_mask_and_ack_irq(struct irq_data *d)
  74. {
  75. unsigned int src = irqd_to_hwirq(d);
  76. unsigned long bit = 1UL << (src & 0x1f);
  77. int i = src >> 5;
  78. unsigned long flags;
  79. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  80. __clear_bit(src, ppc_cached_irq_mask);
  81. if (__test_and_clear_bit(src, ppc_lost_interrupts))
  82. atomic_dec(&ppc_n_lost_interrupts);
  83. out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
  84. out_le32(&pmac_irq_hw[i]->ack, bit);
  85. do {
  86. /* make sure ack gets to controller before we enable
  87. interrupts */
  88. mb();
  89. } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
  90. != (ppc_cached_irq_mask[i] & bit));
  91. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  92. }
  93. static void pmac_ack_irq(struct irq_data *d)
  94. {
  95. unsigned int src = irqd_to_hwirq(d);
  96. unsigned long bit = 1UL << (src & 0x1f);
  97. int i = src >> 5;
  98. unsigned long flags;
  99. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  100. if (__test_and_clear_bit(src, ppc_lost_interrupts))
  101. atomic_dec(&ppc_n_lost_interrupts);
  102. out_le32(&pmac_irq_hw[i]->ack, bit);
  103. (void)in_le32(&pmac_irq_hw[i]->ack);
  104. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  105. }
  106. static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
  107. {
  108. unsigned long bit = 1UL << (irq_nr & 0x1f);
  109. int i = irq_nr >> 5;
  110. if ((unsigned)irq_nr >= max_irqs)
  111. return;
  112. /* enable unmasked interrupts */
  113. out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
  114. do {
  115. /* make sure mask gets to controller before we
  116. return to user */
  117. mb();
  118. } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
  119. != (ppc_cached_irq_mask[i] & bit));
  120. /*
  121. * Unfortunately, setting the bit in the enable register
  122. * when the device interrupt is already on *doesn't* set
  123. * the bit in the flag register or request another interrupt.
  124. */
  125. if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
  126. __pmac_retrigger(irq_nr);
  127. }
  128. /* When an irq gets requested for the first client, if it's an
  129. * edge interrupt, we clear any previous one on the controller
  130. */
  131. static unsigned int pmac_startup_irq(struct irq_data *d)
  132. {
  133. unsigned long flags;
  134. unsigned int src = irqd_to_hwirq(d);
  135. unsigned long bit = 1UL << (src & 0x1f);
  136. int i = src >> 5;
  137. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  138. if (!irqd_is_level_type(d))
  139. out_le32(&pmac_irq_hw[i]->ack, bit);
  140. __set_bit(src, ppc_cached_irq_mask);
  141. __pmac_set_irq_mask(src, 0);
  142. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  143. return 0;
  144. }
  145. static void pmac_mask_irq(struct irq_data *d)
  146. {
  147. unsigned long flags;
  148. unsigned int src = irqd_to_hwirq(d);
  149. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  150. __clear_bit(src, ppc_cached_irq_mask);
  151. __pmac_set_irq_mask(src, 1);
  152. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  153. }
  154. static void pmac_unmask_irq(struct irq_data *d)
  155. {
  156. unsigned long flags;
  157. unsigned int src = irqd_to_hwirq(d);
  158. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  159. __set_bit(src, ppc_cached_irq_mask);
  160. __pmac_set_irq_mask(src, 0);
  161. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  162. }
  163. static int pmac_retrigger(struct irq_data *d)
  164. {
  165. unsigned long flags;
  166. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  167. __pmac_retrigger(irqd_to_hwirq(d));
  168. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  169. return 1;
  170. }
  171. static struct irq_chip pmac_pic = {
  172. .name = "PMAC-PIC",
  173. .irq_startup = pmac_startup_irq,
  174. .irq_mask = pmac_mask_irq,
  175. .irq_ack = pmac_ack_irq,
  176. .irq_mask_ack = pmac_mask_and_ack_irq,
  177. .irq_unmask = pmac_unmask_irq,
  178. .irq_retrigger = pmac_retrigger,
  179. };
  180. static irqreturn_t gatwick_action(int cpl, void *dev_id)
  181. {
  182. unsigned long flags;
  183. int irq, bits;
  184. int rc = IRQ_NONE;
  185. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  186. for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
  187. int i = irq >> 5;
  188. bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
  189. /* We must read level interrupts from the level register */
  190. bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
  191. bits &= ppc_cached_irq_mask[i];
  192. if (bits == 0)
  193. continue;
  194. irq += __ilog2(bits);
  195. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  196. generic_handle_irq(irq);
  197. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  198. rc = IRQ_HANDLED;
  199. }
  200. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  201. return rc;
  202. }
  203. static unsigned int pmac_pic_get_irq(void)
  204. {
  205. int irq;
  206. unsigned long bits = 0;
  207. unsigned long flags;
  208. #ifdef CONFIG_PPC_PMAC32_PSURGE
  209. /* IPI's are a hack on the powersurge -- Cort */
  210. if (smp_processor_id() != 0) {
  211. return psurge_secondary_virq;
  212. }
  213. #endif /* CONFIG_PPC_PMAC32_PSURGE */
  214. raw_spin_lock_irqsave(&pmac_pic_lock, flags);
  215. for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
  216. int i = irq >> 5;
  217. bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
  218. /* We must read level interrupts from the level register */
  219. bits |= (in_le32(&pmac_irq_hw[i]->level) & level_mask[i]);
  220. bits &= ppc_cached_irq_mask[i];
  221. if (bits == 0)
  222. continue;
  223. irq += __ilog2(bits);
  224. break;
  225. }
  226. raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
  227. if (unlikely(irq < 0))
  228. return NO_IRQ;
  229. return irq_linear_revmap(pmac_pic_host, irq);
  230. }
  231. #ifdef CONFIG_XMON
  232. static struct irqaction xmon_action = {
  233. .handler = xmon_irq,
  234. .flags = 0,
  235. .name = "NMI - XMON"
  236. };
  237. #endif
  238. static struct irqaction gatwick_cascade_action = {
  239. .handler = gatwick_action,
  240. .flags = IRQF_DISABLED,
  241. .name = "cascade",
  242. };
  243. static int pmac_pic_host_match(struct irq_host *h, struct device_node *node)
  244. {
  245. /* We match all, we don't always have a node anyway */
  246. return 1;
  247. }
  248. static int pmac_pic_host_map(struct irq_host *h, unsigned int virq,
  249. irq_hw_number_t hw)
  250. {
  251. int level;
  252. if (hw >= max_irqs)
  253. return -EINVAL;
  254. /* Mark level interrupts, set delayed disable for edge ones and set
  255. * handlers
  256. */
  257. level = !!(level_mask[hw >> 5] & (1UL << (hw & 0x1f)));
  258. if (level)
  259. irq_set_status_flags(virq, IRQ_LEVEL);
  260. irq_set_chip_and_handler(virq, &pmac_pic,
  261. level ? handle_level_irq : handle_edge_irq);
  262. return 0;
  263. }
  264. static int pmac_pic_host_xlate(struct irq_host *h, struct device_node *ct,
  265. const u32 *intspec, unsigned int intsize,
  266. irq_hw_number_t *out_hwirq,
  267. unsigned int *out_flags)
  268. {
  269. *out_flags = IRQ_TYPE_NONE;
  270. *out_hwirq = *intspec;
  271. return 0;
  272. }
  273. static struct irq_host_ops pmac_pic_host_ops = {
  274. .match = pmac_pic_host_match,
  275. .map = pmac_pic_host_map,
  276. .xlate = pmac_pic_host_xlate,
  277. };
  278. static void __init pmac_pic_probe_oldstyle(void)
  279. {
  280. int i;
  281. struct device_node *master = NULL;
  282. struct device_node *slave = NULL;
  283. u8 __iomem *addr;
  284. struct resource r;
  285. /* Set our get_irq function */
  286. ppc_md.get_irq = pmac_pic_get_irq;
  287. /*
  288. * Find the interrupt controller type & node
  289. */
  290. if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
  291. max_irqs = max_real_irqs = 32;
  292. level_mask[0] = GC_LEVEL_MASK;
  293. } else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
  294. max_irqs = max_real_irqs = 32;
  295. level_mask[0] = OHARE_LEVEL_MASK;
  296. /* We might have a second cascaded ohare */
  297. slave = of_find_node_by_name(NULL, "pci106b,7");
  298. if (slave) {
  299. max_irqs = 64;
  300. level_mask[1] = OHARE_LEVEL_MASK;
  301. }
  302. } else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
  303. max_irqs = max_real_irqs = 64;
  304. level_mask[0] = HEATHROW_LEVEL_MASK;
  305. level_mask[1] = 0;
  306. /* We might have a second cascaded heathrow */
  307. slave = of_find_node_by_name(master, "mac-io");
  308. /* Check ordering of master & slave */
  309. if (of_device_is_compatible(master, "gatwick")) {
  310. struct device_node *tmp;
  311. BUG_ON(slave == NULL);
  312. tmp = master;
  313. master = slave;
  314. slave = tmp;
  315. }
  316. /* We found a slave */
  317. if (slave) {
  318. max_irqs = 128;
  319. level_mask[2] = HEATHROW_LEVEL_MASK;
  320. level_mask[3] = 0;
  321. }
  322. }
  323. BUG_ON(master == NULL);
  324. /*
  325. * Allocate an irq host
  326. */
  327. pmac_pic_host = irq_alloc_host(master, IRQ_HOST_MAP_LINEAR, max_irqs,
  328. &pmac_pic_host_ops,
  329. max_irqs);
  330. BUG_ON(pmac_pic_host == NULL);
  331. irq_set_default_host(pmac_pic_host);
  332. /* Get addresses of first controller if we have a node for it */
  333. BUG_ON(of_address_to_resource(master, 0, &r));
  334. /* Map interrupts of primary controller */
  335. addr = (u8 __iomem *) ioremap(r.start, 0x40);
  336. i = 0;
  337. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  338. (addr + 0x20);
  339. if (max_real_irqs > 32)
  340. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  341. (addr + 0x10);
  342. of_node_put(master);
  343. printk(KERN_INFO "irq: Found primary Apple PIC %s for %d irqs\n",
  344. master->full_name, max_real_irqs);
  345. /* Map interrupts of cascaded controller */
  346. if (slave && !of_address_to_resource(slave, 0, &r)) {
  347. addr = (u8 __iomem *)ioremap(r.start, 0x40);
  348. pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
  349. (addr + 0x20);
  350. if (max_irqs > 64)
  351. pmac_irq_hw[i++] =
  352. (volatile struct pmac_irq_hw __iomem *)
  353. (addr + 0x10);
  354. pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
  355. printk(KERN_INFO "irq: Found slave Apple PIC %s for %d irqs"
  356. " cascade: %d\n", slave->full_name,
  357. max_irqs - max_real_irqs, pmac_irq_cascade);
  358. }
  359. of_node_put(slave);
  360. /* Disable all interrupts in all controllers */
  361. for (i = 0; i * 32 < max_irqs; ++i)
  362. out_le32(&pmac_irq_hw[i]->enable, 0);
  363. /* Hookup cascade irq */
  364. if (slave && pmac_irq_cascade != NO_IRQ)
  365. setup_irq(pmac_irq_cascade, &gatwick_cascade_action);
  366. printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
  367. #ifdef CONFIG_XMON
  368. setup_irq(irq_create_mapping(NULL, 20), &xmon_action);
  369. #endif
  370. }
  371. int of_irq_map_oldworld(struct device_node *device, int index,
  372. struct of_irq *out_irq)
  373. {
  374. const u32 *ints = NULL;
  375. int intlen;
  376. /*
  377. * Old machines just have a list of interrupt numbers
  378. * and no interrupt-controller nodes. We also have dodgy
  379. * cases where the APPL,interrupts property is completely
  380. * missing behind pci-pci bridges and we have to get it
  381. * from the parent (the bridge itself, as apple just wired
  382. * everything together on these)
  383. */
  384. while (device) {
  385. ints = of_get_property(device, "AAPL,interrupts", &intlen);
  386. if (ints != NULL)
  387. break;
  388. device = device->parent;
  389. if (device && strcmp(device->type, "pci") != 0)
  390. break;
  391. }
  392. if (ints == NULL)
  393. return -EINVAL;
  394. intlen /= sizeof(u32);
  395. if (index >= intlen)
  396. return -EINVAL;
  397. out_irq->controller = NULL;
  398. out_irq->specifier[0] = ints[index];
  399. out_irq->size = 1;
  400. return 0;
  401. }
  402. #endif /* CONFIG_PPC32 */
  403. static void pmac_u3_cascade(unsigned int irq, struct irq_desc *desc)
  404. {
  405. struct irq_chip *chip = irq_desc_get_chip(desc);
  406. struct mpic *mpic = irq_desc_get_handler_data(desc);
  407. unsigned int cascade_irq = mpic_get_one_irq(mpic);
  408. if (cascade_irq != NO_IRQ)
  409. generic_handle_irq(cascade_irq);
  410. chip->irq_eoi(&desc->irq_data);
  411. }
  412. static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
  413. {
  414. #if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
  415. struct device_node* pswitch;
  416. int nmi_irq;
  417. pswitch = of_find_node_by_name(NULL, "programmer-switch");
  418. if (pswitch) {
  419. nmi_irq = irq_of_parse_and_map(pswitch, 0);
  420. if (nmi_irq != NO_IRQ) {
  421. mpic_irq_set_priority(nmi_irq, 9);
  422. setup_irq(nmi_irq, &xmon_action);
  423. }
  424. of_node_put(pswitch);
  425. }
  426. #endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
  427. }
  428. static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
  429. int master)
  430. {
  431. const char *name = master ? " MPIC 1 " : " MPIC 2 ";
  432. struct resource r;
  433. struct mpic *mpic;
  434. unsigned int flags = master ? MPIC_PRIMARY : 0;
  435. int rc;
  436. rc = of_address_to_resource(np, 0, &r);
  437. if (rc)
  438. return NULL;
  439. pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
  440. flags |= MPIC_WANTS_RESET;
  441. if (of_get_property(np, "big-endian", NULL))
  442. flags |= MPIC_BIG_ENDIAN;
  443. /* Primary Big Endian means HT interrupts. This is quite dodgy
  444. * but works until I find a better way
  445. */
  446. if (master && (flags & MPIC_BIG_ENDIAN))
  447. flags |= MPIC_U3_HT_IRQS;
  448. mpic = mpic_alloc(np, r.start, flags, 0, 0, name);
  449. if (mpic == NULL)
  450. return NULL;
  451. mpic_init(mpic);
  452. return mpic;
  453. }
  454. static int __init pmac_pic_probe_mpic(void)
  455. {
  456. struct mpic *mpic1, *mpic2;
  457. struct device_node *np, *master = NULL, *slave = NULL;
  458. unsigned int cascade;
  459. /* We can have up to 2 MPICs cascaded */
  460. for (np = NULL; (np = of_find_node_by_type(np, "open-pic"))
  461. != NULL;) {
  462. if (master == NULL &&
  463. of_get_property(np, "interrupts", NULL) == NULL)
  464. master = of_node_get(np);
  465. else if (slave == NULL)
  466. slave = of_node_get(np);
  467. if (master && slave)
  468. break;
  469. }
  470. /* Check for bogus setups */
  471. if (master == NULL && slave != NULL) {
  472. master = slave;
  473. slave = NULL;
  474. }
  475. /* Not found, default to good old pmac pic */
  476. if (master == NULL)
  477. return -ENODEV;
  478. /* Set master handler */
  479. ppc_md.get_irq = mpic_get_irq;
  480. /* Setup master */
  481. mpic1 = pmac_setup_one_mpic(master, 1);
  482. BUG_ON(mpic1 == NULL);
  483. /* Install NMI if any */
  484. pmac_pic_setup_mpic_nmi(mpic1);
  485. of_node_put(master);
  486. /* No slave, let's go out */
  487. if (slave == NULL)
  488. return 0;
  489. /* Get/Map slave interrupt */
  490. cascade = irq_of_parse_and_map(slave, 0);
  491. if (cascade == NO_IRQ) {
  492. printk(KERN_ERR "Failed to map cascade IRQ\n");
  493. return 0;
  494. }
  495. mpic2 = pmac_setup_one_mpic(slave, 0);
  496. if (mpic2 == NULL) {
  497. printk(KERN_ERR "Failed to setup slave MPIC\n");
  498. of_node_put(slave);
  499. return 0;
  500. }
  501. irq_set_handler_data(cascade, mpic2);
  502. irq_set_chained_handler(cascade, pmac_u3_cascade);
  503. of_node_put(slave);
  504. return 0;
  505. }
  506. void __init pmac_pic_init(void)
  507. {
  508. /* We configure the OF parsing based on our oldworld vs. newworld
  509. * platform type and wether we were booted by BootX.
  510. */
  511. #ifdef CONFIG_PPC32
  512. if (!pmac_newworld)
  513. of_irq_workarounds |= OF_IMAP_OLDWORLD_MAC;
  514. if (of_get_property(of_chosen, "linux,bootx", NULL) != NULL)
  515. of_irq_workarounds |= OF_IMAP_NO_PHANDLE;
  516. /* If we don't have phandles on a newworld, then try to locate a
  517. * default interrupt controller (happens when booting with BootX).
  518. * We do a first match here, hopefully, that only ever happens on
  519. * machines with one controller.
  520. */
  521. if (pmac_newworld && (of_irq_workarounds & OF_IMAP_NO_PHANDLE)) {
  522. struct device_node *np;
  523. for_each_node_with_property(np, "interrupt-controller") {
  524. /* Skip /chosen/interrupt-controller */
  525. if (strcmp(np->name, "chosen") == 0)
  526. continue;
  527. /* It seems like at least one person wants
  528. * to use BootX on a machine with an AppleKiwi
  529. * controller which happens to pretend to be an
  530. * interrupt controller too. */
  531. if (strcmp(np->name, "AppleKiwi") == 0)
  532. continue;
  533. /* I think we found one ! */
  534. of_irq_dflt_pic = np;
  535. break;
  536. }
  537. }
  538. #endif /* CONFIG_PPC32 */
  539. /* We first try to detect Apple's new Core99 chipset, since mac-io
  540. * is quite different on those machines and contains an IBM MPIC2.
  541. */
  542. if (pmac_pic_probe_mpic() == 0)
  543. return;
  544. #ifdef CONFIG_PPC32
  545. pmac_pic_probe_oldstyle();
  546. #endif
  547. }
  548. #if defined(CONFIG_PM) && defined(CONFIG_PPC32)
  549. /*
  550. * These procedures are used in implementing sleep on the powerbooks.
  551. * sleep_save_intrs() saves the states of all interrupt enables
  552. * and disables all interrupts except for the nominated one.
  553. * sleep_restore_intrs() restores the states of all interrupt enables.
  554. */
  555. unsigned long sleep_save_mask[2];
  556. /* This used to be passed by the PMU driver but that link got
  557. * broken with the new driver model. We use this tweak for now...
  558. * We really want to do things differently though...
  559. */
  560. static int pmacpic_find_viaint(void)
  561. {
  562. int viaint = -1;
  563. #ifdef CONFIG_ADB_PMU
  564. struct device_node *np;
  565. if (pmu_get_model() != PMU_OHARE_BASED)
  566. goto not_found;
  567. np = of_find_node_by_name(NULL, "via-pmu");
  568. if (np == NULL)
  569. goto not_found;
  570. viaint = irq_of_parse_and_map(np, 0);
  571. not_found:
  572. #endif /* CONFIG_ADB_PMU */
  573. return viaint;
  574. }
  575. static int pmacpic_suspend(void)
  576. {
  577. int viaint = pmacpic_find_viaint();
  578. sleep_save_mask[0] = ppc_cached_irq_mask[0];
  579. sleep_save_mask[1] = ppc_cached_irq_mask[1];
  580. ppc_cached_irq_mask[0] = 0;
  581. ppc_cached_irq_mask[1] = 0;
  582. if (viaint > 0)
  583. set_bit(viaint, ppc_cached_irq_mask);
  584. out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
  585. if (max_real_irqs > 32)
  586. out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
  587. (void)in_le32(&pmac_irq_hw[0]->event);
  588. /* make sure mask gets to controller before we return to caller */
  589. mb();
  590. (void)in_le32(&pmac_irq_hw[0]->enable);
  591. return 0;
  592. }
  593. static void pmacpic_resume(void)
  594. {
  595. int i;
  596. out_le32(&pmac_irq_hw[0]->enable, 0);
  597. if (max_real_irqs > 32)
  598. out_le32(&pmac_irq_hw[1]->enable, 0);
  599. mb();
  600. for (i = 0; i < max_real_irqs; ++i)
  601. if (test_bit(i, sleep_save_mask))
  602. pmac_unmask_irq(irq_get_irq_data(i));
  603. }
  604. static struct syscore_ops pmacpic_syscore_ops = {
  605. .suspend = pmacpic_suspend,
  606. .resume = pmacpic_resume,
  607. };
  608. static int __init init_pmacpic_syscore(void)
  609. {
  610. if (pmac_irq_hw[0])
  611. register_syscore_ops(&pmacpic_syscore_ops);
  612. return 0;
  613. }
  614. machine_subsys_initcall(powermac, init_pmacpic_syscore);
  615. #endif /* CONFIG_PM && CONFIG_PPC32 */