booke_interrupts.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <asm/ppc_asm.h>
  20. #include <asm/kvm_asm.h>
  21. #include <asm/reg.h>
  22. #include <asm/mmu-44x.h>
  23. #include <asm/page.h>
  24. #include <asm/asm-offsets.h>
  25. #define KVMPPC_MSR_MASK (MSR_CE|MSR_EE|MSR_PR|MSR_DE|MSR_ME|MSR_IS|MSR_DS)
  26. #define VCPU_GPR(n) (VCPU_GPRS + (n * 4))
  27. /* The host stack layout: */
  28. #define HOST_R1 0 /* Implied by stwu. */
  29. #define HOST_CALLEE_LR 4
  30. #define HOST_RUN 8
  31. /* r2 is special: it holds 'current', and it made nonvolatile in the
  32. * kernel with the -ffixed-r2 gcc option. */
  33. #define HOST_R2 12
  34. #define HOST_NV_GPRS 16
  35. #define HOST_NV_GPR(n) (HOST_NV_GPRS + ((n - 14) * 4))
  36. #define HOST_MIN_STACK_SIZE (HOST_NV_GPR(31) + 4)
  37. #define HOST_STACK_SIZE (((HOST_MIN_STACK_SIZE + 15) / 16) * 16) /* Align. */
  38. #define HOST_STACK_LR (HOST_STACK_SIZE + 4) /* In caller stack frame. */
  39. #define NEED_INST_MASK ((1<<BOOKE_INTERRUPT_PROGRAM) | \
  40. (1<<BOOKE_INTERRUPT_DTLB_MISS) | \
  41. (1<<BOOKE_INTERRUPT_DEBUG))
  42. #define NEED_DEAR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
  43. (1<<BOOKE_INTERRUPT_DTLB_MISS))
  44. #define NEED_ESR_MASK ((1<<BOOKE_INTERRUPT_DATA_STORAGE) | \
  45. (1<<BOOKE_INTERRUPT_INST_STORAGE) | \
  46. (1<<BOOKE_INTERRUPT_PROGRAM) | \
  47. (1<<BOOKE_INTERRUPT_DTLB_MISS))
  48. .macro KVM_HANDLER ivor_nr
  49. _GLOBAL(kvmppc_handler_\ivor_nr)
  50. /* Get pointer to vcpu and record exit number. */
  51. mtspr SPRN_SPRG_WSCRATCH0, r4
  52. mfspr r4, SPRN_SPRG_RVCPU
  53. stw r5, VCPU_GPR(r5)(r4)
  54. stw r6, VCPU_GPR(r6)(r4)
  55. mfctr r5
  56. lis r6, kvmppc_resume_host@h
  57. stw r5, VCPU_CTR(r4)
  58. li r5, \ivor_nr
  59. ori r6, r6, kvmppc_resume_host@l
  60. mtctr r6
  61. bctr
  62. .endm
  63. _GLOBAL(kvmppc_handlers_start)
  64. KVM_HANDLER BOOKE_INTERRUPT_CRITICAL
  65. KVM_HANDLER BOOKE_INTERRUPT_MACHINE_CHECK
  66. KVM_HANDLER BOOKE_INTERRUPT_DATA_STORAGE
  67. KVM_HANDLER BOOKE_INTERRUPT_INST_STORAGE
  68. KVM_HANDLER BOOKE_INTERRUPT_EXTERNAL
  69. KVM_HANDLER BOOKE_INTERRUPT_ALIGNMENT
  70. KVM_HANDLER BOOKE_INTERRUPT_PROGRAM
  71. KVM_HANDLER BOOKE_INTERRUPT_FP_UNAVAIL
  72. KVM_HANDLER BOOKE_INTERRUPT_SYSCALL
  73. KVM_HANDLER BOOKE_INTERRUPT_AP_UNAVAIL
  74. KVM_HANDLER BOOKE_INTERRUPT_DECREMENTER
  75. KVM_HANDLER BOOKE_INTERRUPT_FIT
  76. KVM_HANDLER BOOKE_INTERRUPT_WATCHDOG
  77. KVM_HANDLER BOOKE_INTERRUPT_DTLB_MISS
  78. KVM_HANDLER BOOKE_INTERRUPT_ITLB_MISS
  79. KVM_HANDLER BOOKE_INTERRUPT_DEBUG
  80. KVM_HANDLER BOOKE_INTERRUPT_SPE_UNAVAIL
  81. KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_DATA
  82. KVM_HANDLER BOOKE_INTERRUPT_SPE_FP_ROUND
  83. _GLOBAL(kvmppc_handler_len)
  84. .long kvmppc_handler_1 - kvmppc_handler_0
  85. /* Registers:
  86. * SPRG_SCRATCH0: guest r4
  87. * r4: vcpu pointer
  88. * r5: KVM exit number
  89. */
  90. _GLOBAL(kvmppc_resume_host)
  91. stw r3, VCPU_GPR(r3)(r4)
  92. mfcr r3
  93. stw r3, VCPU_CR(r4)
  94. stw r7, VCPU_GPR(r7)(r4)
  95. stw r8, VCPU_GPR(r8)(r4)
  96. stw r9, VCPU_GPR(r9)(r4)
  97. li r6, 1
  98. slw r6, r6, r5
  99. #ifdef CONFIG_KVM_EXIT_TIMING
  100. /* save exit time */
  101. 1:
  102. mfspr r7, SPRN_TBRU
  103. mfspr r8, SPRN_TBRL
  104. mfspr r9, SPRN_TBRU
  105. cmpw r9, r7
  106. bne 1b
  107. stw r8, VCPU_TIMING_EXIT_TBL(r4)
  108. stw r9, VCPU_TIMING_EXIT_TBU(r4)
  109. #endif
  110. /* Save the faulting instruction and all GPRs for emulation. */
  111. andi. r7, r6, NEED_INST_MASK
  112. beq ..skip_inst_copy
  113. mfspr r9, SPRN_SRR0
  114. mfmsr r8
  115. ori r7, r8, MSR_DS
  116. mtmsr r7
  117. isync
  118. lwz r9, 0(r9)
  119. mtmsr r8
  120. isync
  121. stw r9, VCPU_LAST_INST(r4)
  122. stw r15, VCPU_GPR(r15)(r4)
  123. stw r16, VCPU_GPR(r16)(r4)
  124. stw r17, VCPU_GPR(r17)(r4)
  125. stw r18, VCPU_GPR(r18)(r4)
  126. stw r19, VCPU_GPR(r19)(r4)
  127. stw r20, VCPU_GPR(r20)(r4)
  128. stw r21, VCPU_GPR(r21)(r4)
  129. stw r22, VCPU_GPR(r22)(r4)
  130. stw r23, VCPU_GPR(r23)(r4)
  131. stw r24, VCPU_GPR(r24)(r4)
  132. stw r25, VCPU_GPR(r25)(r4)
  133. stw r26, VCPU_GPR(r26)(r4)
  134. stw r27, VCPU_GPR(r27)(r4)
  135. stw r28, VCPU_GPR(r28)(r4)
  136. stw r29, VCPU_GPR(r29)(r4)
  137. stw r30, VCPU_GPR(r30)(r4)
  138. stw r31, VCPU_GPR(r31)(r4)
  139. ..skip_inst_copy:
  140. /* Also grab DEAR and ESR before the host can clobber them. */
  141. andi. r7, r6, NEED_DEAR_MASK
  142. beq ..skip_dear
  143. mfspr r9, SPRN_DEAR
  144. stw r9, VCPU_FAULT_DEAR(r4)
  145. ..skip_dear:
  146. andi. r7, r6, NEED_ESR_MASK
  147. beq ..skip_esr
  148. mfspr r9, SPRN_ESR
  149. stw r9, VCPU_FAULT_ESR(r4)
  150. ..skip_esr:
  151. /* Save remaining volatile guest register state to vcpu. */
  152. stw r0, VCPU_GPR(r0)(r4)
  153. stw r1, VCPU_GPR(r1)(r4)
  154. stw r2, VCPU_GPR(r2)(r4)
  155. stw r10, VCPU_GPR(r10)(r4)
  156. stw r11, VCPU_GPR(r11)(r4)
  157. stw r12, VCPU_GPR(r12)(r4)
  158. stw r13, VCPU_GPR(r13)(r4)
  159. stw r14, VCPU_GPR(r14)(r4) /* We need a NV GPR below. */
  160. mflr r3
  161. stw r3, VCPU_LR(r4)
  162. mfxer r3
  163. stw r3, VCPU_XER(r4)
  164. mfspr r3, SPRN_SPRG_RSCRATCH0
  165. stw r3, VCPU_GPR(r4)(r4)
  166. mfspr r3, SPRN_SRR0
  167. stw r3, VCPU_PC(r4)
  168. /* Restore host stack pointer and PID before IVPR, since the host
  169. * exception handlers use them. */
  170. lwz r1, VCPU_HOST_STACK(r4)
  171. lwz r3, VCPU_HOST_PID(r4)
  172. mtspr SPRN_PID, r3
  173. /* Restore host IVPR before re-enabling interrupts. We cheat and know
  174. * that Linux IVPR is always 0xc0000000. */
  175. lis r3, 0xc000
  176. mtspr SPRN_IVPR, r3
  177. /* Switch to kernel stack and jump to handler. */
  178. LOAD_REG_ADDR(r3, kvmppc_handle_exit)
  179. mtctr r3
  180. lwz r3, HOST_RUN(r1)
  181. lwz r2, HOST_R2(r1)
  182. mr r14, r4 /* Save vcpu pointer. */
  183. bctrl /* kvmppc_handle_exit() */
  184. /* Restore vcpu pointer and the nonvolatiles we used. */
  185. mr r4, r14
  186. lwz r14, VCPU_GPR(r14)(r4)
  187. /* Sometimes instruction emulation must restore complete GPR state. */
  188. andi. r5, r3, RESUME_FLAG_NV
  189. beq ..skip_nv_load
  190. lwz r15, VCPU_GPR(r15)(r4)
  191. lwz r16, VCPU_GPR(r16)(r4)
  192. lwz r17, VCPU_GPR(r17)(r4)
  193. lwz r18, VCPU_GPR(r18)(r4)
  194. lwz r19, VCPU_GPR(r19)(r4)
  195. lwz r20, VCPU_GPR(r20)(r4)
  196. lwz r21, VCPU_GPR(r21)(r4)
  197. lwz r22, VCPU_GPR(r22)(r4)
  198. lwz r23, VCPU_GPR(r23)(r4)
  199. lwz r24, VCPU_GPR(r24)(r4)
  200. lwz r25, VCPU_GPR(r25)(r4)
  201. lwz r26, VCPU_GPR(r26)(r4)
  202. lwz r27, VCPU_GPR(r27)(r4)
  203. lwz r28, VCPU_GPR(r28)(r4)
  204. lwz r29, VCPU_GPR(r29)(r4)
  205. lwz r30, VCPU_GPR(r30)(r4)
  206. lwz r31, VCPU_GPR(r31)(r4)
  207. ..skip_nv_load:
  208. /* Should we return to the guest? */
  209. andi. r5, r3, RESUME_FLAG_HOST
  210. beq lightweight_exit
  211. srawi r3, r3, 2 /* Shift -ERR back down. */
  212. heavyweight_exit:
  213. /* Not returning to guest. */
  214. /* We already saved guest volatile register state; now save the
  215. * non-volatiles. */
  216. stw r15, VCPU_GPR(r15)(r4)
  217. stw r16, VCPU_GPR(r16)(r4)
  218. stw r17, VCPU_GPR(r17)(r4)
  219. stw r18, VCPU_GPR(r18)(r4)
  220. stw r19, VCPU_GPR(r19)(r4)
  221. stw r20, VCPU_GPR(r20)(r4)
  222. stw r21, VCPU_GPR(r21)(r4)
  223. stw r22, VCPU_GPR(r22)(r4)
  224. stw r23, VCPU_GPR(r23)(r4)
  225. stw r24, VCPU_GPR(r24)(r4)
  226. stw r25, VCPU_GPR(r25)(r4)
  227. stw r26, VCPU_GPR(r26)(r4)
  228. stw r27, VCPU_GPR(r27)(r4)
  229. stw r28, VCPU_GPR(r28)(r4)
  230. stw r29, VCPU_GPR(r29)(r4)
  231. stw r30, VCPU_GPR(r30)(r4)
  232. stw r31, VCPU_GPR(r31)(r4)
  233. /* Load host non-volatile register state from host stack. */
  234. lwz r14, HOST_NV_GPR(r14)(r1)
  235. lwz r15, HOST_NV_GPR(r15)(r1)
  236. lwz r16, HOST_NV_GPR(r16)(r1)
  237. lwz r17, HOST_NV_GPR(r17)(r1)
  238. lwz r18, HOST_NV_GPR(r18)(r1)
  239. lwz r19, HOST_NV_GPR(r19)(r1)
  240. lwz r20, HOST_NV_GPR(r20)(r1)
  241. lwz r21, HOST_NV_GPR(r21)(r1)
  242. lwz r22, HOST_NV_GPR(r22)(r1)
  243. lwz r23, HOST_NV_GPR(r23)(r1)
  244. lwz r24, HOST_NV_GPR(r24)(r1)
  245. lwz r25, HOST_NV_GPR(r25)(r1)
  246. lwz r26, HOST_NV_GPR(r26)(r1)
  247. lwz r27, HOST_NV_GPR(r27)(r1)
  248. lwz r28, HOST_NV_GPR(r28)(r1)
  249. lwz r29, HOST_NV_GPR(r29)(r1)
  250. lwz r30, HOST_NV_GPR(r30)(r1)
  251. lwz r31, HOST_NV_GPR(r31)(r1)
  252. /* Return to kvm_vcpu_run(). */
  253. lwz r4, HOST_STACK_LR(r1)
  254. addi r1, r1, HOST_STACK_SIZE
  255. mtlr r4
  256. /* r3 still contains the return code from kvmppc_handle_exit(). */
  257. blr
  258. /* Registers:
  259. * r3: kvm_run pointer
  260. * r4: vcpu pointer
  261. */
  262. _GLOBAL(__kvmppc_vcpu_run)
  263. stwu r1, -HOST_STACK_SIZE(r1)
  264. stw r1, VCPU_HOST_STACK(r4) /* Save stack pointer to vcpu. */
  265. /* Save host state to stack. */
  266. stw r3, HOST_RUN(r1)
  267. mflr r3
  268. stw r3, HOST_STACK_LR(r1)
  269. /* Save host non-volatile register state to stack. */
  270. stw r14, HOST_NV_GPR(r14)(r1)
  271. stw r15, HOST_NV_GPR(r15)(r1)
  272. stw r16, HOST_NV_GPR(r16)(r1)
  273. stw r17, HOST_NV_GPR(r17)(r1)
  274. stw r18, HOST_NV_GPR(r18)(r1)
  275. stw r19, HOST_NV_GPR(r19)(r1)
  276. stw r20, HOST_NV_GPR(r20)(r1)
  277. stw r21, HOST_NV_GPR(r21)(r1)
  278. stw r22, HOST_NV_GPR(r22)(r1)
  279. stw r23, HOST_NV_GPR(r23)(r1)
  280. stw r24, HOST_NV_GPR(r24)(r1)
  281. stw r25, HOST_NV_GPR(r25)(r1)
  282. stw r26, HOST_NV_GPR(r26)(r1)
  283. stw r27, HOST_NV_GPR(r27)(r1)
  284. stw r28, HOST_NV_GPR(r28)(r1)
  285. stw r29, HOST_NV_GPR(r29)(r1)
  286. stw r30, HOST_NV_GPR(r30)(r1)
  287. stw r31, HOST_NV_GPR(r31)(r1)
  288. /* Load guest non-volatiles. */
  289. lwz r14, VCPU_GPR(r14)(r4)
  290. lwz r15, VCPU_GPR(r15)(r4)
  291. lwz r16, VCPU_GPR(r16)(r4)
  292. lwz r17, VCPU_GPR(r17)(r4)
  293. lwz r18, VCPU_GPR(r18)(r4)
  294. lwz r19, VCPU_GPR(r19)(r4)
  295. lwz r20, VCPU_GPR(r20)(r4)
  296. lwz r21, VCPU_GPR(r21)(r4)
  297. lwz r22, VCPU_GPR(r22)(r4)
  298. lwz r23, VCPU_GPR(r23)(r4)
  299. lwz r24, VCPU_GPR(r24)(r4)
  300. lwz r25, VCPU_GPR(r25)(r4)
  301. lwz r26, VCPU_GPR(r26)(r4)
  302. lwz r27, VCPU_GPR(r27)(r4)
  303. lwz r28, VCPU_GPR(r28)(r4)
  304. lwz r29, VCPU_GPR(r29)(r4)
  305. lwz r30, VCPU_GPR(r30)(r4)
  306. lwz r31, VCPU_GPR(r31)(r4)
  307. lightweight_exit:
  308. stw r2, HOST_R2(r1)
  309. mfspr r3, SPRN_PID
  310. stw r3, VCPU_HOST_PID(r4)
  311. lwz r3, VCPU_SHADOW_PID(r4)
  312. mtspr SPRN_PID, r3
  313. #ifdef CONFIG_44x
  314. iccci 0, 0 /* XXX hack */
  315. #endif
  316. /* Load some guest volatiles. */
  317. lwz r0, VCPU_GPR(r0)(r4)
  318. lwz r2, VCPU_GPR(r2)(r4)
  319. lwz r9, VCPU_GPR(r9)(r4)
  320. lwz r10, VCPU_GPR(r10)(r4)
  321. lwz r11, VCPU_GPR(r11)(r4)
  322. lwz r12, VCPU_GPR(r12)(r4)
  323. lwz r13, VCPU_GPR(r13)(r4)
  324. lwz r3, VCPU_LR(r4)
  325. mtlr r3
  326. lwz r3, VCPU_XER(r4)
  327. mtxer r3
  328. /* Switch the IVPR. XXX If we take a TLB miss after this we're screwed,
  329. * so how do we make sure vcpu won't fault? */
  330. lis r8, kvmppc_booke_handlers@ha
  331. lwz r8, kvmppc_booke_handlers@l(r8)
  332. mtspr SPRN_IVPR, r8
  333. /* Save vcpu pointer for the exception handlers. */
  334. mtspr SPRN_SPRG_WVCPU, r4
  335. /* Can't switch the stack pointer until after IVPR is switched,
  336. * because host interrupt handlers would get confused. */
  337. lwz r1, VCPU_GPR(r1)(r4)
  338. /* Host interrupt handlers may have clobbered these guest-readable
  339. * SPRGs, so we need to reload them here with the guest's values. */
  340. lwz r3, VCPU_SPRG4(r4)
  341. mtspr SPRN_SPRG4W, r3
  342. lwz r3, VCPU_SPRG5(r4)
  343. mtspr SPRN_SPRG5W, r3
  344. lwz r3, VCPU_SPRG6(r4)
  345. mtspr SPRN_SPRG6W, r3
  346. lwz r3, VCPU_SPRG7(r4)
  347. mtspr SPRN_SPRG7W, r3
  348. #ifdef CONFIG_KVM_EXIT_TIMING
  349. /* save enter time */
  350. 1:
  351. mfspr r6, SPRN_TBRU
  352. mfspr r7, SPRN_TBRL
  353. mfspr r8, SPRN_TBRU
  354. cmpw r8, r6
  355. bne 1b
  356. stw r7, VCPU_TIMING_LAST_ENTER_TBL(r4)
  357. stw r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
  358. #endif
  359. /* Finish loading guest volatiles and jump to guest. */
  360. lwz r3, VCPU_CTR(r4)
  361. mtctr r3
  362. lwz r3, VCPU_CR(r4)
  363. mtcr r3
  364. lwz r5, VCPU_GPR(r5)(r4)
  365. lwz r6, VCPU_GPR(r6)(r4)
  366. lwz r7, VCPU_GPR(r7)(r4)
  367. lwz r8, VCPU_GPR(r8)(r4)
  368. lwz r3, VCPU_PC(r4)
  369. mtsrr0 r3
  370. lwz r3, VCPU_SHARED(r4)
  371. lwz r3, (VCPU_SHARED_MSR + 4)(r3)
  372. oris r3, r3, KVMPPC_MSR_MASK@h
  373. ori r3, r3, KVMPPC_MSR_MASK@l
  374. mtsrr1 r3
  375. /* Clear any debug events which occurred since we disabled MSR[DE].
  376. * XXX This gives us a 3-instruction window in which a breakpoint
  377. * intended for guest context could fire in the host instead. */
  378. lis r3, 0xffff
  379. ori r3, r3, 0xffff
  380. mtspr SPRN_DBSR, r3
  381. lwz r3, VCPU_GPR(r3)(r4)
  382. lwz r4, VCPU_GPR(r4)(r4)
  383. rfi