book3s_paired_singles.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright Novell Inc 2010
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm.h>
  20. #include <asm/kvm_ppc.h>
  21. #include <asm/disassemble.h>
  22. #include <asm/kvm_book3s.h>
  23. #include <asm/kvm_fpu.h>
  24. #include <asm/reg.h>
  25. #include <asm/cacheflush.h>
  26. #include <linux/vmalloc.h>
  27. /* #define DEBUG */
  28. #ifdef DEBUG
  29. #define dprintk printk
  30. #else
  31. #define dprintk(...) do { } while(0);
  32. #endif
  33. #define OP_LFS 48
  34. #define OP_LFSU 49
  35. #define OP_LFD 50
  36. #define OP_LFDU 51
  37. #define OP_STFS 52
  38. #define OP_STFSU 53
  39. #define OP_STFD 54
  40. #define OP_STFDU 55
  41. #define OP_PSQ_L 56
  42. #define OP_PSQ_LU 57
  43. #define OP_PSQ_ST 60
  44. #define OP_PSQ_STU 61
  45. #define OP_31_LFSX 535
  46. #define OP_31_LFSUX 567
  47. #define OP_31_LFDX 599
  48. #define OP_31_LFDUX 631
  49. #define OP_31_STFSX 663
  50. #define OP_31_STFSUX 695
  51. #define OP_31_STFX 727
  52. #define OP_31_STFUX 759
  53. #define OP_31_LWIZX 887
  54. #define OP_31_STFIWX 983
  55. #define OP_59_FADDS 21
  56. #define OP_59_FSUBS 20
  57. #define OP_59_FSQRTS 22
  58. #define OP_59_FDIVS 18
  59. #define OP_59_FRES 24
  60. #define OP_59_FMULS 25
  61. #define OP_59_FRSQRTES 26
  62. #define OP_59_FMSUBS 28
  63. #define OP_59_FMADDS 29
  64. #define OP_59_FNMSUBS 30
  65. #define OP_59_FNMADDS 31
  66. #define OP_63_FCMPU 0
  67. #define OP_63_FCPSGN 8
  68. #define OP_63_FRSP 12
  69. #define OP_63_FCTIW 14
  70. #define OP_63_FCTIWZ 15
  71. #define OP_63_FDIV 18
  72. #define OP_63_FADD 21
  73. #define OP_63_FSQRT 22
  74. #define OP_63_FSEL 23
  75. #define OP_63_FRE 24
  76. #define OP_63_FMUL 25
  77. #define OP_63_FRSQRTE 26
  78. #define OP_63_FMSUB 28
  79. #define OP_63_FMADD 29
  80. #define OP_63_FNMSUB 30
  81. #define OP_63_FNMADD 31
  82. #define OP_63_FCMPO 32
  83. #define OP_63_MTFSB1 38 // XXX
  84. #define OP_63_FSUB 20
  85. #define OP_63_FNEG 40
  86. #define OP_63_MCRFS 64
  87. #define OP_63_MTFSB0 70
  88. #define OP_63_FMR 72
  89. #define OP_63_MTFSFI 134
  90. #define OP_63_FABS 264
  91. #define OP_63_MFFS 583
  92. #define OP_63_MTFSF 711
  93. #define OP_4X_PS_CMPU0 0
  94. #define OP_4X_PSQ_LX 6
  95. #define OP_4XW_PSQ_STX 7
  96. #define OP_4A_PS_SUM0 10
  97. #define OP_4A_PS_SUM1 11
  98. #define OP_4A_PS_MULS0 12
  99. #define OP_4A_PS_MULS1 13
  100. #define OP_4A_PS_MADDS0 14
  101. #define OP_4A_PS_MADDS1 15
  102. #define OP_4A_PS_DIV 18
  103. #define OP_4A_PS_SUB 20
  104. #define OP_4A_PS_ADD 21
  105. #define OP_4A_PS_SEL 23
  106. #define OP_4A_PS_RES 24
  107. #define OP_4A_PS_MUL 25
  108. #define OP_4A_PS_RSQRTE 26
  109. #define OP_4A_PS_MSUB 28
  110. #define OP_4A_PS_MADD 29
  111. #define OP_4A_PS_NMSUB 30
  112. #define OP_4A_PS_NMADD 31
  113. #define OP_4X_PS_CMPO0 32
  114. #define OP_4X_PSQ_LUX 38
  115. #define OP_4XW_PSQ_STUX 39
  116. #define OP_4X_PS_NEG 40
  117. #define OP_4X_PS_CMPU1 64
  118. #define OP_4X_PS_MR 72
  119. #define OP_4X_PS_CMPO1 96
  120. #define OP_4X_PS_NABS 136
  121. #define OP_4X_PS_ABS 264
  122. #define OP_4X_PS_MERGE00 528
  123. #define OP_4X_PS_MERGE01 560
  124. #define OP_4X_PS_MERGE10 592
  125. #define OP_4X_PS_MERGE11 624
  126. #define SCALAR_NONE 0
  127. #define SCALAR_HIGH (1 << 0)
  128. #define SCALAR_LOW (1 << 1)
  129. #define SCALAR_NO_PS0 (1 << 2)
  130. #define SCALAR_NO_PS1 (1 << 3)
  131. #define GQR_ST_TYPE_MASK 0x00000007
  132. #define GQR_ST_TYPE_SHIFT 0
  133. #define GQR_ST_SCALE_MASK 0x00003f00
  134. #define GQR_ST_SCALE_SHIFT 8
  135. #define GQR_LD_TYPE_MASK 0x00070000
  136. #define GQR_LD_TYPE_SHIFT 16
  137. #define GQR_LD_SCALE_MASK 0x3f000000
  138. #define GQR_LD_SCALE_SHIFT 24
  139. #define GQR_QUANTIZE_FLOAT 0
  140. #define GQR_QUANTIZE_U8 4
  141. #define GQR_QUANTIZE_U16 5
  142. #define GQR_QUANTIZE_S8 6
  143. #define GQR_QUANTIZE_S16 7
  144. #define FPU_LS_SINGLE 0
  145. #define FPU_LS_DOUBLE 1
  146. #define FPU_LS_SINGLE_LOW 2
  147. static inline void kvmppc_sync_qpr(struct kvm_vcpu *vcpu, int rt)
  148. {
  149. kvm_cvt_df(&vcpu->arch.fpr[rt], &vcpu->arch.qpr[rt]);
  150. }
  151. static void kvmppc_inject_pf(struct kvm_vcpu *vcpu, ulong eaddr, bool is_store)
  152. {
  153. u64 dsisr;
  154. struct kvm_vcpu_arch_shared *shared = vcpu->arch.shared;
  155. shared->msr = kvmppc_set_field(shared->msr, 33, 36, 0);
  156. shared->msr = kvmppc_set_field(shared->msr, 42, 47, 0);
  157. shared->dar = eaddr;
  158. /* Page Fault */
  159. dsisr = kvmppc_set_field(0, 33, 33, 1);
  160. if (is_store)
  161. shared->dsisr = kvmppc_set_field(dsisr, 38, 38, 1);
  162. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DATA_STORAGE);
  163. }
  164. static int kvmppc_emulate_fpr_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  165. int rs, ulong addr, int ls_type)
  166. {
  167. int emulated = EMULATE_FAIL;
  168. int r;
  169. char tmp[8];
  170. int len = sizeof(u32);
  171. if (ls_type == FPU_LS_DOUBLE)
  172. len = sizeof(u64);
  173. /* read from memory */
  174. r = kvmppc_ld(vcpu, &addr, len, tmp, true);
  175. vcpu->arch.paddr_accessed = addr;
  176. if (r < 0) {
  177. kvmppc_inject_pf(vcpu, addr, false);
  178. goto done_load;
  179. } else if (r == EMULATE_DO_MMIO) {
  180. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FPR | rs, len, 1);
  181. goto done_load;
  182. }
  183. emulated = EMULATE_DONE;
  184. /* put in registers */
  185. switch (ls_type) {
  186. case FPU_LS_SINGLE:
  187. kvm_cvt_fd((u32*)tmp, &vcpu->arch.fpr[rs]);
  188. vcpu->arch.qpr[rs] = *((u32*)tmp);
  189. break;
  190. case FPU_LS_DOUBLE:
  191. vcpu->arch.fpr[rs] = *((u64*)tmp);
  192. break;
  193. }
  194. dprintk(KERN_INFO "KVM: FPR_LD [0x%llx] at 0x%lx (%d)\n", *(u64*)tmp,
  195. addr, len);
  196. done_load:
  197. return emulated;
  198. }
  199. static int kvmppc_emulate_fpr_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  200. int rs, ulong addr, int ls_type)
  201. {
  202. int emulated = EMULATE_FAIL;
  203. int r;
  204. char tmp[8];
  205. u64 val;
  206. int len;
  207. switch (ls_type) {
  208. case FPU_LS_SINGLE:
  209. kvm_cvt_df(&vcpu->arch.fpr[rs], (u32*)tmp);
  210. val = *((u32*)tmp);
  211. len = sizeof(u32);
  212. break;
  213. case FPU_LS_SINGLE_LOW:
  214. *((u32*)tmp) = vcpu->arch.fpr[rs];
  215. val = vcpu->arch.fpr[rs] & 0xffffffff;
  216. len = sizeof(u32);
  217. break;
  218. case FPU_LS_DOUBLE:
  219. *((u64*)tmp) = vcpu->arch.fpr[rs];
  220. val = vcpu->arch.fpr[rs];
  221. len = sizeof(u64);
  222. break;
  223. default:
  224. val = 0;
  225. len = 0;
  226. }
  227. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  228. vcpu->arch.paddr_accessed = addr;
  229. if (r < 0) {
  230. kvmppc_inject_pf(vcpu, addr, true);
  231. } else if (r == EMULATE_DO_MMIO) {
  232. emulated = kvmppc_handle_store(run, vcpu, val, len, 1);
  233. } else {
  234. emulated = EMULATE_DONE;
  235. }
  236. dprintk(KERN_INFO "KVM: FPR_ST [0x%llx] at 0x%lx (%d)\n",
  237. val, addr, len);
  238. return emulated;
  239. }
  240. static int kvmppc_emulate_psq_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  241. int rs, ulong addr, bool w, int i)
  242. {
  243. int emulated = EMULATE_FAIL;
  244. int r;
  245. float one = 1.0;
  246. u32 tmp[2];
  247. /* read from memory */
  248. if (w) {
  249. r = kvmppc_ld(vcpu, &addr, sizeof(u32), tmp, true);
  250. memcpy(&tmp[1], &one, sizeof(u32));
  251. } else {
  252. r = kvmppc_ld(vcpu, &addr, sizeof(u32) * 2, tmp, true);
  253. }
  254. vcpu->arch.paddr_accessed = addr;
  255. if (r < 0) {
  256. kvmppc_inject_pf(vcpu, addr, false);
  257. goto done_load;
  258. } else if ((r == EMULATE_DO_MMIO) && w) {
  259. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FPR | rs, 4, 1);
  260. vcpu->arch.qpr[rs] = tmp[1];
  261. goto done_load;
  262. } else if (r == EMULATE_DO_MMIO) {
  263. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FQPR | rs, 8, 1);
  264. goto done_load;
  265. }
  266. emulated = EMULATE_DONE;
  267. /* put in registers */
  268. kvm_cvt_fd(&tmp[0], &vcpu->arch.fpr[rs]);
  269. vcpu->arch.qpr[rs] = tmp[1];
  270. dprintk(KERN_INFO "KVM: PSQ_LD [0x%x, 0x%x] at 0x%lx (%d)\n", tmp[0],
  271. tmp[1], addr, w ? 4 : 8);
  272. done_load:
  273. return emulated;
  274. }
  275. static int kvmppc_emulate_psq_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  276. int rs, ulong addr, bool w, int i)
  277. {
  278. int emulated = EMULATE_FAIL;
  279. int r;
  280. u32 tmp[2];
  281. int len = w ? sizeof(u32) : sizeof(u64);
  282. kvm_cvt_df(&vcpu->arch.fpr[rs], &tmp[0]);
  283. tmp[1] = vcpu->arch.qpr[rs];
  284. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  285. vcpu->arch.paddr_accessed = addr;
  286. if (r < 0) {
  287. kvmppc_inject_pf(vcpu, addr, true);
  288. } else if ((r == EMULATE_DO_MMIO) && w) {
  289. emulated = kvmppc_handle_store(run, vcpu, tmp[0], 4, 1);
  290. } else if (r == EMULATE_DO_MMIO) {
  291. u64 val = ((u64)tmp[0] << 32) | tmp[1];
  292. emulated = kvmppc_handle_store(run, vcpu, val, 8, 1);
  293. } else {
  294. emulated = EMULATE_DONE;
  295. }
  296. dprintk(KERN_INFO "KVM: PSQ_ST [0x%x, 0x%x] at 0x%lx (%d)\n",
  297. tmp[0], tmp[1], addr, len);
  298. return emulated;
  299. }
  300. /*
  301. * Cuts out inst bits with ordering according to spec.
  302. * That means the leftmost bit is zero. All given bits are included.
  303. */
  304. static inline u32 inst_get_field(u32 inst, int msb, int lsb)
  305. {
  306. return kvmppc_get_field(inst, msb + 32, lsb + 32);
  307. }
  308. /*
  309. * Replaces inst bits with ordering according to spec.
  310. */
  311. static inline u32 inst_set_field(u32 inst, int msb, int lsb, int value)
  312. {
  313. return kvmppc_set_field(inst, msb + 32, lsb + 32, value);
  314. }
  315. bool kvmppc_inst_is_paired_single(struct kvm_vcpu *vcpu, u32 inst)
  316. {
  317. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  318. return false;
  319. switch (get_op(inst)) {
  320. case OP_PSQ_L:
  321. case OP_PSQ_LU:
  322. case OP_PSQ_ST:
  323. case OP_PSQ_STU:
  324. case OP_LFS:
  325. case OP_LFSU:
  326. case OP_LFD:
  327. case OP_LFDU:
  328. case OP_STFS:
  329. case OP_STFSU:
  330. case OP_STFD:
  331. case OP_STFDU:
  332. return true;
  333. case 4:
  334. /* X form */
  335. switch (inst_get_field(inst, 21, 30)) {
  336. case OP_4X_PS_CMPU0:
  337. case OP_4X_PSQ_LX:
  338. case OP_4X_PS_CMPO0:
  339. case OP_4X_PSQ_LUX:
  340. case OP_4X_PS_NEG:
  341. case OP_4X_PS_CMPU1:
  342. case OP_4X_PS_MR:
  343. case OP_4X_PS_CMPO1:
  344. case OP_4X_PS_NABS:
  345. case OP_4X_PS_ABS:
  346. case OP_4X_PS_MERGE00:
  347. case OP_4X_PS_MERGE01:
  348. case OP_4X_PS_MERGE10:
  349. case OP_4X_PS_MERGE11:
  350. return true;
  351. }
  352. /* XW form */
  353. switch (inst_get_field(inst, 25, 30)) {
  354. case OP_4XW_PSQ_STX:
  355. case OP_4XW_PSQ_STUX:
  356. return true;
  357. }
  358. /* A form */
  359. switch (inst_get_field(inst, 26, 30)) {
  360. case OP_4A_PS_SUM1:
  361. case OP_4A_PS_SUM0:
  362. case OP_4A_PS_MULS0:
  363. case OP_4A_PS_MULS1:
  364. case OP_4A_PS_MADDS0:
  365. case OP_4A_PS_MADDS1:
  366. case OP_4A_PS_DIV:
  367. case OP_4A_PS_SUB:
  368. case OP_4A_PS_ADD:
  369. case OP_4A_PS_SEL:
  370. case OP_4A_PS_RES:
  371. case OP_4A_PS_MUL:
  372. case OP_4A_PS_RSQRTE:
  373. case OP_4A_PS_MSUB:
  374. case OP_4A_PS_MADD:
  375. case OP_4A_PS_NMSUB:
  376. case OP_4A_PS_NMADD:
  377. return true;
  378. }
  379. break;
  380. case 59:
  381. switch (inst_get_field(inst, 21, 30)) {
  382. case OP_59_FADDS:
  383. case OP_59_FSUBS:
  384. case OP_59_FDIVS:
  385. case OP_59_FRES:
  386. case OP_59_FRSQRTES:
  387. return true;
  388. }
  389. switch (inst_get_field(inst, 26, 30)) {
  390. case OP_59_FMULS:
  391. case OP_59_FMSUBS:
  392. case OP_59_FMADDS:
  393. case OP_59_FNMSUBS:
  394. case OP_59_FNMADDS:
  395. return true;
  396. }
  397. break;
  398. case 63:
  399. switch (inst_get_field(inst, 21, 30)) {
  400. case OP_63_MTFSB0:
  401. case OP_63_MTFSB1:
  402. case OP_63_MTFSF:
  403. case OP_63_MTFSFI:
  404. case OP_63_MCRFS:
  405. case OP_63_MFFS:
  406. case OP_63_FCMPU:
  407. case OP_63_FCMPO:
  408. case OP_63_FNEG:
  409. case OP_63_FMR:
  410. case OP_63_FABS:
  411. case OP_63_FRSP:
  412. case OP_63_FDIV:
  413. case OP_63_FADD:
  414. case OP_63_FSUB:
  415. case OP_63_FCTIW:
  416. case OP_63_FCTIWZ:
  417. case OP_63_FRSQRTE:
  418. case OP_63_FCPSGN:
  419. return true;
  420. }
  421. switch (inst_get_field(inst, 26, 30)) {
  422. case OP_63_FMUL:
  423. case OP_63_FSEL:
  424. case OP_63_FMSUB:
  425. case OP_63_FMADD:
  426. case OP_63_FNMSUB:
  427. case OP_63_FNMADD:
  428. return true;
  429. }
  430. break;
  431. case 31:
  432. switch (inst_get_field(inst, 21, 30)) {
  433. case OP_31_LFSX:
  434. case OP_31_LFSUX:
  435. case OP_31_LFDX:
  436. case OP_31_LFDUX:
  437. case OP_31_STFSX:
  438. case OP_31_STFSUX:
  439. case OP_31_STFX:
  440. case OP_31_STFUX:
  441. case OP_31_STFIWX:
  442. return true;
  443. }
  444. break;
  445. }
  446. return false;
  447. }
  448. static int get_d_signext(u32 inst)
  449. {
  450. int d = inst & 0x8ff;
  451. if (d & 0x800)
  452. return -(d & 0x7ff);
  453. return (d & 0x7ff);
  454. }
  455. static int kvmppc_ps_three_in(struct kvm_vcpu *vcpu, bool rc,
  456. int reg_out, int reg_in1, int reg_in2,
  457. int reg_in3, int scalar,
  458. void (*func)(u64 *fpscr,
  459. u32 *dst, u32 *src1,
  460. u32 *src2, u32 *src3))
  461. {
  462. u32 *qpr = vcpu->arch.qpr;
  463. u64 *fpr = vcpu->arch.fpr;
  464. u32 ps0_out;
  465. u32 ps0_in1, ps0_in2, ps0_in3;
  466. u32 ps1_in1, ps1_in2, ps1_in3;
  467. /* RC */
  468. WARN_ON(rc);
  469. /* PS0 */
  470. kvm_cvt_df(&fpr[reg_in1], &ps0_in1);
  471. kvm_cvt_df(&fpr[reg_in2], &ps0_in2);
  472. kvm_cvt_df(&fpr[reg_in3], &ps0_in3);
  473. if (scalar & SCALAR_LOW)
  474. ps0_in2 = qpr[reg_in2];
  475. func(&vcpu->arch.fpscr, &ps0_out, &ps0_in1, &ps0_in2, &ps0_in3);
  476. dprintk(KERN_INFO "PS3 ps0 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  477. ps0_in1, ps0_in2, ps0_in3, ps0_out);
  478. if (!(scalar & SCALAR_NO_PS0))
  479. kvm_cvt_fd(&ps0_out, &fpr[reg_out]);
  480. /* PS1 */
  481. ps1_in1 = qpr[reg_in1];
  482. ps1_in2 = qpr[reg_in2];
  483. ps1_in3 = qpr[reg_in3];
  484. if (scalar & SCALAR_HIGH)
  485. ps1_in2 = ps0_in2;
  486. if (!(scalar & SCALAR_NO_PS1))
  487. func(&vcpu->arch.fpscr, &qpr[reg_out], &ps1_in1, &ps1_in2, &ps1_in3);
  488. dprintk(KERN_INFO "PS3 ps1 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  489. ps1_in1, ps1_in2, ps1_in3, qpr[reg_out]);
  490. return EMULATE_DONE;
  491. }
  492. static int kvmppc_ps_two_in(struct kvm_vcpu *vcpu, bool rc,
  493. int reg_out, int reg_in1, int reg_in2,
  494. int scalar,
  495. void (*func)(u64 *fpscr,
  496. u32 *dst, u32 *src1,
  497. u32 *src2))
  498. {
  499. u32 *qpr = vcpu->arch.qpr;
  500. u64 *fpr = vcpu->arch.fpr;
  501. u32 ps0_out;
  502. u32 ps0_in1, ps0_in2;
  503. u32 ps1_out;
  504. u32 ps1_in1, ps1_in2;
  505. /* RC */
  506. WARN_ON(rc);
  507. /* PS0 */
  508. kvm_cvt_df(&fpr[reg_in1], &ps0_in1);
  509. if (scalar & SCALAR_LOW)
  510. ps0_in2 = qpr[reg_in2];
  511. else
  512. kvm_cvt_df(&fpr[reg_in2], &ps0_in2);
  513. func(&vcpu->arch.fpscr, &ps0_out, &ps0_in1, &ps0_in2);
  514. if (!(scalar & SCALAR_NO_PS0)) {
  515. dprintk(KERN_INFO "PS2 ps0 -> f(0x%x, 0x%x) = 0x%x\n",
  516. ps0_in1, ps0_in2, ps0_out);
  517. kvm_cvt_fd(&ps0_out, &fpr[reg_out]);
  518. }
  519. /* PS1 */
  520. ps1_in1 = qpr[reg_in1];
  521. ps1_in2 = qpr[reg_in2];
  522. if (scalar & SCALAR_HIGH)
  523. ps1_in2 = ps0_in2;
  524. func(&vcpu->arch.fpscr, &ps1_out, &ps1_in1, &ps1_in2);
  525. if (!(scalar & SCALAR_NO_PS1)) {
  526. qpr[reg_out] = ps1_out;
  527. dprintk(KERN_INFO "PS2 ps1 -> f(0x%x, 0x%x) = 0x%x\n",
  528. ps1_in1, ps1_in2, qpr[reg_out]);
  529. }
  530. return EMULATE_DONE;
  531. }
  532. static int kvmppc_ps_one_in(struct kvm_vcpu *vcpu, bool rc,
  533. int reg_out, int reg_in,
  534. void (*func)(u64 *t,
  535. u32 *dst, u32 *src1))
  536. {
  537. u32 *qpr = vcpu->arch.qpr;
  538. u64 *fpr = vcpu->arch.fpr;
  539. u32 ps0_out, ps0_in;
  540. u32 ps1_in;
  541. /* RC */
  542. WARN_ON(rc);
  543. /* PS0 */
  544. kvm_cvt_df(&fpr[reg_in], &ps0_in);
  545. func(&vcpu->arch.fpscr, &ps0_out, &ps0_in);
  546. dprintk(KERN_INFO "PS1 ps0 -> f(0x%x) = 0x%x\n",
  547. ps0_in, ps0_out);
  548. kvm_cvt_fd(&ps0_out, &fpr[reg_out]);
  549. /* PS1 */
  550. ps1_in = qpr[reg_in];
  551. func(&vcpu->arch.fpscr, &qpr[reg_out], &ps1_in);
  552. dprintk(KERN_INFO "PS1 ps1 -> f(0x%x) = 0x%x\n",
  553. ps1_in, qpr[reg_out]);
  554. return EMULATE_DONE;
  555. }
  556. int kvmppc_emulate_paired_single(struct kvm_run *run, struct kvm_vcpu *vcpu)
  557. {
  558. u32 inst = kvmppc_get_last_inst(vcpu);
  559. enum emulation_result emulated = EMULATE_DONE;
  560. int ax_rd = inst_get_field(inst, 6, 10);
  561. int ax_ra = inst_get_field(inst, 11, 15);
  562. int ax_rb = inst_get_field(inst, 16, 20);
  563. int ax_rc = inst_get_field(inst, 21, 25);
  564. short full_d = inst_get_field(inst, 16, 31);
  565. u64 *fpr_d = &vcpu->arch.fpr[ax_rd];
  566. u64 *fpr_a = &vcpu->arch.fpr[ax_ra];
  567. u64 *fpr_b = &vcpu->arch.fpr[ax_rb];
  568. u64 *fpr_c = &vcpu->arch.fpr[ax_rc];
  569. bool rcomp = (inst & 1) ? true : false;
  570. u32 cr = kvmppc_get_cr(vcpu);
  571. #ifdef DEBUG
  572. int i;
  573. #endif
  574. if (!kvmppc_inst_is_paired_single(vcpu, inst))
  575. return EMULATE_FAIL;
  576. if (!(vcpu->arch.shared->msr & MSR_FP)) {
  577. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL);
  578. return EMULATE_AGAIN;
  579. }
  580. kvmppc_giveup_ext(vcpu, MSR_FP);
  581. preempt_disable();
  582. enable_kernel_fp();
  583. /* Do we need to clear FE0 / FE1 here? Don't think so. */
  584. #ifdef DEBUG
  585. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++) {
  586. u32 f;
  587. kvm_cvt_df(&vcpu->arch.fpr[i], &f);
  588. dprintk(KERN_INFO "FPR[%d] = 0x%x / 0x%llx QPR[%d] = 0x%x\n",
  589. i, f, vcpu->arch.fpr[i], i, vcpu->arch.qpr[i]);
  590. }
  591. #endif
  592. switch (get_op(inst)) {
  593. case OP_PSQ_L:
  594. {
  595. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  596. bool w = inst_get_field(inst, 16, 16) ? true : false;
  597. int i = inst_get_field(inst, 17, 19);
  598. addr += get_d_signext(inst);
  599. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  600. break;
  601. }
  602. case OP_PSQ_LU:
  603. {
  604. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  605. bool w = inst_get_field(inst, 16, 16) ? true : false;
  606. int i = inst_get_field(inst, 17, 19);
  607. addr += get_d_signext(inst);
  608. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  609. if (emulated == EMULATE_DONE)
  610. kvmppc_set_gpr(vcpu, ax_ra, addr);
  611. break;
  612. }
  613. case OP_PSQ_ST:
  614. {
  615. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  616. bool w = inst_get_field(inst, 16, 16) ? true : false;
  617. int i = inst_get_field(inst, 17, 19);
  618. addr += get_d_signext(inst);
  619. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  620. break;
  621. }
  622. case OP_PSQ_STU:
  623. {
  624. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  625. bool w = inst_get_field(inst, 16, 16) ? true : false;
  626. int i = inst_get_field(inst, 17, 19);
  627. addr += get_d_signext(inst);
  628. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  629. if (emulated == EMULATE_DONE)
  630. kvmppc_set_gpr(vcpu, ax_ra, addr);
  631. break;
  632. }
  633. case 4:
  634. /* X form */
  635. switch (inst_get_field(inst, 21, 30)) {
  636. case OP_4X_PS_CMPU0:
  637. /* XXX */
  638. emulated = EMULATE_FAIL;
  639. break;
  640. case OP_4X_PSQ_LX:
  641. {
  642. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  643. bool w = inst_get_field(inst, 21, 21) ? true : false;
  644. int i = inst_get_field(inst, 22, 24);
  645. addr += kvmppc_get_gpr(vcpu, ax_rb);
  646. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  647. break;
  648. }
  649. case OP_4X_PS_CMPO0:
  650. /* XXX */
  651. emulated = EMULATE_FAIL;
  652. break;
  653. case OP_4X_PSQ_LUX:
  654. {
  655. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  656. bool w = inst_get_field(inst, 21, 21) ? true : false;
  657. int i = inst_get_field(inst, 22, 24);
  658. addr += kvmppc_get_gpr(vcpu, ax_rb);
  659. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  660. if (emulated == EMULATE_DONE)
  661. kvmppc_set_gpr(vcpu, ax_ra, addr);
  662. break;
  663. }
  664. case OP_4X_PS_NEG:
  665. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  666. vcpu->arch.fpr[ax_rd] ^= 0x8000000000000000ULL;
  667. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  668. vcpu->arch.qpr[ax_rd] ^= 0x80000000;
  669. break;
  670. case OP_4X_PS_CMPU1:
  671. /* XXX */
  672. emulated = EMULATE_FAIL;
  673. break;
  674. case OP_4X_PS_MR:
  675. WARN_ON(rcomp);
  676. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  677. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  678. break;
  679. case OP_4X_PS_CMPO1:
  680. /* XXX */
  681. emulated = EMULATE_FAIL;
  682. break;
  683. case OP_4X_PS_NABS:
  684. WARN_ON(rcomp);
  685. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  686. vcpu->arch.fpr[ax_rd] |= 0x8000000000000000ULL;
  687. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  688. vcpu->arch.qpr[ax_rd] |= 0x80000000;
  689. break;
  690. case OP_4X_PS_ABS:
  691. WARN_ON(rcomp);
  692. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  693. vcpu->arch.fpr[ax_rd] &= ~0x8000000000000000ULL;
  694. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  695. vcpu->arch.qpr[ax_rd] &= ~0x80000000;
  696. break;
  697. case OP_4X_PS_MERGE00:
  698. WARN_ON(rcomp);
  699. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_ra];
  700. /* vcpu->arch.qpr[ax_rd] = vcpu->arch.fpr[ax_rb]; */
  701. kvm_cvt_df(&vcpu->arch.fpr[ax_rb],
  702. &vcpu->arch.qpr[ax_rd]);
  703. break;
  704. case OP_4X_PS_MERGE01:
  705. WARN_ON(rcomp);
  706. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_ra];
  707. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  708. break;
  709. case OP_4X_PS_MERGE10:
  710. WARN_ON(rcomp);
  711. /* vcpu->arch.fpr[ax_rd] = vcpu->arch.qpr[ax_ra]; */
  712. kvm_cvt_fd(&vcpu->arch.qpr[ax_ra],
  713. &vcpu->arch.fpr[ax_rd]);
  714. /* vcpu->arch.qpr[ax_rd] = vcpu->arch.fpr[ax_rb]; */
  715. kvm_cvt_df(&vcpu->arch.fpr[ax_rb],
  716. &vcpu->arch.qpr[ax_rd]);
  717. break;
  718. case OP_4X_PS_MERGE11:
  719. WARN_ON(rcomp);
  720. /* vcpu->arch.fpr[ax_rd] = vcpu->arch.qpr[ax_ra]; */
  721. kvm_cvt_fd(&vcpu->arch.qpr[ax_ra],
  722. &vcpu->arch.fpr[ax_rd]);
  723. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  724. break;
  725. }
  726. /* XW form */
  727. switch (inst_get_field(inst, 25, 30)) {
  728. case OP_4XW_PSQ_STX:
  729. {
  730. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  731. bool w = inst_get_field(inst, 21, 21) ? true : false;
  732. int i = inst_get_field(inst, 22, 24);
  733. addr += kvmppc_get_gpr(vcpu, ax_rb);
  734. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  735. break;
  736. }
  737. case OP_4XW_PSQ_STUX:
  738. {
  739. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  740. bool w = inst_get_field(inst, 21, 21) ? true : false;
  741. int i = inst_get_field(inst, 22, 24);
  742. addr += kvmppc_get_gpr(vcpu, ax_rb);
  743. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  744. if (emulated == EMULATE_DONE)
  745. kvmppc_set_gpr(vcpu, ax_ra, addr);
  746. break;
  747. }
  748. }
  749. /* A form */
  750. switch (inst_get_field(inst, 26, 30)) {
  751. case OP_4A_PS_SUM1:
  752. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  753. ax_rb, ax_ra, SCALAR_NO_PS0 | SCALAR_HIGH, fps_fadds);
  754. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rc];
  755. break;
  756. case OP_4A_PS_SUM0:
  757. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  758. ax_ra, ax_rb, SCALAR_NO_PS1 | SCALAR_LOW, fps_fadds);
  759. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rc];
  760. break;
  761. case OP_4A_PS_MULS0:
  762. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  763. ax_ra, ax_rc, SCALAR_HIGH, fps_fmuls);
  764. break;
  765. case OP_4A_PS_MULS1:
  766. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  767. ax_ra, ax_rc, SCALAR_LOW, fps_fmuls);
  768. break;
  769. case OP_4A_PS_MADDS0:
  770. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  771. ax_ra, ax_rc, ax_rb, SCALAR_HIGH, fps_fmadds);
  772. break;
  773. case OP_4A_PS_MADDS1:
  774. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  775. ax_ra, ax_rc, ax_rb, SCALAR_LOW, fps_fmadds);
  776. break;
  777. case OP_4A_PS_DIV:
  778. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  779. ax_ra, ax_rb, SCALAR_NONE, fps_fdivs);
  780. break;
  781. case OP_4A_PS_SUB:
  782. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  783. ax_ra, ax_rb, SCALAR_NONE, fps_fsubs);
  784. break;
  785. case OP_4A_PS_ADD:
  786. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  787. ax_ra, ax_rb, SCALAR_NONE, fps_fadds);
  788. break;
  789. case OP_4A_PS_SEL:
  790. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  791. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fsel);
  792. break;
  793. case OP_4A_PS_RES:
  794. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  795. ax_rb, fps_fres);
  796. break;
  797. case OP_4A_PS_MUL:
  798. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  799. ax_ra, ax_rc, SCALAR_NONE, fps_fmuls);
  800. break;
  801. case OP_4A_PS_RSQRTE:
  802. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  803. ax_rb, fps_frsqrte);
  804. break;
  805. case OP_4A_PS_MSUB:
  806. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  807. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmsubs);
  808. break;
  809. case OP_4A_PS_MADD:
  810. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  811. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmadds);
  812. break;
  813. case OP_4A_PS_NMSUB:
  814. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  815. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmsubs);
  816. break;
  817. case OP_4A_PS_NMADD:
  818. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  819. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmadds);
  820. break;
  821. }
  822. break;
  823. /* Real FPU operations */
  824. case OP_LFS:
  825. {
  826. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  827. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  828. FPU_LS_SINGLE);
  829. break;
  830. }
  831. case OP_LFSU:
  832. {
  833. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  834. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  835. FPU_LS_SINGLE);
  836. if (emulated == EMULATE_DONE)
  837. kvmppc_set_gpr(vcpu, ax_ra, addr);
  838. break;
  839. }
  840. case OP_LFD:
  841. {
  842. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  843. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  844. FPU_LS_DOUBLE);
  845. break;
  846. }
  847. case OP_LFDU:
  848. {
  849. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  850. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  851. FPU_LS_DOUBLE);
  852. if (emulated == EMULATE_DONE)
  853. kvmppc_set_gpr(vcpu, ax_ra, addr);
  854. break;
  855. }
  856. case OP_STFS:
  857. {
  858. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  859. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  860. FPU_LS_SINGLE);
  861. break;
  862. }
  863. case OP_STFSU:
  864. {
  865. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  866. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  867. FPU_LS_SINGLE);
  868. if (emulated == EMULATE_DONE)
  869. kvmppc_set_gpr(vcpu, ax_ra, addr);
  870. break;
  871. }
  872. case OP_STFD:
  873. {
  874. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  875. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  876. FPU_LS_DOUBLE);
  877. break;
  878. }
  879. case OP_STFDU:
  880. {
  881. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  882. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  883. FPU_LS_DOUBLE);
  884. if (emulated == EMULATE_DONE)
  885. kvmppc_set_gpr(vcpu, ax_ra, addr);
  886. break;
  887. }
  888. case 31:
  889. switch (inst_get_field(inst, 21, 30)) {
  890. case OP_31_LFSX:
  891. {
  892. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  893. addr += kvmppc_get_gpr(vcpu, ax_rb);
  894. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  895. addr, FPU_LS_SINGLE);
  896. break;
  897. }
  898. case OP_31_LFSUX:
  899. {
  900. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  901. kvmppc_get_gpr(vcpu, ax_rb);
  902. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  903. addr, FPU_LS_SINGLE);
  904. if (emulated == EMULATE_DONE)
  905. kvmppc_set_gpr(vcpu, ax_ra, addr);
  906. break;
  907. }
  908. case OP_31_LFDX:
  909. {
  910. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  911. kvmppc_get_gpr(vcpu, ax_rb);
  912. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  913. addr, FPU_LS_DOUBLE);
  914. break;
  915. }
  916. case OP_31_LFDUX:
  917. {
  918. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  919. kvmppc_get_gpr(vcpu, ax_rb);
  920. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  921. addr, FPU_LS_DOUBLE);
  922. if (emulated == EMULATE_DONE)
  923. kvmppc_set_gpr(vcpu, ax_ra, addr);
  924. break;
  925. }
  926. case OP_31_STFSX:
  927. {
  928. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  929. kvmppc_get_gpr(vcpu, ax_rb);
  930. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  931. addr, FPU_LS_SINGLE);
  932. break;
  933. }
  934. case OP_31_STFSUX:
  935. {
  936. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  937. kvmppc_get_gpr(vcpu, ax_rb);
  938. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  939. addr, FPU_LS_SINGLE);
  940. if (emulated == EMULATE_DONE)
  941. kvmppc_set_gpr(vcpu, ax_ra, addr);
  942. break;
  943. }
  944. case OP_31_STFX:
  945. {
  946. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  947. kvmppc_get_gpr(vcpu, ax_rb);
  948. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  949. addr, FPU_LS_DOUBLE);
  950. break;
  951. }
  952. case OP_31_STFUX:
  953. {
  954. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  955. kvmppc_get_gpr(vcpu, ax_rb);
  956. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  957. addr, FPU_LS_DOUBLE);
  958. if (emulated == EMULATE_DONE)
  959. kvmppc_set_gpr(vcpu, ax_ra, addr);
  960. break;
  961. }
  962. case OP_31_STFIWX:
  963. {
  964. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  965. kvmppc_get_gpr(vcpu, ax_rb);
  966. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  967. addr,
  968. FPU_LS_SINGLE_LOW);
  969. break;
  970. }
  971. break;
  972. }
  973. break;
  974. case 59:
  975. switch (inst_get_field(inst, 21, 30)) {
  976. case OP_59_FADDS:
  977. fpd_fadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  978. kvmppc_sync_qpr(vcpu, ax_rd);
  979. break;
  980. case OP_59_FSUBS:
  981. fpd_fsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  982. kvmppc_sync_qpr(vcpu, ax_rd);
  983. break;
  984. case OP_59_FDIVS:
  985. fpd_fdivs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  986. kvmppc_sync_qpr(vcpu, ax_rd);
  987. break;
  988. case OP_59_FRES:
  989. fpd_fres(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  990. kvmppc_sync_qpr(vcpu, ax_rd);
  991. break;
  992. case OP_59_FRSQRTES:
  993. fpd_frsqrtes(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  994. kvmppc_sync_qpr(vcpu, ax_rd);
  995. break;
  996. }
  997. switch (inst_get_field(inst, 26, 30)) {
  998. case OP_59_FMULS:
  999. fpd_fmuls(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1000. kvmppc_sync_qpr(vcpu, ax_rd);
  1001. break;
  1002. case OP_59_FMSUBS:
  1003. fpd_fmsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1004. kvmppc_sync_qpr(vcpu, ax_rd);
  1005. break;
  1006. case OP_59_FMADDS:
  1007. fpd_fmadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1008. kvmppc_sync_qpr(vcpu, ax_rd);
  1009. break;
  1010. case OP_59_FNMSUBS:
  1011. fpd_fnmsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1012. kvmppc_sync_qpr(vcpu, ax_rd);
  1013. break;
  1014. case OP_59_FNMADDS:
  1015. fpd_fnmadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1016. kvmppc_sync_qpr(vcpu, ax_rd);
  1017. break;
  1018. }
  1019. break;
  1020. case 63:
  1021. switch (inst_get_field(inst, 21, 30)) {
  1022. case OP_63_MTFSB0:
  1023. case OP_63_MTFSB1:
  1024. case OP_63_MCRFS:
  1025. case OP_63_MTFSFI:
  1026. /* XXX need to implement */
  1027. break;
  1028. case OP_63_MFFS:
  1029. /* XXX missing CR */
  1030. *fpr_d = vcpu->arch.fpscr;
  1031. break;
  1032. case OP_63_MTFSF:
  1033. /* XXX missing fm bits */
  1034. /* XXX missing CR */
  1035. vcpu->arch.fpscr = *fpr_b;
  1036. break;
  1037. case OP_63_FCMPU:
  1038. {
  1039. u32 tmp_cr;
  1040. u32 cr0_mask = 0xf0000000;
  1041. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1042. fpd_fcmpu(&vcpu->arch.fpscr, &tmp_cr, fpr_a, fpr_b);
  1043. cr &= ~(cr0_mask >> cr_shift);
  1044. cr |= (cr & cr0_mask) >> cr_shift;
  1045. break;
  1046. }
  1047. case OP_63_FCMPO:
  1048. {
  1049. u32 tmp_cr;
  1050. u32 cr0_mask = 0xf0000000;
  1051. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1052. fpd_fcmpo(&vcpu->arch.fpscr, &tmp_cr, fpr_a, fpr_b);
  1053. cr &= ~(cr0_mask >> cr_shift);
  1054. cr |= (cr & cr0_mask) >> cr_shift;
  1055. break;
  1056. }
  1057. case OP_63_FNEG:
  1058. fpd_fneg(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1059. break;
  1060. case OP_63_FMR:
  1061. *fpr_d = *fpr_b;
  1062. break;
  1063. case OP_63_FABS:
  1064. fpd_fabs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1065. break;
  1066. case OP_63_FCPSGN:
  1067. fpd_fcpsgn(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1068. break;
  1069. case OP_63_FDIV:
  1070. fpd_fdiv(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1071. break;
  1072. case OP_63_FADD:
  1073. fpd_fadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1074. break;
  1075. case OP_63_FSUB:
  1076. fpd_fsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1077. break;
  1078. case OP_63_FCTIW:
  1079. fpd_fctiw(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1080. break;
  1081. case OP_63_FCTIWZ:
  1082. fpd_fctiwz(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1083. break;
  1084. case OP_63_FRSP:
  1085. fpd_frsp(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1086. kvmppc_sync_qpr(vcpu, ax_rd);
  1087. break;
  1088. case OP_63_FRSQRTE:
  1089. {
  1090. double one = 1.0f;
  1091. /* fD = sqrt(fB) */
  1092. fpd_fsqrt(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1093. /* fD = 1.0f / fD */
  1094. fpd_fdiv(&vcpu->arch.fpscr, &cr, fpr_d, (u64*)&one, fpr_d);
  1095. break;
  1096. }
  1097. }
  1098. switch (inst_get_field(inst, 26, 30)) {
  1099. case OP_63_FMUL:
  1100. fpd_fmul(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1101. break;
  1102. case OP_63_FSEL:
  1103. fpd_fsel(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1104. break;
  1105. case OP_63_FMSUB:
  1106. fpd_fmsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1107. break;
  1108. case OP_63_FMADD:
  1109. fpd_fmadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1110. break;
  1111. case OP_63_FNMSUB:
  1112. fpd_fnmsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1113. break;
  1114. case OP_63_FNMADD:
  1115. fpd_fnmadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1116. break;
  1117. }
  1118. break;
  1119. }
  1120. #ifdef DEBUG
  1121. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++) {
  1122. u32 f;
  1123. kvm_cvt_df(&vcpu->arch.fpr[i], &f);
  1124. dprintk(KERN_INFO "FPR[%d] = 0x%x\n", i, f);
  1125. }
  1126. #endif
  1127. if (rcomp)
  1128. kvmppc_set_cr(vcpu, cr);
  1129. preempt_enable();
  1130. return emulated;
  1131. }