p2020rdb_camp_core1.dts 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * P2020 RDB Core1 Device Tree Source in CAMP mode.
  3. *
  4. * In CAMP mode, each core needs to have its own dts. Only mpic and L2 cache
  5. * can be shared, all the other devices must be assigned to one core only.
  6. * This dts allows core1 to have l2, dma2, eth0, pci1, msi.
  7. *
  8. * Please note to add "-b 1" for core1's dts compiling.
  9. *
  10. * Copyright 2009-2011 Freescale Semiconductor Inc.
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. */
  17. /include/ "p2020si.dtsi"
  18. / {
  19. model = "fsl,P2020RDB";
  20. compatible = "fsl,P2020RDB", "fsl,MPC85XXRDB-CAMP";
  21. aliases {
  22. ethernet0 = &enet0;
  23. serial0 = &serial1;
  24. pci1 = &pci1;
  25. };
  26. cpus {
  27. PowerPC,P2020@0 {
  28. status = "disabled";
  29. };
  30. };
  31. memory {
  32. device_type = "memory";
  33. };
  34. localbus@ffe05000 {
  35. status = "disabled";
  36. };
  37. soc@ffe00000 {
  38. ecm-law@0 {
  39. status = "disabled";
  40. };
  41. ecm@1000 {
  42. status = "disabled";
  43. };
  44. memory-controller@2000 {
  45. status = "disabled";
  46. };
  47. i2c@3000 {
  48. status = "disabled";
  49. };
  50. i2c@3100 {
  51. status = "disabled";
  52. };
  53. serial0: serial@4500 {
  54. status = "disabled";
  55. };
  56. spi@7000 {
  57. status = "disabled";
  58. };
  59. dma@c300 {
  60. #address-cells = <1>;
  61. #size-cells = <1>;
  62. compatible = "fsl,eloplus-dma";
  63. reg = <0xc300 0x4>;
  64. ranges = <0x0 0xc100 0x200>;
  65. cell-index = <1>;
  66. dma-channel@0 {
  67. compatible = "fsl,eloplus-dma-channel";
  68. reg = <0x0 0x80>;
  69. cell-index = <0>;
  70. interrupt-parent = <&mpic>;
  71. interrupts = <76 2>;
  72. };
  73. dma-channel@80 {
  74. compatible = "fsl,eloplus-dma-channel";
  75. reg = <0x80 0x80>;
  76. cell-index = <1>;
  77. interrupt-parent = <&mpic>;
  78. interrupts = <77 2>;
  79. };
  80. dma-channel@100 {
  81. compatible = "fsl,eloplus-dma-channel";
  82. reg = <0x100 0x80>;
  83. cell-index = <2>;
  84. interrupt-parent = <&mpic>;
  85. interrupts = <78 2>;
  86. };
  87. dma-channel@180 {
  88. compatible = "fsl,eloplus-dma-channel";
  89. reg = <0x180 0x80>;
  90. cell-index = <3>;
  91. interrupt-parent = <&mpic>;
  92. interrupts = <79 2>;
  93. };
  94. };
  95. gpio: gpio-controller@f000 {
  96. status = "disabled";
  97. };
  98. L2: l2-cache-controller@20000 {
  99. compatible = "fsl,p2020-l2-cache-controller";
  100. reg = <0x20000 0x1000>;
  101. cache-line-size = <32>; // 32 bytes
  102. cache-size = <0x80000>; // L2,512K
  103. interrupt-parent = <&mpic>;
  104. };
  105. dma@21300 {
  106. status = "disabled";
  107. };
  108. usb@22000 {
  109. status = "disabled";
  110. };
  111. mdio@24520 {
  112. status = "disabled";
  113. };
  114. mdio@25520 {
  115. status = "disabled";
  116. };
  117. mdio@26520 {
  118. status = "disabled";
  119. };
  120. enet0: ethernet@24000 {
  121. fixed-link = <1 1 1000 0 0>;
  122. phy-connection-type = "rgmii-id";
  123. };
  124. enet1: ethernet@25000 {
  125. status = "disabled";
  126. };
  127. enet2: ethernet@26000 {
  128. status = "disabled";
  129. };
  130. sdhci@2e000 {
  131. status = "disabled";
  132. };
  133. crypto@30000 {
  134. status = "disabled";
  135. };
  136. mpic: pic@40000 {
  137. protected-sources = <
  138. 17 18 43 42 59 47 /*ecm, mem, i2c, serial0, spi,gpio */
  139. 16 20 21 22 23 28 /* L2, dma1, USB */
  140. 03 35 36 40 31 32 33 /* mdio, enet1, enet2 */
  141. 72 45 58 25 /* sdhci, crypto , pci */
  142. >;
  143. };
  144. msi@41600 {
  145. compatible = "fsl,p2020-msi", "fsl,mpic-msi";
  146. reg = <0x41600 0x80>;
  147. msi-available-ranges = <0 0x100>;
  148. interrupts = <
  149. 0xe0 0
  150. 0xe1 0
  151. 0xe2 0
  152. 0xe3 0
  153. 0xe4 0
  154. 0xe5 0
  155. 0xe6 0
  156. 0xe7 0>;
  157. interrupt-parent = <&mpic>;
  158. };
  159. global-utilities@e0000 { //global utilities block
  160. status = "disabled";
  161. };
  162. };
  163. pci0: pcie@ffe08000 {
  164. status = "disabled";
  165. };
  166. pci1: pcie@ffe09000 {
  167. status = "disabled";
  168. };
  169. pci2: pcie@ffe0a000 {
  170. ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000
  171. 0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>;
  172. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  173. interrupt-map = <
  174. /* IDSEL 0x0 */
  175. 0000 0x0 0x0 0x1 &mpic 0x0 0x1
  176. 0000 0x0 0x0 0x2 &mpic 0x1 0x1
  177. 0000 0x0 0x0 0x3 &mpic 0x2 0x1
  178. 0000 0x0 0x0 0x4 &mpic 0x3 0x1
  179. >;
  180. pcie@0 {
  181. reg = <0x0 0x0 0x0 0x0 0x0>;
  182. #size-cells = <2>;
  183. #address-cells = <3>;
  184. device_type = "pci";
  185. ranges = <0x2000000 0x0 0x80000000
  186. 0x2000000 0x0 0x80000000
  187. 0x0 0x20000000
  188. 0x1000000 0x0 0x0
  189. 0x1000000 0x0 0x0
  190. 0x0 0x100000>;
  191. };
  192. };
  193. };