mpc8315erdb.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. /*
  2. * MPC8315E RDB Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8315erdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. pci1 = &pci1;
  23. pci2 = &pci2;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. PowerPC,8315@0 {
  29. device_type = "cpu";
  30. reg = <0x0>;
  31. d-cache-line-size = <32>;
  32. i-cache-line-size = <32>;
  33. d-cache-size = <16384>;
  34. i-cache-size = <16384>;
  35. timebase-frequency = <0>; // from bootloader
  36. bus-frequency = <0>; // from bootloader
  37. clock-frequency = <0>; // from bootloader
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x08000000>; // 128MB at 0
  43. };
  44. localbus@e0005000 {
  45. #address-cells = <2>;
  46. #size-cells = <1>;
  47. compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
  48. reg = <0xe0005000 0x1000>;
  49. interrupts = <77 0x8>;
  50. interrupt-parent = <&ipic>;
  51. // CS0 and CS1 are swapped when
  52. // booting from nand, but the
  53. // addresses are the same.
  54. ranges = <0x0 0x0 0xfe000000 0x00800000
  55. 0x1 0x0 0xe0600000 0x00002000
  56. 0x2 0x0 0xf0000000 0x00020000
  57. 0x3 0x0 0xfa000000 0x00008000>;
  58. flash@0,0 {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "cfi-flash";
  62. reg = <0x0 0x0 0x800000>;
  63. bank-width = <2>;
  64. device-width = <1>;
  65. };
  66. nand@1,0 {
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. compatible = "fsl,mpc8315-fcm-nand",
  70. "fsl,elbc-fcm-nand";
  71. reg = <0x1 0x0 0x2000>;
  72. u-boot@0 {
  73. reg = <0x0 0x100000>;
  74. read-only;
  75. };
  76. kernel@100000 {
  77. reg = <0x100000 0x300000>;
  78. };
  79. fs@400000 {
  80. reg = <0x400000 0x1c00000>;
  81. };
  82. };
  83. };
  84. immr@e0000000 {
  85. #address-cells = <1>;
  86. #size-cells = <1>;
  87. device_type = "soc";
  88. compatible = "fsl,mpc8315-immr", "simple-bus";
  89. ranges = <0 0xe0000000 0x00100000>;
  90. reg = <0xe0000000 0x00000200>;
  91. bus-frequency = <0>;
  92. wdt@200 {
  93. device_type = "watchdog";
  94. compatible = "mpc83xx_wdt";
  95. reg = <0x200 0x100>;
  96. };
  97. i2c@3000 {
  98. #address-cells = <1>;
  99. #size-cells = <0>;
  100. cell-index = <0>;
  101. compatible = "fsl-i2c";
  102. reg = <0x3000 0x100>;
  103. interrupts = <14 0x8>;
  104. interrupt-parent = <&ipic>;
  105. dfsrr;
  106. rtc@68 {
  107. compatible = "dallas,ds1339";
  108. reg = <0x68>;
  109. };
  110. mcu_pio: mcu@a {
  111. #gpio-cells = <2>;
  112. compatible = "fsl,mc9s08qg8-mpc8315erdb",
  113. "fsl,mcu-mpc8349emitx";
  114. reg = <0x0a>;
  115. gpio-controller;
  116. };
  117. };
  118. spi@7000 {
  119. cell-index = <0>;
  120. compatible = "fsl,spi";
  121. reg = <0x7000 0x1000>;
  122. interrupts = <16 0x8>;
  123. interrupt-parent = <&ipic>;
  124. mode = "cpu";
  125. };
  126. dma@82a8 {
  127. #address-cells = <1>;
  128. #size-cells = <1>;
  129. compatible = "fsl,mpc8315-dma", "fsl,elo-dma";
  130. reg = <0x82a8 4>;
  131. ranges = <0 0x8100 0x1a8>;
  132. interrupt-parent = <&ipic>;
  133. interrupts = <71 8>;
  134. cell-index = <0>;
  135. dma-channel@0 {
  136. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  137. reg = <0 0x80>;
  138. cell-index = <0>;
  139. interrupt-parent = <&ipic>;
  140. interrupts = <71 8>;
  141. };
  142. dma-channel@80 {
  143. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  144. reg = <0x80 0x80>;
  145. cell-index = <1>;
  146. interrupt-parent = <&ipic>;
  147. interrupts = <71 8>;
  148. };
  149. dma-channel@100 {
  150. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  151. reg = <0x100 0x80>;
  152. cell-index = <2>;
  153. interrupt-parent = <&ipic>;
  154. interrupts = <71 8>;
  155. };
  156. dma-channel@180 {
  157. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  158. reg = <0x180 0x28>;
  159. cell-index = <3>;
  160. interrupt-parent = <&ipic>;
  161. interrupts = <71 8>;
  162. };
  163. };
  164. usb@23000 {
  165. compatible = "fsl-usb2-dr";
  166. reg = <0x23000 0x1000>;
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. interrupt-parent = <&ipic>;
  170. interrupts = <38 0x8>;
  171. phy_type = "utmi";
  172. };
  173. enet0: ethernet@24000 {
  174. #address-cells = <1>;
  175. #size-cells = <1>;
  176. cell-index = <0>;
  177. device_type = "network";
  178. model = "eTSEC";
  179. compatible = "gianfar";
  180. reg = <0x24000 0x1000>;
  181. ranges = <0x0 0x24000 0x1000>;
  182. local-mac-address = [ 00 00 00 00 00 00 ];
  183. interrupts = <32 0x8 33 0x8 34 0x8>;
  184. interrupt-parent = <&ipic>;
  185. tbi-handle = <&tbi0>;
  186. phy-handle = < &phy0 >;
  187. fsl,magic-packet;
  188. mdio@520 {
  189. #address-cells = <1>;
  190. #size-cells = <0>;
  191. compatible = "fsl,gianfar-mdio";
  192. reg = <0x520 0x20>;
  193. phy0: ethernet-phy@0 {
  194. interrupt-parent = <&ipic>;
  195. interrupts = <20 0x8>;
  196. reg = <0x0>;
  197. device_type = "ethernet-phy";
  198. };
  199. phy1: ethernet-phy@1 {
  200. interrupt-parent = <&ipic>;
  201. interrupts = <19 0x8>;
  202. reg = <0x1>;
  203. device_type = "ethernet-phy";
  204. };
  205. tbi0: tbi-phy@11 {
  206. reg = <0x11>;
  207. device_type = "tbi-phy";
  208. };
  209. };
  210. };
  211. enet1: ethernet@25000 {
  212. #address-cells = <1>;
  213. #size-cells = <1>;
  214. cell-index = <1>;
  215. device_type = "network";
  216. model = "eTSEC";
  217. compatible = "gianfar";
  218. reg = <0x25000 0x1000>;
  219. ranges = <0x0 0x25000 0x1000>;
  220. local-mac-address = [ 00 00 00 00 00 00 ];
  221. interrupts = <35 0x8 36 0x8 37 0x8>;
  222. interrupt-parent = <&ipic>;
  223. tbi-handle = <&tbi1>;
  224. phy-handle = < &phy1 >;
  225. fsl,magic-packet;
  226. mdio@520 {
  227. #address-cells = <1>;
  228. #size-cells = <0>;
  229. compatible = "fsl,gianfar-tbi";
  230. reg = <0x520 0x20>;
  231. tbi1: tbi-phy@11 {
  232. reg = <0x11>;
  233. device_type = "tbi-phy";
  234. };
  235. };
  236. };
  237. serial0: serial@4500 {
  238. cell-index = <0>;
  239. device_type = "serial";
  240. compatible = "ns16550";
  241. reg = <0x4500 0x100>;
  242. clock-frequency = <133333333>;
  243. interrupts = <9 0x8>;
  244. interrupt-parent = <&ipic>;
  245. };
  246. serial1: serial@4600 {
  247. cell-index = <1>;
  248. device_type = "serial";
  249. compatible = "ns16550";
  250. reg = <0x4600 0x100>;
  251. clock-frequency = <133333333>;
  252. interrupts = <10 0x8>;
  253. interrupt-parent = <&ipic>;
  254. };
  255. crypto@30000 {
  256. compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
  257. "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
  258. "fsl,sec2.0";
  259. reg = <0x30000 0x10000>;
  260. interrupts = <11 0x8>;
  261. interrupt-parent = <&ipic>;
  262. fsl,num-channels = <4>;
  263. fsl,channel-fifo-len = <24>;
  264. fsl,exec-units-mask = <0x97c>;
  265. fsl,descriptor-types-mask = <0x3a30abf>;
  266. };
  267. sata@18000 {
  268. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  269. reg = <0x18000 0x1000>;
  270. cell-index = <1>;
  271. interrupts = <44 0x8>;
  272. interrupt-parent = <&ipic>;
  273. };
  274. sata@19000 {
  275. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  276. reg = <0x19000 0x1000>;
  277. cell-index = <2>;
  278. interrupts = <45 0x8>;
  279. interrupt-parent = <&ipic>;
  280. };
  281. gtm1: timer@500 {
  282. compatible = "fsl,mpc8315-gtm", "fsl,gtm";
  283. reg = <0x500 0x100>;
  284. interrupts = <90 8 78 8 84 8 72 8>;
  285. interrupt-parent = <&ipic>;
  286. clock-frequency = <133333333>;
  287. };
  288. timer@600 {
  289. compatible = "fsl,mpc8315-gtm", "fsl,gtm";
  290. reg = <0x600 0x100>;
  291. interrupts = <91 8 79 8 85 8 73 8>;
  292. interrupt-parent = <&ipic>;
  293. clock-frequency = <133333333>;
  294. };
  295. /* IPIC
  296. * interrupts cell = <intr #, sense>
  297. * sense values match linux IORESOURCE_IRQ_* defines:
  298. * sense == 8: Level, low assertion
  299. * sense == 2: Edge, high-to-low change
  300. */
  301. ipic: interrupt-controller@700 {
  302. interrupt-controller;
  303. #address-cells = <0>;
  304. #interrupt-cells = <2>;
  305. reg = <0x700 0x100>;
  306. device_type = "ipic";
  307. };
  308. ipic-msi@7c0 {
  309. compatible = "fsl,ipic-msi";
  310. reg = <0x7c0 0x40>;
  311. msi-available-ranges = <0 0x100>;
  312. interrupts = <0x43 0x8
  313. 0x4 0x8
  314. 0x51 0x8
  315. 0x52 0x8
  316. 0x56 0x8
  317. 0x57 0x8
  318. 0x58 0x8
  319. 0x59 0x8>;
  320. interrupt-parent = < &ipic >;
  321. };
  322. pmc: power@b00 {
  323. compatible = "fsl,mpc8315-pmc", "fsl,mpc8313-pmc",
  324. "fsl,mpc8349-pmc";
  325. reg = <0xb00 0x100 0xa00 0x100>;
  326. interrupts = <80 8>;
  327. interrupt-parent = <&ipic>;
  328. fsl,mpc8313-wakeup-timer = <&gtm1>;
  329. };
  330. };
  331. pci0: pci@e0008500 {
  332. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  333. interrupt-map = <
  334. /* IDSEL 0x0E -mini PCI */
  335. 0x7000 0x0 0x0 0x1 &ipic 18 0x8
  336. 0x7000 0x0 0x0 0x2 &ipic 18 0x8
  337. 0x7000 0x0 0x0 0x3 &ipic 18 0x8
  338. 0x7000 0x0 0x0 0x4 &ipic 18 0x8
  339. /* IDSEL 0x0F -mini PCI */
  340. 0x7800 0x0 0x0 0x1 &ipic 17 0x8
  341. 0x7800 0x0 0x0 0x2 &ipic 17 0x8
  342. 0x7800 0x0 0x0 0x3 &ipic 17 0x8
  343. 0x7800 0x0 0x0 0x4 &ipic 17 0x8
  344. /* IDSEL 0x10 - PCI slot */
  345. 0x8000 0x0 0x0 0x1 &ipic 48 0x8
  346. 0x8000 0x0 0x0 0x2 &ipic 17 0x8
  347. 0x8000 0x0 0x0 0x3 &ipic 48 0x8
  348. 0x8000 0x0 0x0 0x4 &ipic 17 0x8>;
  349. interrupt-parent = <&ipic>;
  350. interrupts = <66 0x8>;
  351. bus-range = <0x0 0x0>;
  352. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
  353. 0x42000000 0 0x80000000 0x80000000 0 0x10000000
  354. 0x01000000 0 0x00000000 0xe0300000 0 0x00100000>;
  355. clock-frequency = <66666666>;
  356. #interrupt-cells = <1>;
  357. #size-cells = <2>;
  358. #address-cells = <3>;
  359. reg = <0xe0008500 0x100 /* internal registers */
  360. 0xe0008300 0x8>; /* config space access registers */
  361. compatible = "fsl,mpc8349-pci";
  362. device_type = "pci";
  363. };
  364. pci1: pcie@e0009000 {
  365. #address-cells = <3>;
  366. #size-cells = <2>;
  367. #interrupt-cells = <1>;
  368. device_type = "pci";
  369. compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
  370. reg = <0xe0009000 0x00001000>;
  371. ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
  372. 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>;
  373. bus-range = <0 255>;
  374. interrupt-map-mask = <0xf800 0 0 7>;
  375. interrupt-map = <0 0 0 1 &ipic 1 8
  376. 0 0 0 2 &ipic 1 8
  377. 0 0 0 3 &ipic 1 8
  378. 0 0 0 4 &ipic 1 8>;
  379. clock-frequency = <0>;
  380. pcie@0 {
  381. #address-cells = <3>;
  382. #size-cells = <2>;
  383. device_type = "pci";
  384. reg = <0 0 0 0 0>;
  385. ranges = <0x02000000 0 0xa0000000
  386. 0x02000000 0 0xa0000000
  387. 0 0x10000000
  388. 0x01000000 0 0x00000000
  389. 0x01000000 0 0x00000000
  390. 0 0x00800000>;
  391. };
  392. };
  393. pci2: pcie@e000a000 {
  394. #address-cells = <3>;
  395. #size-cells = <2>;
  396. #interrupt-cells = <1>;
  397. device_type = "pci";
  398. compatible = "fsl,mpc8315-pcie", "fsl,mpc8314-pcie";
  399. reg = <0xe000a000 0x00001000>;
  400. ranges = <0x02000000 0 0xc0000000 0xc0000000 0 0x10000000
  401. 0x01000000 0 0x00000000 0xd1000000 0 0x00800000>;
  402. bus-range = <0 255>;
  403. interrupt-map-mask = <0xf800 0 0 7>;
  404. interrupt-map = <0 0 0 1 &ipic 2 8
  405. 0 0 0 2 &ipic 2 8
  406. 0 0 0 3 &ipic 2 8
  407. 0 0 0 4 &ipic 2 8>;
  408. clock-frequency = <0>;
  409. pcie@0 {
  410. #address-cells = <3>;
  411. #size-cells = <2>;
  412. device_type = "pci";
  413. reg = <0 0 0 0 0>;
  414. ranges = <0x02000000 0 0xc0000000
  415. 0x02000000 0 0xc0000000
  416. 0 0x10000000
  417. 0x01000000 0 0x00000000
  418. 0x01000000 0 0x00000000
  419. 0 0x00800000>;
  420. };
  421. };
  422. leds {
  423. compatible = "gpio-leds";
  424. pwr {
  425. gpios = <&mcu_pio 0 0>;
  426. default-state = "on";
  427. };
  428. hdd {
  429. gpios = <&mcu_pio 1 0>;
  430. linux,default-trigger = "ide-disk";
  431. };
  432. };
  433. };