setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * System-specific setup, especially interrupts.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1998 Harald Koerfgen
  9. * Copyright (C) 2000, 2001, 2002, 2003, 2005 Maciej W. Rozycki
  10. */
  11. #include <linux/console.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/ioport.h>
  15. #include <linux/module.h>
  16. #include <linux/param.h>
  17. #include <linux/sched.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/types.h>
  20. #include <linux/pm.h>
  21. #include <linux/irq.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/cpu.h>
  24. #include <asm/cpu-features.h>
  25. #include <asm/irq.h>
  26. #include <asm/irq_cpu.h>
  27. #include <asm/mipsregs.h>
  28. #include <asm/reboot.h>
  29. #include <asm/time.h>
  30. #include <asm/traps.h>
  31. #include <asm/wbflush.h>
  32. #include <asm/dec/interrupts.h>
  33. #include <asm/dec/ioasic.h>
  34. #include <asm/dec/ioasic_addrs.h>
  35. #include <asm/dec/ioasic_ints.h>
  36. #include <asm/dec/kn01.h>
  37. #include <asm/dec/kn02.h>
  38. #include <asm/dec/kn02ba.h>
  39. #include <asm/dec/kn02ca.h>
  40. #include <asm/dec/kn03.h>
  41. #include <asm/dec/kn230.h>
  42. #include <asm/dec/system.h>
  43. extern void dec_machine_restart(char *command);
  44. extern void dec_machine_halt(void);
  45. extern void dec_machine_power_off(void);
  46. extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
  47. unsigned long dec_kn_slot_base, dec_kn_slot_size;
  48. EXPORT_SYMBOL(dec_kn_slot_base);
  49. EXPORT_SYMBOL(dec_kn_slot_size);
  50. int dec_tc_bus;
  51. DEFINE_SPINLOCK(ioasic_ssr_lock);
  52. volatile u32 *ioasic_base;
  53. EXPORT_SYMBOL(ioasic_base);
  54. /*
  55. * IRQ routing and priority tables. Priorites are set as follows:
  56. *
  57. * KN01 KN230 KN02 KN02-BA KN02-CA KN03
  58. *
  59. * MEMORY CPU CPU CPU ASIC CPU CPU
  60. * RTC CPU CPU CPU ASIC CPU CPU
  61. * DMA - - - ASIC ASIC ASIC
  62. * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
  63. * SERIAL1 - - - ASIC - ASIC
  64. * SCSI CPU CPU CSR ASIC ASIC ASIC
  65. * ETHERNET CPU * CSR ASIC ASIC ASIC
  66. * other - - - ASIC - -
  67. * TC2 - - CSR CPU ASIC ASIC
  68. * TC1 - - CSR CPU ASIC ASIC
  69. * TC0 - - CSR CPU ASIC ASIC
  70. * other - CPU - CPU ASIC ASIC
  71. * other - - - - CPU CPU
  72. *
  73. * * -- shared with SCSI
  74. */
  75. int dec_interrupt[DEC_NR_INTS] = {
  76. [0 ... DEC_NR_INTS - 1] = -1
  77. };
  78. EXPORT_SYMBOL(dec_interrupt);
  79. int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
  80. { { .i = ~0 }, { .p = dec_intr_unimplemented } },
  81. };
  82. int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
  83. { { .i = ~0 }, { .p = asic_intr_unimplemented } },
  84. };
  85. int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
  86. static struct irqaction ioirq = {
  87. .handler = no_action,
  88. .name = "cascade",
  89. };
  90. static struct irqaction fpuirq = {
  91. .handler = no_action,
  92. .name = "fpu",
  93. };
  94. static struct irqaction busirq = {
  95. .flags = IRQF_DISABLED,
  96. .name = "bus error",
  97. };
  98. static struct irqaction haltirq = {
  99. .handler = dec_intr_halt,
  100. .name = "halt",
  101. };
  102. /*
  103. * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
  104. */
  105. static void __init dec_be_init(void)
  106. {
  107. switch (mips_machtype) {
  108. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  109. board_be_handler = dec_kn01_be_handler;
  110. busirq.handler = dec_kn01_be_interrupt;
  111. busirq.flags |= IRQF_SHARED;
  112. dec_kn01_be_init();
  113. break;
  114. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  115. case MACH_DS5000_XX: /* DS5000/xx Maxine */
  116. board_be_handler = dec_kn02xa_be_handler;
  117. busirq.handler = dec_kn02xa_be_interrupt;
  118. dec_kn02xa_be_init();
  119. break;
  120. case MACH_DS5000_200: /* DS5000/200 3max */
  121. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  122. case MACH_DS5900: /* DS5900 bigmax */
  123. board_be_handler = dec_ecc_be_handler;
  124. busirq.handler = dec_ecc_be_interrupt;
  125. dec_ecc_be_init();
  126. break;
  127. }
  128. }
  129. void __init plat_mem_setup(void)
  130. {
  131. board_be_init = dec_be_init;
  132. wbflush_setup();
  133. _machine_restart = dec_machine_restart;
  134. _machine_halt = dec_machine_halt;
  135. pm_power_off = dec_machine_power_off;
  136. ioport_resource.start = ~0UL;
  137. ioport_resource.end = 0UL;
  138. }
  139. /*
  140. * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
  141. * or DS3100 (aka Pmax).
  142. */
  143. static int kn01_interrupt[DEC_NR_INTS] __initdata = {
  144. [DEC_IRQ_CASCADE] = -1,
  145. [DEC_IRQ_AB_RECV] = -1,
  146. [DEC_IRQ_AB_XMIT] = -1,
  147. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
  148. [DEC_IRQ_ASC] = -1,
  149. [DEC_IRQ_FLOPPY] = -1,
  150. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  151. [DEC_IRQ_HALT] = -1,
  152. [DEC_IRQ_ISDN] = -1,
  153. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
  154. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
  155. [DEC_IRQ_PSU] = -1,
  156. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
  157. [DEC_IRQ_SCC0] = -1,
  158. [DEC_IRQ_SCC1] = -1,
  159. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
  160. [DEC_IRQ_TC0] = -1,
  161. [DEC_IRQ_TC1] = -1,
  162. [DEC_IRQ_TC2] = -1,
  163. [DEC_IRQ_TIMER] = -1,
  164. [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
  165. [DEC_IRQ_ASC_MERR] = -1,
  166. [DEC_IRQ_ASC_ERR] = -1,
  167. [DEC_IRQ_ASC_DMA] = -1,
  168. [DEC_IRQ_FLOPPY_ERR] = -1,
  169. [DEC_IRQ_ISDN_ERR] = -1,
  170. [DEC_IRQ_ISDN_RXDMA] = -1,
  171. [DEC_IRQ_ISDN_TXDMA] = -1,
  172. [DEC_IRQ_LANCE_MERR] = -1,
  173. [DEC_IRQ_SCC0A_RXERR] = -1,
  174. [DEC_IRQ_SCC0A_RXDMA] = -1,
  175. [DEC_IRQ_SCC0A_TXERR] = -1,
  176. [DEC_IRQ_SCC0A_TXDMA] = -1,
  177. [DEC_IRQ_AB_RXERR] = -1,
  178. [DEC_IRQ_AB_RXDMA] = -1,
  179. [DEC_IRQ_AB_TXERR] = -1,
  180. [DEC_IRQ_AB_TXDMA] = -1,
  181. [DEC_IRQ_SCC1A_RXERR] = -1,
  182. [DEC_IRQ_SCC1A_RXDMA] = -1,
  183. [DEC_IRQ_SCC1A_TXERR] = -1,
  184. [DEC_IRQ_SCC1A_TXDMA] = -1,
  185. };
  186. static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
  187. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
  188. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
  189. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
  190. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
  191. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
  192. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
  193. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
  194. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
  195. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
  196. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
  197. { { .i = DEC_CPU_IRQ_ALL },
  198. { .p = cpu_all_int } },
  199. };
  200. static void __init dec_init_kn01(void)
  201. {
  202. /* IRQ routing. */
  203. memcpy(&dec_interrupt, &kn01_interrupt,
  204. sizeof(kn01_interrupt));
  205. /* CPU IRQ priorities. */
  206. memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
  207. sizeof(kn01_cpu_mask_nr_tbl));
  208. mips_cpu_irq_init();
  209. } /* dec_init_kn01 */
  210. /*
  211. * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
  212. */
  213. static int kn230_interrupt[DEC_NR_INTS] __initdata = {
  214. [DEC_IRQ_CASCADE] = -1,
  215. [DEC_IRQ_AB_RECV] = -1,
  216. [DEC_IRQ_AB_XMIT] = -1,
  217. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
  218. [DEC_IRQ_ASC] = -1,
  219. [DEC_IRQ_FLOPPY] = -1,
  220. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  221. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
  222. [DEC_IRQ_ISDN] = -1,
  223. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
  224. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
  225. [DEC_IRQ_PSU] = -1,
  226. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
  227. [DEC_IRQ_SCC0] = -1,
  228. [DEC_IRQ_SCC1] = -1,
  229. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
  230. [DEC_IRQ_TC0] = -1,
  231. [DEC_IRQ_TC1] = -1,
  232. [DEC_IRQ_TC2] = -1,
  233. [DEC_IRQ_TIMER] = -1,
  234. [DEC_IRQ_VIDEO] = -1,
  235. [DEC_IRQ_ASC_MERR] = -1,
  236. [DEC_IRQ_ASC_ERR] = -1,
  237. [DEC_IRQ_ASC_DMA] = -1,
  238. [DEC_IRQ_FLOPPY_ERR] = -1,
  239. [DEC_IRQ_ISDN_ERR] = -1,
  240. [DEC_IRQ_ISDN_RXDMA] = -1,
  241. [DEC_IRQ_ISDN_TXDMA] = -1,
  242. [DEC_IRQ_LANCE_MERR] = -1,
  243. [DEC_IRQ_SCC0A_RXERR] = -1,
  244. [DEC_IRQ_SCC0A_RXDMA] = -1,
  245. [DEC_IRQ_SCC0A_TXERR] = -1,
  246. [DEC_IRQ_SCC0A_TXDMA] = -1,
  247. [DEC_IRQ_AB_RXERR] = -1,
  248. [DEC_IRQ_AB_RXDMA] = -1,
  249. [DEC_IRQ_AB_TXERR] = -1,
  250. [DEC_IRQ_AB_TXDMA] = -1,
  251. [DEC_IRQ_SCC1A_RXERR] = -1,
  252. [DEC_IRQ_SCC1A_RXDMA] = -1,
  253. [DEC_IRQ_SCC1A_TXERR] = -1,
  254. [DEC_IRQ_SCC1A_TXDMA] = -1,
  255. };
  256. static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
  257. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
  258. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
  259. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
  260. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
  261. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
  262. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
  263. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
  264. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
  265. { { .i = DEC_CPU_IRQ_ALL },
  266. { .p = cpu_all_int } },
  267. };
  268. static void __init dec_init_kn230(void)
  269. {
  270. /* IRQ routing. */
  271. memcpy(&dec_interrupt, &kn230_interrupt,
  272. sizeof(kn230_interrupt));
  273. /* CPU IRQ priorities. */
  274. memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
  275. sizeof(kn230_cpu_mask_nr_tbl));
  276. mips_cpu_irq_init();
  277. } /* dec_init_kn230 */
  278. /*
  279. * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
  280. */
  281. static int kn02_interrupt[DEC_NR_INTS] __initdata = {
  282. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
  283. [DEC_IRQ_AB_RECV] = -1,
  284. [DEC_IRQ_AB_XMIT] = -1,
  285. [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
  286. [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
  287. [DEC_IRQ_FLOPPY] = -1,
  288. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  289. [DEC_IRQ_HALT] = -1,
  290. [DEC_IRQ_ISDN] = -1,
  291. [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
  292. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
  293. [DEC_IRQ_PSU] = -1,
  294. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
  295. [DEC_IRQ_SCC0] = -1,
  296. [DEC_IRQ_SCC1] = -1,
  297. [DEC_IRQ_SII] = -1,
  298. [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
  299. [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
  300. [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
  301. [DEC_IRQ_TIMER] = -1,
  302. [DEC_IRQ_VIDEO] = -1,
  303. [DEC_IRQ_ASC_MERR] = -1,
  304. [DEC_IRQ_ASC_ERR] = -1,
  305. [DEC_IRQ_ASC_DMA] = -1,
  306. [DEC_IRQ_FLOPPY_ERR] = -1,
  307. [DEC_IRQ_ISDN_ERR] = -1,
  308. [DEC_IRQ_ISDN_RXDMA] = -1,
  309. [DEC_IRQ_ISDN_TXDMA] = -1,
  310. [DEC_IRQ_LANCE_MERR] = -1,
  311. [DEC_IRQ_SCC0A_RXERR] = -1,
  312. [DEC_IRQ_SCC0A_RXDMA] = -1,
  313. [DEC_IRQ_SCC0A_TXERR] = -1,
  314. [DEC_IRQ_SCC0A_TXDMA] = -1,
  315. [DEC_IRQ_AB_RXERR] = -1,
  316. [DEC_IRQ_AB_RXDMA] = -1,
  317. [DEC_IRQ_AB_TXERR] = -1,
  318. [DEC_IRQ_AB_TXDMA] = -1,
  319. [DEC_IRQ_SCC1A_RXERR] = -1,
  320. [DEC_IRQ_SCC1A_RXDMA] = -1,
  321. [DEC_IRQ_SCC1A_TXERR] = -1,
  322. [DEC_IRQ_SCC1A_TXDMA] = -1,
  323. };
  324. static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
  325. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
  326. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
  327. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
  328. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
  329. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
  330. { .p = kn02_io_int } },
  331. { { .i = DEC_CPU_IRQ_ALL },
  332. { .p = cpu_all_int } },
  333. };
  334. static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
  335. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
  336. { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
  337. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
  338. { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
  339. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
  340. { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
  341. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
  342. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
  343. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
  344. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
  345. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
  346. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
  347. { { .i = KN02_IRQ_ALL },
  348. { .p = kn02_all_int } },
  349. };
  350. static void __init dec_init_kn02(void)
  351. {
  352. /* IRQ routing. */
  353. memcpy(&dec_interrupt, &kn02_interrupt,
  354. sizeof(kn02_interrupt));
  355. /* CPU IRQ priorities. */
  356. memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
  357. sizeof(kn02_cpu_mask_nr_tbl));
  358. /* KN02 CSR IRQ priorities. */
  359. memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
  360. sizeof(kn02_asic_mask_nr_tbl));
  361. mips_cpu_irq_init();
  362. init_kn02_irqs(KN02_IRQ_BASE);
  363. } /* dec_init_kn02 */
  364. /*
  365. * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
  366. * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
  367. * DS5000/150, aka 4min.
  368. */
  369. static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
  370. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
  371. [DEC_IRQ_AB_RECV] = -1,
  372. [DEC_IRQ_AB_XMIT] = -1,
  373. [DEC_IRQ_DZ11] = -1,
  374. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
  375. [DEC_IRQ_FLOPPY] = -1,
  376. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  377. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
  378. [DEC_IRQ_ISDN] = -1,
  379. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
  380. [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
  381. [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
  382. [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
  383. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
  384. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
  385. [DEC_IRQ_SII] = -1,
  386. [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
  387. [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
  388. [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
  389. [DEC_IRQ_TIMER] = -1,
  390. [DEC_IRQ_VIDEO] = -1,
  391. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  392. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  393. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  394. [DEC_IRQ_FLOPPY_ERR] = -1,
  395. [DEC_IRQ_ISDN_ERR] = -1,
  396. [DEC_IRQ_ISDN_RXDMA] = -1,
  397. [DEC_IRQ_ISDN_TXDMA] = -1,
  398. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  399. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  400. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  401. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  402. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  403. [DEC_IRQ_AB_RXERR] = -1,
  404. [DEC_IRQ_AB_RXDMA] = -1,
  405. [DEC_IRQ_AB_TXERR] = -1,
  406. [DEC_IRQ_AB_TXDMA] = -1,
  407. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  408. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  409. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  410. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  411. };
  412. static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
  413. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
  414. { .p = kn02xa_io_int } },
  415. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
  416. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
  417. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
  418. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
  419. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
  420. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
  421. { { .i = DEC_CPU_IRQ_ALL },
  422. { .p = cpu_all_int } },
  423. };
  424. static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
  425. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
  426. { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
  427. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
  428. { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
  429. { { .i = IO_IRQ_DMA },
  430. { .p = asic_dma_int } },
  431. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
  432. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
  433. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
  434. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
  435. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
  436. { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
  437. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
  438. { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
  439. { { .i = IO_IRQ_ALL },
  440. { .p = asic_all_int } },
  441. };
  442. static void __init dec_init_kn02ba(void)
  443. {
  444. /* IRQ routing. */
  445. memcpy(&dec_interrupt, &kn02ba_interrupt,
  446. sizeof(kn02ba_interrupt));
  447. /* CPU IRQ priorities. */
  448. memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
  449. sizeof(kn02ba_cpu_mask_nr_tbl));
  450. /* I/O ASIC IRQ priorities. */
  451. memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
  452. sizeof(kn02ba_asic_mask_nr_tbl));
  453. mips_cpu_irq_init();
  454. init_ioasic_irqs(IO_IRQ_BASE);
  455. } /* dec_init_kn02ba */
  456. /*
  457. * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
  458. * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
  459. * DS5000/50, aka 4MAXine.
  460. */
  461. static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
  462. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
  463. [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
  464. [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
  465. [DEC_IRQ_DZ11] = -1,
  466. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
  467. [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
  468. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  469. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
  470. [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
  471. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
  472. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
  473. [DEC_IRQ_PSU] = -1,
  474. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
  475. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
  476. [DEC_IRQ_SCC1] = -1,
  477. [DEC_IRQ_SII] = -1,
  478. [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
  479. [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
  480. [DEC_IRQ_TC2] = -1,
  481. [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
  482. [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
  483. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  484. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  485. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  486. [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
  487. [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
  488. [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
  489. [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
  490. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  491. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  492. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  493. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  494. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  495. [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
  496. [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
  497. [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
  498. [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
  499. [DEC_IRQ_SCC1A_RXERR] = -1,
  500. [DEC_IRQ_SCC1A_RXDMA] = -1,
  501. [DEC_IRQ_SCC1A_TXERR] = -1,
  502. [DEC_IRQ_SCC1A_TXDMA] = -1,
  503. };
  504. static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
  505. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
  506. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
  507. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
  508. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
  509. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
  510. { .p = kn02xa_io_int } },
  511. { { .i = DEC_CPU_IRQ_ALL },
  512. { .p = cpu_all_int } },
  513. };
  514. static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
  515. { { .i = IO_IRQ_DMA },
  516. { .p = asic_dma_int } },
  517. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
  518. { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
  519. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
  520. { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
  521. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
  522. { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
  523. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
  524. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
  525. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
  526. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
  527. { { .i = IO_IRQ_ALL },
  528. { .p = asic_all_int } },
  529. };
  530. static void __init dec_init_kn02ca(void)
  531. {
  532. /* IRQ routing. */
  533. memcpy(&dec_interrupt, &kn02ca_interrupt,
  534. sizeof(kn02ca_interrupt));
  535. /* CPU IRQ priorities. */
  536. memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
  537. sizeof(kn02ca_cpu_mask_nr_tbl));
  538. /* I/O ASIC IRQ priorities. */
  539. memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
  540. sizeof(kn02ca_asic_mask_nr_tbl));
  541. mips_cpu_irq_init();
  542. init_ioasic_irqs(IO_IRQ_BASE);
  543. } /* dec_init_kn02ca */
  544. /*
  545. * Machine-specific initialisation for KN03, aka DS5000/240,
  546. * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
  547. * DS5000/260, aka 4max+ and DS5900/260.
  548. */
  549. static int kn03_interrupt[DEC_NR_INTS] __initdata = {
  550. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
  551. [DEC_IRQ_AB_RECV] = -1,
  552. [DEC_IRQ_AB_XMIT] = -1,
  553. [DEC_IRQ_DZ11] = -1,
  554. [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
  555. [DEC_IRQ_FLOPPY] = -1,
  556. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  557. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
  558. [DEC_IRQ_ISDN] = -1,
  559. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
  560. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
  561. [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
  562. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
  563. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
  564. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
  565. [DEC_IRQ_SII] = -1,
  566. [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
  567. [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
  568. [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
  569. [DEC_IRQ_TIMER] = -1,
  570. [DEC_IRQ_VIDEO] = -1,
  571. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  572. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  573. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  574. [DEC_IRQ_FLOPPY_ERR] = -1,
  575. [DEC_IRQ_ISDN_ERR] = -1,
  576. [DEC_IRQ_ISDN_RXDMA] = -1,
  577. [DEC_IRQ_ISDN_TXDMA] = -1,
  578. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  579. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  580. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  581. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  582. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  583. [DEC_IRQ_AB_RXERR] = -1,
  584. [DEC_IRQ_AB_RXDMA] = -1,
  585. [DEC_IRQ_AB_TXERR] = -1,
  586. [DEC_IRQ_AB_TXDMA] = -1,
  587. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  588. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  589. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  590. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  591. };
  592. static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
  593. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
  594. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
  595. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
  596. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
  597. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
  598. { .p = kn03_io_int } },
  599. { { .i = DEC_CPU_IRQ_ALL },
  600. { .p = cpu_all_int } },
  601. };
  602. static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
  603. { { .i = IO_IRQ_DMA },
  604. { .p = asic_dma_int } },
  605. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
  606. { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
  607. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
  608. { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
  609. { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
  610. { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
  611. { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
  612. { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
  613. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
  614. { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
  615. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
  616. { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
  617. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
  618. { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
  619. { { .i = IO_IRQ_ALL },
  620. { .p = asic_all_int } },
  621. };
  622. static void __init dec_init_kn03(void)
  623. {
  624. /* IRQ routing. */
  625. memcpy(&dec_interrupt, &kn03_interrupt,
  626. sizeof(kn03_interrupt));
  627. /* CPU IRQ priorities. */
  628. memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
  629. sizeof(kn03_cpu_mask_nr_tbl));
  630. /* I/O ASIC IRQ priorities. */
  631. memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
  632. sizeof(kn03_asic_mask_nr_tbl));
  633. mips_cpu_irq_init();
  634. init_ioasic_irqs(IO_IRQ_BASE);
  635. } /* dec_init_kn03 */
  636. void __init arch_init_irq(void)
  637. {
  638. switch (mips_machtype) {
  639. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  640. dec_init_kn01();
  641. break;
  642. case MACH_DS5100: /* DS5100 MIPSmate */
  643. dec_init_kn230();
  644. break;
  645. case MACH_DS5000_200: /* DS5000/200 3max */
  646. dec_init_kn02();
  647. break;
  648. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  649. dec_init_kn02ba();
  650. break;
  651. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  652. case MACH_DS5900: /* DS5900 bigmax */
  653. dec_init_kn03();
  654. break;
  655. case MACH_DS5000_XX: /* Personal DS5000/xx */
  656. dec_init_kn02ca();
  657. break;
  658. case MACH_DS5800: /* DS5800 Isis */
  659. panic("Don't know how to set this up!");
  660. break;
  661. case MACH_DS5400: /* DS5400 MIPSfair */
  662. panic("Don't know how to set this up!");
  663. break;
  664. case MACH_DS5500: /* DS5500 MIPSfair-2 */
  665. panic("Don't know how to set this up!");
  666. break;
  667. }
  668. /* Free the FPU interrupt if the exception is present. */
  669. if (!cpu_has_nofpuex) {
  670. cpu_fpu_mask = 0;
  671. dec_interrupt[DEC_IRQ_FPU] = -1;
  672. }
  673. /* Register board interrupts: FPU and cascade. */
  674. if (dec_interrupt[DEC_IRQ_FPU] >= 0)
  675. setup_irq(dec_interrupt[DEC_IRQ_FPU], &fpuirq);
  676. if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
  677. setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
  678. /* Register the bus error interrupt. */
  679. if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
  680. setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
  681. /* Register the HALT interrupt. */
  682. if (dec_interrupt[DEC_IRQ_HALT] >= 0)
  683. setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
  684. }
  685. asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
  686. {
  687. do_IRQ(irq);
  688. return 0;
  689. }