pcm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /* sound/soc/samsung/pcm.c
  2. *
  3. * ALSA SoC Audio Layer - S3C PCM-Controller driver
  4. *
  5. * Copyright (c) 2009 Samsung Electronics Co. Ltd
  6. * Author: Jaswinder Singh <jassi.brar@samsung.com>
  7. * based upon I2S drivers by Ben Dooks.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <sound/soc.h>
  16. #include <sound/pcm_params.h>
  17. #include <plat/audio.h>
  18. #include <plat/dma.h>
  19. #include "dma.h"
  20. #include "pcm.h"
  21. /*Register Offsets */
  22. #define S3C_PCM_CTL 0x00
  23. #define S3C_PCM_CLKCTL 0x04
  24. #define S3C_PCM_TXFIFO 0x08
  25. #define S3C_PCM_RXFIFO 0x0C
  26. #define S3C_PCM_IRQCTL 0x10
  27. #define S3C_PCM_IRQSTAT 0x14
  28. #define S3C_PCM_FIFOSTAT 0x18
  29. #define S3C_PCM_CLRINT 0x20
  30. /* PCM_CTL Bit-Fields */
  31. #define S3C_PCM_CTL_TXDIPSTICK_MASK 0x3f
  32. #define S3C_PCM_CTL_TXDIPSTICK_SHIFT 13
  33. #define S3C_PCM_CTL_RXDIPSTICK_MASK 0x3f
  34. #define S3C_PCM_CTL_RXDIPSTICK_SHIFT 7
  35. #define S3C_PCM_CTL_TXDMA_EN (0x1 << 6)
  36. #define S3C_PCM_CTL_RXDMA_EN (0x1 << 5)
  37. #define S3C_PCM_CTL_TXMSB_AFTER_FSYNC (0x1 << 4)
  38. #define S3C_PCM_CTL_RXMSB_AFTER_FSYNC (0x1 << 3)
  39. #define S3C_PCM_CTL_TXFIFO_EN (0x1 << 2)
  40. #define S3C_PCM_CTL_RXFIFO_EN (0x1 << 1)
  41. #define S3C_PCM_CTL_ENABLE (0x1 << 0)
  42. /* PCM_CLKCTL Bit-Fields */
  43. #define S3C_PCM_CLKCTL_SERCLK_EN (0x1 << 19)
  44. #define S3C_PCM_CLKCTL_SERCLKSEL_PCLK (0x1 << 18)
  45. #define S3C_PCM_CLKCTL_SCLKDIV_MASK 0x1ff
  46. #define S3C_PCM_CLKCTL_SYNCDIV_MASK 0x1ff
  47. #define S3C_PCM_CLKCTL_SCLKDIV_SHIFT 9
  48. #define S3C_PCM_CLKCTL_SYNCDIV_SHIFT 0
  49. /* PCM_TXFIFO Bit-Fields */
  50. #define S3C_PCM_TXFIFO_DVALID (0x1 << 16)
  51. #define S3C_PCM_TXFIFO_DATA_MSK (0xffff << 0)
  52. /* PCM_RXFIFO Bit-Fields */
  53. #define S3C_PCM_RXFIFO_DVALID (0x1 << 16)
  54. #define S3C_PCM_RXFIFO_DATA_MSK (0xffff << 0)
  55. /* PCM_IRQCTL Bit-Fields */
  56. #define S3C_PCM_IRQCTL_IRQEN (0x1 << 14)
  57. #define S3C_PCM_IRQCTL_WRDEN (0x1 << 12)
  58. #define S3C_PCM_IRQCTL_TXEMPTYEN (0x1 << 11)
  59. #define S3C_PCM_IRQCTL_TXALMSTEMPTYEN (0x1 << 10)
  60. #define S3C_PCM_IRQCTL_TXFULLEN (0x1 << 9)
  61. #define S3C_PCM_IRQCTL_TXALMSTFULLEN (0x1 << 8)
  62. #define S3C_PCM_IRQCTL_TXSTARVEN (0x1 << 7)
  63. #define S3C_PCM_IRQCTL_TXERROVRFLEN (0x1 << 6)
  64. #define S3C_PCM_IRQCTL_RXEMPTEN (0x1 << 5)
  65. #define S3C_PCM_IRQCTL_RXALMSTEMPTEN (0x1 << 4)
  66. #define S3C_PCM_IRQCTL_RXFULLEN (0x1 << 3)
  67. #define S3C_PCM_IRQCTL_RXALMSTFULLEN (0x1 << 2)
  68. #define S3C_PCM_IRQCTL_RXSTARVEN (0x1 << 1)
  69. #define S3C_PCM_IRQCTL_RXERROVRFLEN (0x1 << 0)
  70. /* PCM_IRQSTAT Bit-Fields */
  71. #define S3C_PCM_IRQSTAT_IRQPND (0x1 << 13)
  72. #define S3C_PCM_IRQSTAT_WRD_XFER (0x1 << 12)
  73. #define S3C_PCM_IRQSTAT_TXEMPTY (0x1 << 11)
  74. #define S3C_PCM_IRQSTAT_TXALMSTEMPTY (0x1 << 10)
  75. #define S3C_PCM_IRQSTAT_TXFULL (0x1 << 9)
  76. #define S3C_PCM_IRQSTAT_TXALMSTFULL (0x1 << 8)
  77. #define S3C_PCM_IRQSTAT_TXSTARV (0x1 << 7)
  78. #define S3C_PCM_IRQSTAT_TXERROVRFL (0x1 << 6)
  79. #define S3C_PCM_IRQSTAT_RXEMPT (0x1 << 5)
  80. #define S3C_PCM_IRQSTAT_RXALMSTEMPT (0x1 << 4)
  81. #define S3C_PCM_IRQSTAT_RXFULL (0x1 << 3)
  82. #define S3C_PCM_IRQSTAT_RXALMSTFULL (0x1 << 2)
  83. #define S3C_PCM_IRQSTAT_RXSTARV (0x1 << 1)
  84. #define S3C_PCM_IRQSTAT_RXERROVRFL (0x1 << 0)
  85. /* PCM_FIFOSTAT Bit-Fields */
  86. #define S3C_PCM_FIFOSTAT_TXCNT_MSK (0x3f << 14)
  87. #define S3C_PCM_FIFOSTAT_TXFIFOEMPTY (0x1 << 13)
  88. #define S3C_PCM_FIFOSTAT_TXFIFOALMSTEMPTY (0x1 << 12)
  89. #define S3C_PCM_FIFOSTAT_TXFIFOFULL (0x1 << 11)
  90. #define S3C_PCM_FIFOSTAT_TXFIFOALMSTFULL (0x1 << 10)
  91. #define S3C_PCM_FIFOSTAT_RXCNT_MSK (0x3f << 4)
  92. #define S3C_PCM_FIFOSTAT_RXFIFOEMPTY (0x1 << 3)
  93. #define S3C_PCM_FIFOSTAT_RXFIFOALMSTEMPTY (0x1 << 2)
  94. #define S3C_PCM_FIFOSTAT_RXFIFOFULL (0x1 << 1)
  95. #define S3C_PCM_FIFOSTAT_RXFIFOALMSTFULL (0x1 << 0)
  96. /**
  97. * struct s3c_pcm_info - S3C PCM Controller information
  98. * @dev: The parent device passed to use from the probe.
  99. * @regs: The pointer to the device register block.
  100. * @dma_playback: DMA information for playback channel.
  101. * @dma_capture: DMA information for capture channel.
  102. */
  103. struct s3c_pcm_info {
  104. spinlock_t lock;
  105. struct device *dev;
  106. void __iomem *regs;
  107. unsigned int sclk_per_fs;
  108. /* Whether to keep PCMSCLK enabled even when idle(no active xfer) */
  109. unsigned int idleclk;
  110. struct clk *pclk;
  111. struct clk *cclk;
  112. struct s3c_dma_params *dma_playback;
  113. struct s3c_dma_params *dma_capture;
  114. };
  115. static struct s3c2410_dma_client s3c_pcm_dma_client_out = {
  116. .name = "PCM Stereo out"
  117. };
  118. static struct s3c2410_dma_client s3c_pcm_dma_client_in = {
  119. .name = "PCM Stereo in"
  120. };
  121. static struct s3c_dma_params s3c_pcm_stereo_out[] = {
  122. [0] = {
  123. .client = &s3c_pcm_dma_client_out,
  124. .dma_size = 4,
  125. },
  126. [1] = {
  127. .client = &s3c_pcm_dma_client_out,
  128. .dma_size = 4,
  129. },
  130. };
  131. static struct s3c_dma_params s3c_pcm_stereo_in[] = {
  132. [0] = {
  133. .client = &s3c_pcm_dma_client_in,
  134. .dma_size = 4,
  135. },
  136. [1] = {
  137. .client = &s3c_pcm_dma_client_in,
  138. .dma_size = 4,
  139. },
  140. };
  141. static struct s3c_pcm_info s3c_pcm[2];
  142. static void s3c_pcm_snd_txctrl(struct s3c_pcm_info *pcm, int on)
  143. {
  144. void __iomem *regs = pcm->regs;
  145. u32 ctl, clkctl;
  146. clkctl = readl(regs + S3C_PCM_CLKCTL);
  147. ctl = readl(regs + S3C_PCM_CTL);
  148. ctl &= ~(S3C_PCM_CTL_TXDIPSTICK_MASK
  149. << S3C_PCM_CTL_TXDIPSTICK_SHIFT);
  150. if (on) {
  151. ctl |= S3C_PCM_CTL_TXDMA_EN;
  152. ctl |= S3C_PCM_CTL_TXFIFO_EN;
  153. ctl |= S3C_PCM_CTL_ENABLE;
  154. ctl |= (0x4<<S3C_PCM_CTL_TXDIPSTICK_SHIFT);
  155. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  156. } else {
  157. ctl &= ~S3C_PCM_CTL_TXDMA_EN;
  158. ctl &= ~S3C_PCM_CTL_TXFIFO_EN;
  159. if (!(ctl & S3C_PCM_CTL_RXFIFO_EN)) {
  160. ctl &= ~S3C_PCM_CTL_ENABLE;
  161. if (!pcm->idleclk)
  162. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  163. }
  164. }
  165. writel(clkctl, regs + S3C_PCM_CLKCTL);
  166. writel(ctl, regs + S3C_PCM_CTL);
  167. }
  168. static void s3c_pcm_snd_rxctrl(struct s3c_pcm_info *pcm, int on)
  169. {
  170. void __iomem *regs = pcm->regs;
  171. u32 ctl, clkctl;
  172. ctl = readl(regs + S3C_PCM_CTL);
  173. clkctl = readl(regs + S3C_PCM_CLKCTL);
  174. ctl &= ~(S3C_PCM_CTL_RXDIPSTICK_MASK
  175. << S3C_PCM_CTL_RXDIPSTICK_SHIFT);
  176. if (on) {
  177. ctl |= S3C_PCM_CTL_RXDMA_EN;
  178. ctl |= S3C_PCM_CTL_RXFIFO_EN;
  179. ctl |= S3C_PCM_CTL_ENABLE;
  180. ctl |= (0x20<<S3C_PCM_CTL_RXDIPSTICK_SHIFT);
  181. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  182. } else {
  183. ctl &= ~S3C_PCM_CTL_RXDMA_EN;
  184. ctl &= ~S3C_PCM_CTL_RXFIFO_EN;
  185. if (!(ctl & S3C_PCM_CTL_TXFIFO_EN)) {
  186. ctl &= ~S3C_PCM_CTL_ENABLE;
  187. if (!pcm->idleclk)
  188. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  189. }
  190. }
  191. writel(clkctl, regs + S3C_PCM_CLKCTL);
  192. writel(ctl, regs + S3C_PCM_CTL);
  193. }
  194. static int s3c_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  195. struct snd_soc_dai *dai)
  196. {
  197. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  198. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  199. unsigned long flags;
  200. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  201. switch (cmd) {
  202. case SNDRV_PCM_TRIGGER_START:
  203. case SNDRV_PCM_TRIGGER_RESUME:
  204. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  205. spin_lock_irqsave(&pcm->lock, flags);
  206. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  207. s3c_pcm_snd_rxctrl(pcm, 1);
  208. else
  209. s3c_pcm_snd_txctrl(pcm, 1);
  210. spin_unlock_irqrestore(&pcm->lock, flags);
  211. break;
  212. case SNDRV_PCM_TRIGGER_STOP:
  213. case SNDRV_PCM_TRIGGER_SUSPEND:
  214. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  215. spin_lock_irqsave(&pcm->lock, flags);
  216. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  217. s3c_pcm_snd_rxctrl(pcm, 0);
  218. else
  219. s3c_pcm_snd_txctrl(pcm, 0);
  220. spin_unlock_irqrestore(&pcm->lock, flags);
  221. break;
  222. default:
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. static int s3c_pcm_hw_params(struct snd_pcm_substream *substream,
  228. struct snd_pcm_hw_params *params,
  229. struct snd_soc_dai *socdai)
  230. {
  231. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  232. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  233. struct s3c_dma_params *dma_data;
  234. void __iomem *regs = pcm->regs;
  235. struct clk *clk;
  236. int sclk_div, sync_div;
  237. unsigned long flags;
  238. u32 clkctl;
  239. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  240. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  241. dma_data = pcm->dma_playback;
  242. else
  243. dma_data = pcm->dma_capture;
  244. snd_soc_dai_set_dma_data(rtd->cpu_dai, substream, dma_data);
  245. /* Strictly check for sample size */
  246. switch (params_format(params)) {
  247. case SNDRV_PCM_FORMAT_S16_LE:
  248. break;
  249. default:
  250. return -EINVAL;
  251. }
  252. spin_lock_irqsave(&pcm->lock, flags);
  253. /* Get hold of the PCMSOURCE_CLK */
  254. clkctl = readl(regs + S3C_PCM_CLKCTL);
  255. if (clkctl & S3C_PCM_CLKCTL_SERCLKSEL_PCLK)
  256. clk = pcm->pclk;
  257. else
  258. clk = pcm->cclk;
  259. /* Set the SCLK divider */
  260. sclk_div = clk_get_rate(clk) / pcm->sclk_per_fs /
  261. params_rate(params) / 2 - 1;
  262. clkctl &= ~(S3C_PCM_CLKCTL_SCLKDIV_MASK
  263. << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
  264. clkctl |= ((sclk_div & S3C_PCM_CLKCTL_SCLKDIV_MASK)
  265. << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
  266. /* Set the SYNC divider */
  267. sync_div = pcm->sclk_per_fs - 1;
  268. clkctl &= ~(S3C_PCM_CLKCTL_SYNCDIV_MASK
  269. << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
  270. clkctl |= ((sync_div & S3C_PCM_CLKCTL_SYNCDIV_MASK)
  271. << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
  272. writel(clkctl, regs + S3C_PCM_CLKCTL);
  273. spin_unlock_irqrestore(&pcm->lock, flags);
  274. dev_dbg(pcm->dev, "PCMSOURCE_CLK-%lu SCLK=%ufs SCLK_DIV=%d SYNC_DIV=%d\n",
  275. clk_get_rate(clk), pcm->sclk_per_fs,
  276. sclk_div, sync_div);
  277. return 0;
  278. }
  279. static int s3c_pcm_set_fmt(struct snd_soc_dai *cpu_dai,
  280. unsigned int fmt)
  281. {
  282. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  283. void __iomem *regs = pcm->regs;
  284. unsigned long flags;
  285. int ret = 0;
  286. u32 ctl;
  287. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  288. spin_lock_irqsave(&pcm->lock, flags);
  289. ctl = readl(regs + S3C_PCM_CTL);
  290. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  291. case SND_SOC_DAIFMT_IB_NF:
  292. /* Nothing to do, IB_NF by default */
  293. break;
  294. default:
  295. dev_err(pcm->dev, "Unsupported clock inversion!\n");
  296. ret = -EINVAL;
  297. goto exit;
  298. }
  299. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  300. case SND_SOC_DAIFMT_CBS_CFS:
  301. /* Nothing to do, Master by default */
  302. break;
  303. default:
  304. dev_err(pcm->dev, "Unsupported master/slave format!\n");
  305. ret = -EINVAL;
  306. goto exit;
  307. }
  308. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  309. case SND_SOC_DAIFMT_CONT:
  310. pcm->idleclk = 1;
  311. break;
  312. case SND_SOC_DAIFMT_GATED:
  313. pcm->idleclk = 0;
  314. break;
  315. default:
  316. dev_err(pcm->dev, "Invalid Clock gating request!\n");
  317. ret = -EINVAL;
  318. goto exit;
  319. }
  320. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  321. case SND_SOC_DAIFMT_DSP_A:
  322. ctl |= S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
  323. ctl |= S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
  324. break;
  325. case SND_SOC_DAIFMT_DSP_B:
  326. ctl &= ~S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
  327. ctl &= ~S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
  328. break;
  329. default:
  330. dev_err(pcm->dev, "Unsupported data format!\n");
  331. ret = -EINVAL;
  332. goto exit;
  333. }
  334. writel(ctl, regs + S3C_PCM_CTL);
  335. exit:
  336. spin_unlock_irqrestore(&pcm->lock, flags);
  337. return ret;
  338. }
  339. static int s3c_pcm_set_clkdiv(struct snd_soc_dai *cpu_dai,
  340. int div_id, int div)
  341. {
  342. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  343. switch (div_id) {
  344. case S3C_PCM_SCLK_PER_FS:
  345. pcm->sclk_per_fs = div;
  346. break;
  347. default:
  348. return -EINVAL;
  349. }
  350. return 0;
  351. }
  352. static int s3c_pcm_set_sysclk(struct snd_soc_dai *cpu_dai,
  353. int clk_id, unsigned int freq, int dir)
  354. {
  355. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  356. void __iomem *regs = pcm->regs;
  357. u32 clkctl = readl(regs + S3C_PCM_CLKCTL);
  358. switch (clk_id) {
  359. case S3C_PCM_CLKSRC_PCLK:
  360. clkctl |= S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
  361. break;
  362. case S3C_PCM_CLKSRC_MUX:
  363. clkctl &= ~S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
  364. if (clk_get_rate(pcm->cclk) != freq)
  365. clk_set_rate(pcm->cclk, freq);
  366. break;
  367. default:
  368. return -EINVAL;
  369. }
  370. writel(clkctl, regs + S3C_PCM_CLKCTL);
  371. return 0;
  372. }
  373. static struct snd_soc_dai_ops s3c_pcm_dai_ops = {
  374. .set_sysclk = s3c_pcm_set_sysclk,
  375. .set_clkdiv = s3c_pcm_set_clkdiv,
  376. .trigger = s3c_pcm_trigger,
  377. .hw_params = s3c_pcm_hw_params,
  378. .set_fmt = s3c_pcm_set_fmt,
  379. };
  380. #define S3C_PCM_RATES SNDRV_PCM_RATE_8000_96000
  381. #define S3C_PCM_DAI_DECLARE \
  382. .symmetric_rates = 1, \
  383. .ops = &s3c_pcm_dai_ops, \
  384. .playback = { \
  385. .channels_min = 2, \
  386. .channels_max = 2, \
  387. .rates = S3C_PCM_RATES, \
  388. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  389. }, \
  390. .capture = { \
  391. .channels_min = 2, \
  392. .channels_max = 2, \
  393. .rates = S3C_PCM_RATES, \
  394. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  395. }
  396. struct snd_soc_dai_driver s3c_pcm_dai[] = {
  397. [0] = {
  398. .name = "samsung-pcm.0",
  399. S3C_PCM_DAI_DECLARE,
  400. },
  401. [1] = {
  402. .name = "samsung-pcm.1",
  403. S3C_PCM_DAI_DECLARE,
  404. },
  405. };
  406. EXPORT_SYMBOL_GPL(s3c_pcm_dai);
  407. static __devinit int s3c_pcm_dev_probe(struct platform_device *pdev)
  408. {
  409. struct s3c_pcm_info *pcm;
  410. struct resource *mem_res, *dmatx_res, *dmarx_res;
  411. struct s3c_audio_pdata *pcm_pdata;
  412. int ret;
  413. /* Check for valid device index */
  414. if ((pdev->id < 0) || pdev->id >= ARRAY_SIZE(s3c_pcm)) {
  415. dev_err(&pdev->dev, "id %d out of range\n", pdev->id);
  416. return -EINVAL;
  417. }
  418. pcm_pdata = pdev->dev.platform_data;
  419. /* Check for availability of necessary resource */
  420. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  421. if (!dmatx_res) {
  422. dev_err(&pdev->dev, "Unable to get PCM-TX dma resource\n");
  423. return -ENXIO;
  424. }
  425. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  426. if (!dmarx_res) {
  427. dev_err(&pdev->dev, "Unable to get PCM-RX dma resource\n");
  428. return -ENXIO;
  429. }
  430. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  431. if (!mem_res) {
  432. dev_err(&pdev->dev, "Unable to get register resource\n");
  433. return -ENXIO;
  434. }
  435. if (pcm_pdata && pcm_pdata->cfg_gpio && pcm_pdata->cfg_gpio(pdev)) {
  436. dev_err(&pdev->dev, "Unable to configure gpio\n");
  437. return -EINVAL;
  438. }
  439. pcm = &s3c_pcm[pdev->id];
  440. pcm->dev = &pdev->dev;
  441. spin_lock_init(&pcm->lock);
  442. /* Default is 128fs */
  443. pcm->sclk_per_fs = 128;
  444. pcm->cclk = clk_get(&pdev->dev, "audio-bus");
  445. if (IS_ERR(pcm->cclk)) {
  446. dev_err(&pdev->dev, "failed to get audio-bus\n");
  447. ret = PTR_ERR(pcm->cclk);
  448. goto err1;
  449. }
  450. clk_enable(pcm->cclk);
  451. /* record our pcm structure for later use in the callbacks */
  452. dev_set_drvdata(&pdev->dev, pcm);
  453. if (!request_mem_region(mem_res->start,
  454. resource_size(mem_res), "samsung-pcm")) {
  455. dev_err(&pdev->dev, "Unable to request register region\n");
  456. ret = -EBUSY;
  457. goto err2;
  458. }
  459. pcm->regs = ioremap(mem_res->start, 0x100);
  460. if (pcm->regs == NULL) {
  461. dev_err(&pdev->dev, "cannot ioremap registers\n");
  462. ret = -ENXIO;
  463. goto err3;
  464. }
  465. pcm->pclk = clk_get(&pdev->dev, "pcm");
  466. if (IS_ERR(pcm->pclk)) {
  467. dev_err(&pdev->dev, "failed to get pcm_clock\n");
  468. ret = -ENOENT;
  469. goto err4;
  470. }
  471. clk_enable(pcm->pclk);
  472. ret = snd_soc_register_dai(&pdev->dev, &s3c_pcm_dai[pdev->id]);
  473. if (ret != 0) {
  474. dev_err(&pdev->dev, "failed to get pcm_clock\n");
  475. goto err5;
  476. }
  477. s3c_pcm_stereo_in[pdev->id].dma_addr = mem_res->start
  478. + S3C_PCM_RXFIFO;
  479. s3c_pcm_stereo_out[pdev->id].dma_addr = mem_res->start
  480. + S3C_PCM_TXFIFO;
  481. s3c_pcm_stereo_in[pdev->id].channel = dmarx_res->start;
  482. s3c_pcm_stereo_out[pdev->id].channel = dmatx_res->start;
  483. pcm->dma_capture = &s3c_pcm_stereo_in[pdev->id];
  484. pcm->dma_playback = &s3c_pcm_stereo_out[pdev->id];
  485. return 0;
  486. err5:
  487. clk_disable(pcm->pclk);
  488. clk_put(pcm->pclk);
  489. err4:
  490. iounmap(pcm->regs);
  491. err3:
  492. release_mem_region(mem_res->start, resource_size(mem_res));
  493. err2:
  494. clk_disable(pcm->cclk);
  495. clk_put(pcm->cclk);
  496. err1:
  497. return ret;
  498. }
  499. static __devexit int s3c_pcm_dev_remove(struct platform_device *pdev)
  500. {
  501. struct s3c_pcm_info *pcm = &s3c_pcm[pdev->id];
  502. struct resource *mem_res;
  503. snd_soc_unregister_dai(&pdev->dev);
  504. iounmap(pcm->regs);
  505. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  506. release_mem_region(mem_res->start, resource_size(mem_res));
  507. clk_disable(pcm->cclk);
  508. clk_disable(pcm->pclk);
  509. clk_put(pcm->pclk);
  510. clk_put(pcm->cclk);
  511. return 0;
  512. }
  513. static struct platform_driver s3c_pcm_driver = {
  514. .probe = s3c_pcm_dev_probe,
  515. .remove = s3c_pcm_dev_remove,
  516. .driver = {
  517. .name = "samsung-pcm",
  518. .owner = THIS_MODULE,
  519. },
  520. };
  521. static int __init s3c_pcm_init(void)
  522. {
  523. return platform_driver_register(&s3c_pcm_driver);
  524. }
  525. module_init(s3c_pcm_init);
  526. static void __exit s3c_pcm_exit(void)
  527. {
  528. platform_driver_unregister(&s3c_pcm_driver);
  529. }
  530. module_exit(s3c_pcm_exit);
  531. /* Module information */
  532. MODULE_AUTHOR("Jaswinder Singh, <jassi.brar@samsung.com>");
  533. MODULE_DESCRIPTION("S3C PCM Controller Driver");
  534. MODULE_LICENSE("GPL");
  535. MODULE_ALIAS("platform:samsung-pcm");