iTCO_wdt.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * intel TCO Watchdog Driver
  3. *
  4. * (c) Copyright 2006-2010 Wim Van Sebroeck <wim@iguana.be>.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * Neither Wim Van Sebroeck nor Iguana vzw. admit liability nor
  12. * provide warranty for any of this software. This material is
  13. * provided "AS-IS" and at no charge.
  14. *
  15. * The TCO watchdog is implemented in the following I/O controller hubs:
  16. * (See the intel documentation on http://developer.intel.com.)
  17. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  18. * document number 290687-002, 298242-027: 82801BA (ICH2)
  19. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  20. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  21. * document number 290744-001, 290745-025: 82801DB (ICH4)
  22. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  23. * document number 273599-001, 273645-002: 82801E (C-ICH)
  24. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  25. * document number 300641-004, 300884-013: 6300ESB
  26. * document number 301473-002, 301474-026: 82801F (ICH6)
  27. * document number 313082-001, 313075-006: 631xESB, 632xESB
  28. * document number 307013-003, 307014-024: 82801G (ICH7)
  29. * document number 322896-001, 322897-001: NM10
  30. * document number 313056-003, 313057-017: 82801H (ICH8)
  31. * document number 316972-004, 316973-012: 82801I (ICH9)
  32. * document number 319973-002, 319974-002: 82801J (ICH10)
  33. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  34. * document number 320066-003, 320257-008: EP80597 (IICH)
  35. * document number 324645-001, 324646-001: Cougar Point (CPT)
  36. * document number TBD : Patsburg (PBG)
  37. * document number TBD : DH89xxCC
  38. * document number TBD : Panther Point
  39. */
  40. /*
  41. * Includes, defines, variables, module parameters, ...
  42. */
  43. /* Module and version information */
  44. #define DRV_NAME "iTCO_wdt"
  45. #define DRV_VERSION "1.06"
  46. #define PFX DRV_NAME ": "
  47. /* Includes */
  48. #include <linux/module.h> /* For module specific items */
  49. #include <linux/moduleparam.h> /* For new moduleparam's */
  50. #include <linux/types.h> /* For standard types (like size_t) */
  51. #include <linux/errno.h> /* For the -ENODEV/... values */
  52. #include <linux/kernel.h> /* For printk/panic/... */
  53. #include <linux/miscdevice.h> /* For MODULE_ALIAS_MISCDEV
  54. (WATCHDOG_MINOR) */
  55. #include <linux/watchdog.h> /* For the watchdog specific items */
  56. #include <linux/init.h> /* For __init/__exit/... */
  57. #include <linux/fs.h> /* For file operations */
  58. #include <linux/platform_device.h> /* For platform_driver framework */
  59. #include <linux/pci.h> /* For pci functions */
  60. #include <linux/ioport.h> /* For io-port access */
  61. #include <linux/spinlock.h> /* For spin_lock/spin_unlock/... */
  62. #include <linux/uaccess.h> /* For copy_to_user/put_user/... */
  63. #include <linux/io.h> /* For inb/outb/... */
  64. #include "iTCO_vendor.h"
  65. /* TCO related info */
  66. enum iTCO_chipsets {
  67. TCO_ICH = 0, /* ICH */
  68. TCO_ICH0, /* ICH0 */
  69. TCO_ICH2, /* ICH2 */
  70. TCO_ICH2M, /* ICH2-M */
  71. TCO_ICH3, /* ICH3-S */
  72. TCO_ICH3M, /* ICH3-M */
  73. TCO_ICH4, /* ICH4 */
  74. TCO_ICH4M, /* ICH4-M */
  75. TCO_CICH, /* C-ICH */
  76. TCO_ICH5, /* ICH5 & ICH5R */
  77. TCO_6300ESB, /* 6300ESB */
  78. TCO_ICH6, /* ICH6 & ICH6R */
  79. TCO_ICH6M, /* ICH6-M */
  80. TCO_ICH6W, /* ICH6W & ICH6RW */
  81. TCO_631XESB, /* 631xESB/632xESB */
  82. TCO_ICH7, /* ICH7 & ICH7R */
  83. TCO_ICH7DH, /* ICH7DH */
  84. TCO_ICH7M, /* ICH7-M & ICH7-U */
  85. TCO_ICH7MDH, /* ICH7-M DH */
  86. TCO_NM10, /* NM10 */
  87. TCO_ICH8, /* ICH8 & ICH8R */
  88. TCO_ICH8DH, /* ICH8DH */
  89. TCO_ICH8DO, /* ICH8DO */
  90. TCO_ICH8M, /* ICH8M */
  91. TCO_ICH8ME, /* ICH8M-E */
  92. TCO_ICH9, /* ICH9 */
  93. TCO_ICH9R, /* ICH9R */
  94. TCO_ICH9DH, /* ICH9DH */
  95. TCO_ICH9DO, /* ICH9DO */
  96. TCO_ICH9M, /* ICH9M */
  97. TCO_ICH9ME, /* ICH9M-E */
  98. TCO_ICH10, /* ICH10 */
  99. TCO_ICH10R, /* ICH10R */
  100. TCO_ICH10D, /* ICH10D */
  101. TCO_ICH10DO, /* ICH10DO */
  102. TCO_PCH, /* PCH Desktop Full Featured */
  103. TCO_PCHM, /* PCH Mobile Full Featured */
  104. TCO_P55, /* P55 */
  105. TCO_PM55, /* PM55 */
  106. TCO_H55, /* H55 */
  107. TCO_QM57, /* QM57 */
  108. TCO_H57, /* H57 */
  109. TCO_HM55, /* HM55 */
  110. TCO_Q57, /* Q57 */
  111. TCO_HM57, /* HM57 */
  112. TCO_PCHMSFF, /* PCH Mobile SFF Full Featured */
  113. TCO_QS57, /* QS57 */
  114. TCO_3400, /* 3400 */
  115. TCO_3420, /* 3420 */
  116. TCO_3450, /* 3450 */
  117. TCO_EP80579, /* EP80579 */
  118. TCO_CPT1, /* Cougar Point */
  119. TCO_CPT2, /* Cougar Point Desktop */
  120. TCO_CPT3, /* Cougar Point Mobile */
  121. TCO_CPT4, /* Cougar Point */
  122. TCO_CPT5, /* Cougar Point */
  123. TCO_CPT6, /* Cougar Point */
  124. TCO_CPT7, /* Cougar Point */
  125. TCO_CPT8, /* Cougar Point */
  126. TCO_CPT9, /* Cougar Point */
  127. TCO_CPT10, /* Cougar Point */
  128. TCO_CPT11, /* Cougar Point */
  129. TCO_CPT12, /* Cougar Point */
  130. TCO_CPT13, /* Cougar Point */
  131. TCO_CPT14, /* Cougar Point */
  132. TCO_CPT15, /* Cougar Point */
  133. TCO_CPT16, /* Cougar Point */
  134. TCO_CPT17, /* Cougar Point */
  135. TCO_CPT18, /* Cougar Point */
  136. TCO_CPT19, /* Cougar Point */
  137. TCO_CPT20, /* Cougar Point */
  138. TCO_CPT21, /* Cougar Point */
  139. TCO_CPT22, /* Cougar Point */
  140. TCO_CPT23, /* Cougar Point */
  141. TCO_CPT24, /* Cougar Point */
  142. TCO_CPT25, /* Cougar Point */
  143. TCO_CPT26, /* Cougar Point */
  144. TCO_CPT27, /* Cougar Point */
  145. TCO_CPT28, /* Cougar Point */
  146. TCO_CPT29, /* Cougar Point */
  147. TCO_CPT30, /* Cougar Point */
  148. TCO_CPT31, /* Cougar Point */
  149. TCO_PBG1, /* Patsburg */
  150. TCO_PBG2, /* Patsburg */
  151. TCO_DH89XXCC, /* DH89xxCC */
  152. TCO_PPT0, /* Panther Point */
  153. TCO_PPT1, /* Panther Point */
  154. TCO_PPT2, /* Panther Point */
  155. TCO_PPT3, /* Panther Point */
  156. TCO_PPT4, /* Panther Point */
  157. TCO_PPT5, /* Panther Point */
  158. TCO_PPT6, /* Panther Point */
  159. TCO_PPT7, /* Panther Point */
  160. TCO_PPT8, /* Panther Point */
  161. TCO_PPT9, /* Panther Point */
  162. TCO_PPT10, /* Panther Point */
  163. TCO_PPT11, /* Panther Point */
  164. TCO_PPT12, /* Panther Point */
  165. TCO_PPT13, /* Panther Point */
  166. TCO_PPT14, /* Panther Point */
  167. TCO_PPT15, /* Panther Point */
  168. TCO_PPT16, /* Panther Point */
  169. TCO_PPT17, /* Panther Point */
  170. TCO_PPT18, /* Panther Point */
  171. TCO_PPT19, /* Panther Point */
  172. TCO_PPT20, /* Panther Point */
  173. TCO_PPT21, /* Panther Point */
  174. TCO_PPT22, /* Panther Point */
  175. TCO_PPT23, /* Panther Point */
  176. TCO_PPT24, /* Panther Point */
  177. TCO_PPT25, /* Panther Point */
  178. TCO_PPT26, /* Panther Point */
  179. TCO_PPT27, /* Panther Point */
  180. TCO_PPT28, /* Panther Point */
  181. TCO_PPT29, /* Panther Point */
  182. TCO_PPT30, /* Panther Point */
  183. TCO_PPT31, /* Panther Point */
  184. };
  185. static struct {
  186. char *name;
  187. unsigned int iTCO_version;
  188. } iTCO_chipset_info[] __devinitdata = {
  189. {"ICH", 1},
  190. {"ICH0", 1},
  191. {"ICH2", 1},
  192. {"ICH2-M", 1},
  193. {"ICH3-S", 1},
  194. {"ICH3-M", 1},
  195. {"ICH4", 1},
  196. {"ICH4-M", 1},
  197. {"C-ICH", 1},
  198. {"ICH5 or ICH5R", 1},
  199. {"6300ESB", 1},
  200. {"ICH6 or ICH6R", 2},
  201. {"ICH6-M", 2},
  202. {"ICH6W or ICH6RW", 2},
  203. {"631xESB/632xESB", 2},
  204. {"ICH7 or ICH7R", 2},
  205. {"ICH7DH", 2},
  206. {"ICH7-M or ICH7-U", 2},
  207. {"ICH7-M DH", 2},
  208. {"NM10", 2},
  209. {"ICH8 or ICH8R", 2},
  210. {"ICH8DH", 2},
  211. {"ICH8DO", 2},
  212. {"ICH8M", 2},
  213. {"ICH8M-E", 2},
  214. {"ICH9", 2},
  215. {"ICH9R", 2},
  216. {"ICH9DH", 2},
  217. {"ICH9DO", 2},
  218. {"ICH9M", 2},
  219. {"ICH9M-E", 2},
  220. {"ICH10", 2},
  221. {"ICH10R", 2},
  222. {"ICH10D", 2},
  223. {"ICH10DO", 2},
  224. {"PCH Desktop Full Featured", 2},
  225. {"PCH Mobile Full Featured", 2},
  226. {"P55", 2},
  227. {"PM55", 2},
  228. {"H55", 2},
  229. {"QM57", 2},
  230. {"H57", 2},
  231. {"HM55", 2},
  232. {"Q57", 2},
  233. {"HM57", 2},
  234. {"PCH Mobile SFF Full Featured", 2},
  235. {"QS57", 2},
  236. {"3400", 2},
  237. {"3420", 2},
  238. {"3450", 2},
  239. {"EP80579", 2},
  240. {"Cougar Point", 2},
  241. {"Cougar Point", 2},
  242. {"Cougar Point", 2},
  243. {"Cougar Point", 2},
  244. {"Cougar Point", 2},
  245. {"Cougar Point", 2},
  246. {"Cougar Point", 2},
  247. {"Cougar Point", 2},
  248. {"Cougar Point", 2},
  249. {"Cougar Point", 2},
  250. {"Cougar Point", 2},
  251. {"Cougar Point", 2},
  252. {"Cougar Point", 2},
  253. {"Cougar Point", 2},
  254. {"Cougar Point", 2},
  255. {"Cougar Point", 2},
  256. {"Cougar Point", 2},
  257. {"Cougar Point", 2},
  258. {"Cougar Point", 2},
  259. {"Cougar Point", 2},
  260. {"Cougar Point", 2},
  261. {"Cougar Point", 2},
  262. {"Cougar Point", 2},
  263. {"Cougar Point", 2},
  264. {"Cougar Point", 2},
  265. {"Cougar Point", 2},
  266. {"Cougar Point", 2},
  267. {"Cougar Point", 2},
  268. {"Cougar Point", 2},
  269. {"Cougar Point", 2},
  270. {"Cougar Point", 2},
  271. {"Patsburg", 2},
  272. {"Patsburg", 2},
  273. {"DH89xxCC", 2},
  274. {"Panther Point", 2},
  275. {"Panther Point", 2},
  276. {"Panther Point", 2},
  277. {"Panther Point", 2},
  278. {"Panther Point", 2},
  279. {"Panther Point", 2},
  280. {"Panther Point", 2},
  281. {"Panther Point", 2},
  282. {"Panther Point", 2},
  283. {"Panther Point", 2},
  284. {"Panther Point", 2},
  285. {"Panther Point", 2},
  286. {"Panther Point", 2},
  287. {"Panther Point", 2},
  288. {"Panther Point", 2},
  289. {"Panther Point", 2},
  290. {"Panther Point", 2},
  291. {"Panther Point", 2},
  292. {"Panther Point", 2},
  293. {"Panther Point", 2},
  294. {"Panther Point", 2},
  295. {"Panther Point", 2},
  296. {"Panther Point", 2},
  297. {"Panther Point", 2},
  298. {"Panther Point", 2},
  299. {"Panther Point", 2},
  300. {"Panther Point", 2},
  301. {"Panther Point", 2},
  302. {"Panther Point", 2},
  303. {"Panther Point", 2},
  304. {"Panther Point", 2},
  305. {"Panther Point", 2},
  306. {NULL, 0}
  307. };
  308. #define ITCO_PCI_DEVICE(dev, data) \
  309. .vendor = PCI_VENDOR_ID_INTEL, \
  310. .device = dev, \
  311. .subvendor = PCI_ANY_ID, \
  312. .subdevice = PCI_ANY_ID, \
  313. .class = 0, \
  314. .class_mask = 0, \
  315. .driver_data = data
  316. /*
  317. * This data only exists for exporting the supported PCI ids
  318. * via MODULE_DEVICE_TABLE. We do not actually register a
  319. * pci_driver, because the I/O Controller Hub has also other
  320. * functions that probably will be registered by other drivers.
  321. */
  322. static DEFINE_PCI_DEVICE_TABLE(iTCO_wdt_pci_tbl) = {
  323. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801AA_0, TCO_ICH)},
  324. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801AB_0, TCO_ICH0)},
  325. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801BA_0, TCO_ICH2)},
  326. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801BA_10, TCO_ICH2M)},
  327. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801CA_0, TCO_ICH3)},
  328. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801CA_12, TCO_ICH3M)},
  329. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801DB_0, TCO_ICH4)},
  330. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801DB_12, TCO_ICH4M)},
  331. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801E_0, TCO_CICH)},
  332. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_82801EB_0, TCO_ICH5)},
  333. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ESB_1, TCO_6300ESB)},
  334. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_0, TCO_ICH6)},
  335. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_1, TCO_ICH6M)},
  336. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH6_2, TCO_ICH6W)},
  337. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ESB2_0, TCO_631XESB)},
  338. { ITCO_PCI_DEVICE(0x2671, TCO_631XESB)},
  339. { ITCO_PCI_DEVICE(0x2672, TCO_631XESB)},
  340. { ITCO_PCI_DEVICE(0x2673, TCO_631XESB)},
  341. { ITCO_PCI_DEVICE(0x2674, TCO_631XESB)},
  342. { ITCO_PCI_DEVICE(0x2675, TCO_631XESB)},
  343. { ITCO_PCI_DEVICE(0x2676, TCO_631XESB)},
  344. { ITCO_PCI_DEVICE(0x2677, TCO_631XESB)},
  345. { ITCO_PCI_DEVICE(0x2678, TCO_631XESB)},
  346. { ITCO_PCI_DEVICE(0x2679, TCO_631XESB)},
  347. { ITCO_PCI_DEVICE(0x267a, TCO_631XESB)},
  348. { ITCO_PCI_DEVICE(0x267b, TCO_631XESB)},
  349. { ITCO_PCI_DEVICE(0x267c, TCO_631XESB)},
  350. { ITCO_PCI_DEVICE(0x267d, TCO_631XESB)},
  351. { ITCO_PCI_DEVICE(0x267e, TCO_631XESB)},
  352. { ITCO_PCI_DEVICE(0x267f, TCO_631XESB)},
  353. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_0, TCO_ICH7)},
  354. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_30, TCO_ICH7DH)},
  355. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_1, TCO_ICH7M)},
  356. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH7_31, TCO_ICH7MDH)},
  357. { ITCO_PCI_DEVICE(0x27bc, TCO_NM10)},
  358. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_0, TCO_ICH8)},
  359. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_2, TCO_ICH8DH)},
  360. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_3, TCO_ICH8DO)},
  361. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_4, TCO_ICH8M)},
  362. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH8_1, TCO_ICH8ME)},
  363. { ITCO_PCI_DEVICE(0x2918, TCO_ICH9)},
  364. { ITCO_PCI_DEVICE(0x2916, TCO_ICH9R)},
  365. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH9_2, TCO_ICH9DH)},
  366. { ITCO_PCI_DEVICE(PCI_DEVICE_ID_INTEL_ICH9_4, TCO_ICH9DO)},
  367. { ITCO_PCI_DEVICE(0x2919, TCO_ICH9M)},
  368. { ITCO_PCI_DEVICE(0x2917, TCO_ICH9ME)},
  369. { ITCO_PCI_DEVICE(0x3a18, TCO_ICH10)},
  370. { ITCO_PCI_DEVICE(0x3a16, TCO_ICH10R)},
  371. { ITCO_PCI_DEVICE(0x3a1a, TCO_ICH10D)},
  372. { ITCO_PCI_DEVICE(0x3a14, TCO_ICH10DO)},
  373. { ITCO_PCI_DEVICE(0x3b00, TCO_PCH)},
  374. { ITCO_PCI_DEVICE(0x3b01, TCO_PCHM)},
  375. { ITCO_PCI_DEVICE(0x3b02, TCO_P55)},
  376. { ITCO_PCI_DEVICE(0x3b03, TCO_PM55)},
  377. { ITCO_PCI_DEVICE(0x3b06, TCO_H55)},
  378. { ITCO_PCI_DEVICE(0x3b07, TCO_QM57)},
  379. { ITCO_PCI_DEVICE(0x3b08, TCO_H57)},
  380. { ITCO_PCI_DEVICE(0x3b09, TCO_HM55)},
  381. { ITCO_PCI_DEVICE(0x3b0a, TCO_Q57)},
  382. { ITCO_PCI_DEVICE(0x3b0b, TCO_HM57)},
  383. { ITCO_PCI_DEVICE(0x3b0d, TCO_PCHMSFF)},
  384. { ITCO_PCI_DEVICE(0x3b0f, TCO_QS57)},
  385. { ITCO_PCI_DEVICE(0x3b12, TCO_3400)},
  386. { ITCO_PCI_DEVICE(0x3b14, TCO_3420)},
  387. { ITCO_PCI_DEVICE(0x3b16, TCO_3450)},
  388. { ITCO_PCI_DEVICE(0x5031, TCO_EP80579)},
  389. { ITCO_PCI_DEVICE(0x1c41, TCO_CPT1)},
  390. { ITCO_PCI_DEVICE(0x1c42, TCO_CPT2)},
  391. { ITCO_PCI_DEVICE(0x1c43, TCO_CPT3)},
  392. { ITCO_PCI_DEVICE(0x1c44, TCO_CPT4)},
  393. { ITCO_PCI_DEVICE(0x1c45, TCO_CPT5)},
  394. { ITCO_PCI_DEVICE(0x1c46, TCO_CPT6)},
  395. { ITCO_PCI_DEVICE(0x1c47, TCO_CPT7)},
  396. { ITCO_PCI_DEVICE(0x1c48, TCO_CPT8)},
  397. { ITCO_PCI_DEVICE(0x1c49, TCO_CPT9)},
  398. { ITCO_PCI_DEVICE(0x1c4a, TCO_CPT10)},
  399. { ITCO_PCI_DEVICE(0x1c4b, TCO_CPT11)},
  400. { ITCO_PCI_DEVICE(0x1c4c, TCO_CPT12)},
  401. { ITCO_PCI_DEVICE(0x1c4d, TCO_CPT13)},
  402. { ITCO_PCI_DEVICE(0x1c4e, TCO_CPT14)},
  403. { ITCO_PCI_DEVICE(0x1c4f, TCO_CPT15)},
  404. { ITCO_PCI_DEVICE(0x1c50, TCO_CPT16)},
  405. { ITCO_PCI_DEVICE(0x1c51, TCO_CPT17)},
  406. { ITCO_PCI_DEVICE(0x1c52, TCO_CPT18)},
  407. { ITCO_PCI_DEVICE(0x1c53, TCO_CPT19)},
  408. { ITCO_PCI_DEVICE(0x1c54, TCO_CPT20)},
  409. { ITCO_PCI_DEVICE(0x1c55, TCO_CPT21)},
  410. { ITCO_PCI_DEVICE(0x1c56, TCO_CPT22)},
  411. { ITCO_PCI_DEVICE(0x1c57, TCO_CPT23)},
  412. { ITCO_PCI_DEVICE(0x1c58, TCO_CPT24)},
  413. { ITCO_PCI_DEVICE(0x1c59, TCO_CPT25)},
  414. { ITCO_PCI_DEVICE(0x1c5a, TCO_CPT26)},
  415. { ITCO_PCI_DEVICE(0x1c5b, TCO_CPT27)},
  416. { ITCO_PCI_DEVICE(0x1c5c, TCO_CPT28)},
  417. { ITCO_PCI_DEVICE(0x1c5d, TCO_CPT29)},
  418. { ITCO_PCI_DEVICE(0x1c5e, TCO_CPT30)},
  419. { ITCO_PCI_DEVICE(0x1c5f, TCO_CPT31)},
  420. { ITCO_PCI_DEVICE(0x1d40, TCO_PBG1)},
  421. { ITCO_PCI_DEVICE(0x1d41, TCO_PBG2)},
  422. { ITCO_PCI_DEVICE(0x2310, TCO_DH89XXCC)},
  423. { ITCO_PCI_DEVICE(0x1e40, TCO_PPT0)},
  424. { ITCO_PCI_DEVICE(0x1e41, TCO_PPT1)},
  425. { ITCO_PCI_DEVICE(0x1e42, TCO_PPT2)},
  426. { ITCO_PCI_DEVICE(0x1e43, TCO_PPT3)},
  427. { ITCO_PCI_DEVICE(0x1e44, TCO_PPT4)},
  428. { ITCO_PCI_DEVICE(0x1e45, TCO_PPT5)},
  429. { ITCO_PCI_DEVICE(0x1e46, TCO_PPT6)},
  430. { ITCO_PCI_DEVICE(0x1e47, TCO_PPT7)},
  431. { ITCO_PCI_DEVICE(0x1e48, TCO_PPT8)},
  432. { ITCO_PCI_DEVICE(0x1e49, TCO_PPT9)},
  433. { ITCO_PCI_DEVICE(0x1e4a, TCO_PPT10)},
  434. { ITCO_PCI_DEVICE(0x1e4b, TCO_PPT11)},
  435. { ITCO_PCI_DEVICE(0x1e4c, TCO_PPT12)},
  436. { ITCO_PCI_DEVICE(0x1e4d, TCO_PPT13)},
  437. { ITCO_PCI_DEVICE(0x1e4e, TCO_PPT14)},
  438. { ITCO_PCI_DEVICE(0x1e4f, TCO_PPT15)},
  439. { ITCO_PCI_DEVICE(0x1e50, TCO_PPT16)},
  440. { ITCO_PCI_DEVICE(0x1e51, TCO_PPT17)},
  441. { ITCO_PCI_DEVICE(0x1e52, TCO_PPT18)},
  442. { ITCO_PCI_DEVICE(0x1e53, TCO_PPT19)},
  443. { ITCO_PCI_DEVICE(0x1e54, TCO_PPT20)},
  444. { ITCO_PCI_DEVICE(0x1e55, TCO_PPT21)},
  445. { ITCO_PCI_DEVICE(0x1e56, TCO_PPT22)},
  446. { ITCO_PCI_DEVICE(0x1e57, TCO_PPT23)},
  447. { ITCO_PCI_DEVICE(0x1e58, TCO_PPT24)},
  448. { ITCO_PCI_DEVICE(0x1e59, TCO_PPT25)},
  449. { ITCO_PCI_DEVICE(0x1e5a, TCO_PPT26)},
  450. { ITCO_PCI_DEVICE(0x1e5b, TCO_PPT27)},
  451. { ITCO_PCI_DEVICE(0x1e5c, TCO_PPT28)},
  452. { ITCO_PCI_DEVICE(0x1e5d, TCO_PPT29)},
  453. { ITCO_PCI_DEVICE(0x1e5e, TCO_PPT30)},
  454. { ITCO_PCI_DEVICE(0x1e5f, TCO_PPT31)},
  455. { 0, }, /* End of list */
  456. };
  457. MODULE_DEVICE_TABLE(pci, iTCO_wdt_pci_tbl);
  458. /* Address definitions for the TCO */
  459. /* TCO base address */
  460. #define TCOBASE (iTCO_wdt_private.ACPIBASE + 0x60)
  461. /* SMI Control and Enable Register */
  462. #define SMI_EN (iTCO_wdt_private.ACPIBASE + 0x30)
  463. #define TCO_RLD (TCOBASE + 0x00) /* TCO Timer Reload and Curr. Value */
  464. #define TCOv1_TMR (TCOBASE + 0x01) /* TCOv1 Timer Initial Value */
  465. #define TCO_DAT_IN (TCOBASE + 0x02) /* TCO Data In Register */
  466. #define TCO_DAT_OUT (TCOBASE + 0x03) /* TCO Data Out Register */
  467. #define TCO1_STS (TCOBASE + 0x04) /* TCO1 Status Register */
  468. #define TCO2_STS (TCOBASE + 0x06) /* TCO2 Status Register */
  469. #define TCO1_CNT (TCOBASE + 0x08) /* TCO1 Control Register */
  470. #define TCO2_CNT (TCOBASE + 0x0a) /* TCO2 Control Register */
  471. #define TCOv2_TMR (TCOBASE + 0x12) /* TCOv2 Timer Initial Value */
  472. /* internal variables */
  473. static unsigned long is_active;
  474. static char expect_release;
  475. static struct { /* this is private data for the iTCO_wdt device */
  476. /* TCO version/generation */
  477. unsigned int iTCO_version;
  478. /* The device's ACPIBASE address (TCOBASE = ACPIBASE+0x60) */
  479. unsigned long ACPIBASE;
  480. /* NO_REBOOT flag is Memory-Mapped GCS register bit 5 (TCO version 2)*/
  481. unsigned long __iomem *gcs;
  482. /* the lock for io operations */
  483. spinlock_t io_lock;
  484. /* the PCI-device */
  485. struct pci_dev *pdev;
  486. } iTCO_wdt_private;
  487. /* the watchdog platform device */
  488. static struct platform_device *iTCO_wdt_platform_device;
  489. /* module parameters */
  490. #define WATCHDOG_HEARTBEAT 30 /* 30 sec default heartbeat */
  491. static int heartbeat = WATCHDOG_HEARTBEAT; /* in seconds */
  492. module_param(heartbeat, int, 0);
  493. MODULE_PARM_DESC(heartbeat, "Watchdog timeout in seconds. "
  494. "5..76 (TCO v1) or 3..614 (TCO v2), default="
  495. __MODULE_STRING(WATCHDOG_HEARTBEAT) ")");
  496. static int nowayout = WATCHDOG_NOWAYOUT;
  497. module_param(nowayout, int, 0);
  498. MODULE_PARM_DESC(nowayout,
  499. "Watchdog cannot be stopped once started (default="
  500. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  501. /*
  502. * Some TCO specific functions
  503. */
  504. static inline unsigned int seconds_to_ticks(int seconds)
  505. {
  506. /* the internal timer is stored as ticks which decrement
  507. * every 0.6 seconds */
  508. return (seconds * 10) / 6;
  509. }
  510. static void iTCO_wdt_set_NO_REBOOT_bit(void)
  511. {
  512. u32 val32;
  513. /* Set the NO_REBOOT bit: this disables reboots */
  514. if (iTCO_wdt_private.iTCO_version == 2) {
  515. val32 = readl(iTCO_wdt_private.gcs);
  516. val32 |= 0x00000020;
  517. writel(val32, iTCO_wdt_private.gcs);
  518. } else if (iTCO_wdt_private.iTCO_version == 1) {
  519. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  520. val32 |= 0x00000002;
  521. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  522. }
  523. }
  524. static int iTCO_wdt_unset_NO_REBOOT_bit(void)
  525. {
  526. int ret = 0;
  527. u32 val32;
  528. /* Unset the NO_REBOOT bit: this enables reboots */
  529. if (iTCO_wdt_private.iTCO_version == 2) {
  530. val32 = readl(iTCO_wdt_private.gcs);
  531. val32 &= 0xffffffdf;
  532. writel(val32, iTCO_wdt_private.gcs);
  533. val32 = readl(iTCO_wdt_private.gcs);
  534. if (val32 & 0x00000020)
  535. ret = -EIO;
  536. } else if (iTCO_wdt_private.iTCO_version == 1) {
  537. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  538. val32 &= 0xfffffffd;
  539. pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
  540. pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
  541. if (val32 & 0x00000002)
  542. ret = -EIO;
  543. }
  544. return ret; /* returns: 0 = OK, -EIO = Error */
  545. }
  546. static int iTCO_wdt_start(void)
  547. {
  548. unsigned int val;
  549. spin_lock(&iTCO_wdt_private.io_lock);
  550. iTCO_vendor_pre_start(iTCO_wdt_private.ACPIBASE, heartbeat);
  551. /* disable chipset's NO_REBOOT bit */
  552. if (iTCO_wdt_unset_NO_REBOOT_bit()) {
  553. spin_unlock(&iTCO_wdt_private.io_lock);
  554. printk(KERN_ERR PFX "failed to reset NO_REBOOT flag, "
  555. "reboot disabled by hardware/BIOS\n");
  556. return -EIO;
  557. }
  558. /* Force the timer to its reload value by writing to the TCO_RLD
  559. register */
  560. if (iTCO_wdt_private.iTCO_version == 2)
  561. outw(0x01, TCO_RLD);
  562. else if (iTCO_wdt_private.iTCO_version == 1)
  563. outb(0x01, TCO_RLD);
  564. /* Bit 11: TCO Timer Halt -> 0 = The TCO timer is enabled to count */
  565. val = inw(TCO1_CNT);
  566. val &= 0xf7ff;
  567. outw(val, TCO1_CNT);
  568. val = inw(TCO1_CNT);
  569. spin_unlock(&iTCO_wdt_private.io_lock);
  570. if (val & 0x0800)
  571. return -1;
  572. return 0;
  573. }
  574. static int iTCO_wdt_stop(void)
  575. {
  576. unsigned int val;
  577. spin_lock(&iTCO_wdt_private.io_lock);
  578. iTCO_vendor_pre_stop(iTCO_wdt_private.ACPIBASE);
  579. /* Bit 11: TCO Timer Halt -> 1 = The TCO timer is disabled */
  580. val = inw(TCO1_CNT);
  581. val |= 0x0800;
  582. outw(val, TCO1_CNT);
  583. val = inw(TCO1_CNT);
  584. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  585. iTCO_wdt_set_NO_REBOOT_bit();
  586. spin_unlock(&iTCO_wdt_private.io_lock);
  587. if ((val & 0x0800) == 0)
  588. return -1;
  589. return 0;
  590. }
  591. static int iTCO_wdt_keepalive(void)
  592. {
  593. spin_lock(&iTCO_wdt_private.io_lock);
  594. iTCO_vendor_pre_keepalive(iTCO_wdt_private.ACPIBASE, heartbeat);
  595. /* Reload the timer by writing to the TCO Timer Counter register */
  596. if (iTCO_wdt_private.iTCO_version == 2)
  597. outw(0x01, TCO_RLD);
  598. else if (iTCO_wdt_private.iTCO_version == 1) {
  599. /* Reset the timeout status bit so that the timer
  600. * needs to count down twice again before rebooting */
  601. outw(0x0008, TCO1_STS); /* write 1 to clear bit */
  602. outb(0x01, TCO_RLD);
  603. }
  604. spin_unlock(&iTCO_wdt_private.io_lock);
  605. return 0;
  606. }
  607. static int iTCO_wdt_set_heartbeat(int t)
  608. {
  609. unsigned int val16;
  610. unsigned char val8;
  611. unsigned int tmrval;
  612. tmrval = seconds_to_ticks(t);
  613. /* For TCO v1 the timer counts down twice before rebooting */
  614. if (iTCO_wdt_private.iTCO_version == 1)
  615. tmrval /= 2;
  616. /* from the specs: */
  617. /* "Values of 0h-3h are ignored and should not be attempted" */
  618. if (tmrval < 0x04)
  619. return -EINVAL;
  620. if (((iTCO_wdt_private.iTCO_version == 2) && (tmrval > 0x3ff)) ||
  621. ((iTCO_wdt_private.iTCO_version == 1) && (tmrval > 0x03f)))
  622. return -EINVAL;
  623. iTCO_vendor_pre_set_heartbeat(tmrval);
  624. /* Write new heartbeat to watchdog */
  625. if (iTCO_wdt_private.iTCO_version == 2) {
  626. spin_lock(&iTCO_wdt_private.io_lock);
  627. val16 = inw(TCOv2_TMR);
  628. val16 &= 0xfc00;
  629. val16 |= tmrval;
  630. outw(val16, TCOv2_TMR);
  631. val16 = inw(TCOv2_TMR);
  632. spin_unlock(&iTCO_wdt_private.io_lock);
  633. if ((val16 & 0x3ff) != tmrval)
  634. return -EINVAL;
  635. } else if (iTCO_wdt_private.iTCO_version == 1) {
  636. spin_lock(&iTCO_wdt_private.io_lock);
  637. val8 = inb(TCOv1_TMR);
  638. val8 &= 0xc0;
  639. val8 |= (tmrval & 0xff);
  640. outb(val8, TCOv1_TMR);
  641. val8 = inb(TCOv1_TMR);
  642. spin_unlock(&iTCO_wdt_private.io_lock);
  643. if ((val8 & 0x3f) != tmrval)
  644. return -EINVAL;
  645. }
  646. heartbeat = t;
  647. return 0;
  648. }
  649. static int iTCO_wdt_get_timeleft(int *time_left)
  650. {
  651. unsigned int val16;
  652. unsigned char val8;
  653. /* read the TCO Timer */
  654. if (iTCO_wdt_private.iTCO_version == 2) {
  655. spin_lock(&iTCO_wdt_private.io_lock);
  656. val16 = inw(TCO_RLD);
  657. val16 &= 0x3ff;
  658. spin_unlock(&iTCO_wdt_private.io_lock);
  659. *time_left = (val16 * 6) / 10;
  660. } else if (iTCO_wdt_private.iTCO_version == 1) {
  661. spin_lock(&iTCO_wdt_private.io_lock);
  662. val8 = inb(TCO_RLD);
  663. val8 &= 0x3f;
  664. if (!(inw(TCO1_STS) & 0x0008))
  665. val8 += (inb(TCOv1_TMR) & 0x3f);
  666. spin_unlock(&iTCO_wdt_private.io_lock);
  667. *time_left = (val8 * 6) / 10;
  668. } else
  669. return -EINVAL;
  670. return 0;
  671. }
  672. /*
  673. * /dev/watchdog handling
  674. */
  675. static int iTCO_wdt_open(struct inode *inode, struct file *file)
  676. {
  677. /* /dev/watchdog can only be opened once */
  678. if (test_and_set_bit(0, &is_active))
  679. return -EBUSY;
  680. /*
  681. * Reload and activate timer
  682. */
  683. iTCO_wdt_start();
  684. return nonseekable_open(inode, file);
  685. }
  686. static int iTCO_wdt_release(struct inode *inode, struct file *file)
  687. {
  688. /*
  689. * Shut off the timer.
  690. */
  691. if (expect_release == 42) {
  692. iTCO_wdt_stop();
  693. } else {
  694. printk(KERN_CRIT PFX
  695. "Unexpected close, not stopping watchdog!\n");
  696. iTCO_wdt_keepalive();
  697. }
  698. clear_bit(0, &is_active);
  699. expect_release = 0;
  700. return 0;
  701. }
  702. static ssize_t iTCO_wdt_write(struct file *file, const char __user *data,
  703. size_t len, loff_t *ppos)
  704. {
  705. /* See if we got the magic character 'V' and reload the timer */
  706. if (len) {
  707. if (!nowayout) {
  708. size_t i;
  709. /* note: just in case someone wrote the magic
  710. character five months ago... */
  711. expect_release = 0;
  712. /* scan to see whether or not we got the
  713. magic character */
  714. for (i = 0; i != len; i++) {
  715. char c;
  716. if (get_user(c, data + i))
  717. return -EFAULT;
  718. if (c == 'V')
  719. expect_release = 42;
  720. }
  721. }
  722. /* someone wrote to us, we should reload the timer */
  723. iTCO_wdt_keepalive();
  724. }
  725. return len;
  726. }
  727. static long iTCO_wdt_ioctl(struct file *file, unsigned int cmd,
  728. unsigned long arg)
  729. {
  730. int new_options, retval = -EINVAL;
  731. int new_heartbeat;
  732. void __user *argp = (void __user *)arg;
  733. int __user *p = argp;
  734. static const struct watchdog_info ident = {
  735. .options = WDIOF_SETTIMEOUT |
  736. WDIOF_KEEPALIVEPING |
  737. WDIOF_MAGICCLOSE,
  738. .firmware_version = 0,
  739. .identity = DRV_NAME,
  740. };
  741. switch (cmd) {
  742. case WDIOC_GETSUPPORT:
  743. return copy_to_user(argp, &ident, sizeof(ident)) ? -EFAULT : 0;
  744. case WDIOC_GETSTATUS:
  745. case WDIOC_GETBOOTSTATUS:
  746. return put_user(0, p);
  747. case WDIOC_SETOPTIONS:
  748. {
  749. if (get_user(new_options, p))
  750. return -EFAULT;
  751. if (new_options & WDIOS_DISABLECARD) {
  752. iTCO_wdt_stop();
  753. retval = 0;
  754. }
  755. if (new_options & WDIOS_ENABLECARD) {
  756. iTCO_wdt_keepalive();
  757. iTCO_wdt_start();
  758. retval = 0;
  759. }
  760. return retval;
  761. }
  762. case WDIOC_KEEPALIVE:
  763. iTCO_wdt_keepalive();
  764. return 0;
  765. case WDIOC_SETTIMEOUT:
  766. {
  767. if (get_user(new_heartbeat, p))
  768. return -EFAULT;
  769. if (iTCO_wdt_set_heartbeat(new_heartbeat))
  770. return -EINVAL;
  771. iTCO_wdt_keepalive();
  772. /* Fall */
  773. }
  774. case WDIOC_GETTIMEOUT:
  775. return put_user(heartbeat, p);
  776. case WDIOC_GETTIMELEFT:
  777. {
  778. int time_left;
  779. if (iTCO_wdt_get_timeleft(&time_left))
  780. return -EINVAL;
  781. return put_user(time_left, p);
  782. }
  783. default:
  784. return -ENOTTY;
  785. }
  786. }
  787. /*
  788. * Kernel Interfaces
  789. */
  790. static const struct file_operations iTCO_wdt_fops = {
  791. .owner = THIS_MODULE,
  792. .llseek = no_llseek,
  793. .write = iTCO_wdt_write,
  794. .unlocked_ioctl = iTCO_wdt_ioctl,
  795. .open = iTCO_wdt_open,
  796. .release = iTCO_wdt_release,
  797. };
  798. static struct miscdevice iTCO_wdt_miscdev = {
  799. .minor = WATCHDOG_MINOR,
  800. .name = "watchdog",
  801. .fops = &iTCO_wdt_fops,
  802. };
  803. /*
  804. * Init & exit routines
  805. */
  806. static int __devinit iTCO_wdt_init(struct pci_dev *pdev,
  807. const struct pci_device_id *ent, struct platform_device *dev)
  808. {
  809. int ret;
  810. u32 base_address;
  811. unsigned long RCBA;
  812. unsigned long val32;
  813. /*
  814. * Find the ACPI/PM base I/O address which is the base
  815. * for the TCO registers (TCOBASE=ACPIBASE + 0x60)
  816. * ACPIBASE is bits [15:7] from 0x40-0x43
  817. */
  818. pci_read_config_dword(pdev, 0x40, &base_address);
  819. base_address &= 0x0000ff80;
  820. if (base_address == 0x00000000) {
  821. /* Something's wrong here, ACPIBASE has to be set */
  822. printk(KERN_ERR PFX "failed to get TCOBASE address, "
  823. "device disabled by hardware/BIOS\n");
  824. return -ENODEV;
  825. }
  826. iTCO_wdt_private.iTCO_version =
  827. iTCO_chipset_info[ent->driver_data].iTCO_version;
  828. iTCO_wdt_private.ACPIBASE = base_address;
  829. iTCO_wdt_private.pdev = pdev;
  830. /* Get the Memory-Mapped GCS register, we need it for the
  831. NO_REBOOT flag (TCO v2). To get access to it you have to
  832. read RCBA from PCI Config space 0xf0 and use it as base.
  833. GCS = RCBA + ICH6_GCS(0x3410). */
  834. if (iTCO_wdt_private.iTCO_version == 2) {
  835. pci_read_config_dword(pdev, 0xf0, &base_address);
  836. if ((base_address & 1) == 0) {
  837. printk(KERN_ERR PFX "RCBA is disabled by hardware"
  838. "/BIOS, device disabled\n");
  839. ret = -ENODEV;
  840. goto out;
  841. }
  842. RCBA = base_address & 0xffffc000;
  843. iTCO_wdt_private.gcs = ioremap((RCBA + 0x3410), 4);
  844. }
  845. /* Check chipset's NO_REBOOT bit */
  846. if (iTCO_wdt_unset_NO_REBOOT_bit() && iTCO_vendor_check_noreboot_on()) {
  847. printk(KERN_INFO PFX "unable to reset NO_REBOOT flag, "
  848. "device disabled by hardware/BIOS\n");
  849. ret = -ENODEV; /* Cannot reset NO_REBOOT bit */
  850. goto out_unmap;
  851. }
  852. /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
  853. iTCO_wdt_set_NO_REBOOT_bit();
  854. /* The TCO logic uses the TCO_EN bit in the SMI_EN register */
  855. if (!request_region(SMI_EN, 4, "iTCO_wdt")) {
  856. printk(KERN_ERR PFX
  857. "I/O address 0x%04lx already in use, "
  858. "device disabled\n", SMI_EN);
  859. ret = -EIO;
  860. goto out_unmap;
  861. }
  862. /* Bit 13: TCO_EN -> 0 = Disables TCO logic generating an SMI# */
  863. val32 = inl(SMI_EN);
  864. val32 &= 0xffffdfff; /* Turn off SMI clearing watchdog */
  865. outl(val32, SMI_EN);
  866. /* The TCO I/O registers reside in a 32-byte range pointed to
  867. by the TCOBASE value */
  868. if (!request_region(TCOBASE, 0x20, "iTCO_wdt")) {
  869. printk(KERN_ERR PFX "I/O address 0x%04lx already in use "
  870. "device disabled\n", TCOBASE);
  871. ret = -EIO;
  872. goto unreg_smi_en;
  873. }
  874. printk(KERN_INFO PFX
  875. "Found a %s TCO device (Version=%d, TCOBASE=0x%04lx)\n",
  876. iTCO_chipset_info[ent->driver_data].name,
  877. iTCO_chipset_info[ent->driver_data].iTCO_version,
  878. TCOBASE);
  879. /* Clear out the (probably old) status */
  880. outw(0x0008, TCO1_STS); /* Clear the Time Out Status bit */
  881. outw(0x0002, TCO2_STS); /* Clear SECOND_TO_STS bit */
  882. outw(0x0004, TCO2_STS); /* Clear BOOT_STS bit */
  883. /* Make sure the watchdog is not running */
  884. iTCO_wdt_stop();
  885. /* Check that the heartbeat value is within it's range;
  886. if not reset to the default */
  887. if (iTCO_wdt_set_heartbeat(heartbeat)) {
  888. iTCO_wdt_set_heartbeat(WATCHDOG_HEARTBEAT);
  889. printk(KERN_INFO PFX
  890. "timeout value out of range, using %d\n", heartbeat);
  891. }
  892. ret = misc_register(&iTCO_wdt_miscdev);
  893. if (ret != 0) {
  894. printk(KERN_ERR PFX
  895. "cannot register miscdev on minor=%d (err=%d)\n",
  896. WATCHDOG_MINOR, ret);
  897. goto unreg_region;
  898. }
  899. printk(KERN_INFO PFX "initialized. heartbeat=%d sec (nowayout=%d)\n",
  900. heartbeat, nowayout);
  901. return 0;
  902. unreg_region:
  903. release_region(TCOBASE, 0x20);
  904. unreg_smi_en:
  905. release_region(SMI_EN, 4);
  906. out_unmap:
  907. if (iTCO_wdt_private.iTCO_version == 2)
  908. iounmap(iTCO_wdt_private.gcs);
  909. out:
  910. iTCO_wdt_private.ACPIBASE = 0;
  911. return ret;
  912. }
  913. static void __devexit iTCO_wdt_cleanup(void)
  914. {
  915. /* Stop the timer before we leave */
  916. if (!nowayout)
  917. iTCO_wdt_stop();
  918. /* Deregister */
  919. misc_deregister(&iTCO_wdt_miscdev);
  920. release_region(TCOBASE, 0x20);
  921. release_region(SMI_EN, 4);
  922. if (iTCO_wdt_private.iTCO_version == 2)
  923. iounmap(iTCO_wdt_private.gcs);
  924. pci_dev_put(iTCO_wdt_private.pdev);
  925. iTCO_wdt_private.ACPIBASE = 0;
  926. }
  927. static int __devinit iTCO_wdt_probe(struct platform_device *dev)
  928. {
  929. int ret = -ENODEV;
  930. int found = 0;
  931. struct pci_dev *pdev = NULL;
  932. const struct pci_device_id *ent;
  933. spin_lock_init(&iTCO_wdt_private.io_lock);
  934. for_each_pci_dev(pdev) {
  935. ent = pci_match_id(iTCO_wdt_pci_tbl, pdev);
  936. if (ent) {
  937. found++;
  938. ret = iTCO_wdt_init(pdev, ent, dev);
  939. if (!ret)
  940. break;
  941. }
  942. }
  943. if (!found)
  944. printk(KERN_INFO PFX "No device detected.\n");
  945. return ret;
  946. }
  947. static int __devexit iTCO_wdt_remove(struct platform_device *dev)
  948. {
  949. if (iTCO_wdt_private.ACPIBASE)
  950. iTCO_wdt_cleanup();
  951. return 0;
  952. }
  953. static void iTCO_wdt_shutdown(struct platform_device *dev)
  954. {
  955. iTCO_wdt_stop();
  956. }
  957. #define iTCO_wdt_suspend NULL
  958. #define iTCO_wdt_resume NULL
  959. static struct platform_driver iTCO_wdt_driver = {
  960. .probe = iTCO_wdt_probe,
  961. .remove = __devexit_p(iTCO_wdt_remove),
  962. .shutdown = iTCO_wdt_shutdown,
  963. .suspend = iTCO_wdt_suspend,
  964. .resume = iTCO_wdt_resume,
  965. .driver = {
  966. .owner = THIS_MODULE,
  967. .name = DRV_NAME,
  968. },
  969. };
  970. static int __init iTCO_wdt_init_module(void)
  971. {
  972. int err;
  973. printk(KERN_INFO PFX "Intel TCO WatchDog Timer Driver v%s\n",
  974. DRV_VERSION);
  975. err = platform_driver_register(&iTCO_wdt_driver);
  976. if (err)
  977. return err;
  978. iTCO_wdt_platform_device = platform_device_register_simple(DRV_NAME,
  979. -1, NULL, 0);
  980. if (IS_ERR(iTCO_wdt_platform_device)) {
  981. err = PTR_ERR(iTCO_wdt_platform_device);
  982. goto unreg_platform_driver;
  983. }
  984. return 0;
  985. unreg_platform_driver:
  986. platform_driver_unregister(&iTCO_wdt_driver);
  987. return err;
  988. }
  989. static void __exit iTCO_wdt_cleanup_module(void)
  990. {
  991. platform_device_unregister(iTCO_wdt_platform_device);
  992. platform_driver_unregister(&iTCO_wdt_driver);
  993. printk(KERN_INFO PFX "Watchdog Module Unloaded.\n");
  994. }
  995. module_init(iTCO_wdt_init_module);
  996. module_exit(iTCO_wdt_cleanup_module);
  997. MODULE_AUTHOR("Wim Van Sebroeck <wim@iguana.be>");
  998. MODULE_DESCRIPTION("Intel TCO WatchDog Timer Driver");
  999. MODULE_VERSION(DRV_VERSION);
  1000. MODULE_LICENSE("GPL");
  1001. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);