hpwdt.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * HP WatchDog Driver
  3. * based on
  4. *
  5. * SoftDog 0.05: A Software Watchdog Device
  6. *
  7. * (c) Copyright 2007 Hewlett-Packard Development Company, L.P.
  8. * Thomas Mingarelli <thomas.mingarelli@hp.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation
  13. *
  14. */
  15. #include <linux/device.h>
  16. #include <linux/fs.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/bitops.h>
  20. #include <linux/kernel.h>
  21. #include <linux/miscdevice.h>
  22. #include <linux/module.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/pci.h>
  25. #include <linux/pci_ids.h>
  26. #include <linux/types.h>
  27. #include <linux/uaccess.h>
  28. #include <linux/watchdog.h>
  29. #ifdef CONFIG_HPWDT_NMI_DECODING
  30. #include <linux/dmi.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/nmi.h>
  33. #include <linux/kdebug.h>
  34. #include <linux/notifier.h>
  35. #include <asm/cacheflush.h>
  36. #endif /* CONFIG_HPWDT_NMI_DECODING */
  37. #define HPWDT_VERSION "1.2.0"
  38. #define SECS_TO_TICKS(secs) ((secs) * 1000 / 128)
  39. #define TICKS_TO_SECS(ticks) ((ticks) * 128 / 1000)
  40. #define HPWDT_MAX_TIMER TICKS_TO_SECS(65535)
  41. #define DEFAULT_MARGIN 30
  42. static unsigned int soft_margin = DEFAULT_MARGIN; /* in seconds */
  43. static unsigned int reload; /* the computed soft_margin */
  44. static int nowayout = WATCHDOG_NOWAYOUT;
  45. static char expect_release;
  46. static unsigned long hpwdt_is_open;
  47. static void __iomem *pci_mem_addr; /* the PCI-memory address */
  48. static unsigned long __iomem *hpwdt_timer_reg;
  49. static unsigned long __iomem *hpwdt_timer_con;
  50. static DEFINE_PCI_DEVICE_TABLE(hpwdt_devices) = {
  51. { PCI_DEVICE(PCI_VENDOR_ID_COMPAQ, 0xB203) }, /* iLO2 */
  52. { PCI_DEVICE(PCI_VENDOR_ID_HP, 0x3306) }, /* iLO3 */
  53. {0}, /* terminate list */
  54. };
  55. MODULE_DEVICE_TABLE(pci, hpwdt_devices);
  56. #ifdef CONFIG_HPWDT_NMI_DECODING
  57. #define PCI_BIOS32_SD_VALUE 0x5F32335F /* "_32_" */
  58. #define CRU_BIOS_SIGNATURE_VALUE 0x55524324
  59. #define PCI_BIOS32_PARAGRAPH_LEN 16
  60. #define PCI_ROM_BASE1 0x000F0000
  61. #define ROM_SIZE 0x10000
  62. struct bios32_service_dir {
  63. u32 signature;
  64. u32 entry_point;
  65. u8 revision;
  66. u8 length;
  67. u8 checksum;
  68. u8 reserved[5];
  69. };
  70. /* type 212 */
  71. struct smbios_cru64_info {
  72. u8 type;
  73. u8 byte_length;
  74. u16 handle;
  75. u32 signature;
  76. u64 physical_address;
  77. u32 double_length;
  78. u32 double_offset;
  79. };
  80. #define SMBIOS_CRU64_INFORMATION 212
  81. struct cmn_registers {
  82. union {
  83. struct {
  84. u8 ral;
  85. u8 rah;
  86. u16 rea2;
  87. };
  88. u32 reax;
  89. } u1;
  90. union {
  91. struct {
  92. u8 rbl;
  93. u8 rbh;
  94. u8 reb2l;
  95. u8 reb2h;
  96. };
  97. u32 rebx;
  98. } u2;
  99. union {
  100. struct {
  101. u8 rcl;
  102. u8 rch;
  103. u16 rec2;
  104. };
  105. u32 recx;
  106. } u3;
  107. union {
  108. struct {
  109. u8 rdl;
  110. u8 rdh;
  111. u16 red2;
  112. };
  113. u32 redx;
  114. } u4;
  115. u32 resi;
  116. u32 redi;
  117. u16 rds;
  118. u16 res;
  119. u32 reflags;
  120. } __attribute__((packed));
  121. static unsigned int hpwdt_nmi_decoding;
  122. static unsigned int allow_kdump;
  123. static unsigned int priority; /* hpwdt at end of die_notify list */
  124. static DEFINE_SPINLOCK(rom_lock);
  125. static void *cru_rom_addr;
  126. static struct cmn_registers cmn_regs;
  127. extern asmlinkage void asminline_call(struct cmn_registers *pi86Regs,
  128. unsigned long *pRomEntry);
  129. #ifdef CONFIG_X86_32
  130. /* --32 Bit Bios------------------------------------------------------------ */
  131. #define HPWDT_ARCH 32
  132. asm(".text \n\t"
  133. ".align 4 \n"
  134. "asminline_call: \n\t"
  135. "pushl %ebp \n\t"
  136. "movl %esp, %ebp \n\t"
  137. "pusha \n\t"
  138. "pushf \n\t"
  139. "push %es \n\t"
  140. "push %ds \n\t"
  141. "pop %es \n\t"
  142. "movl 8(%ebp),%eax \n\t"
  143. "movl 4(%eax),%ebx \n\t"
  144. "movl 8(%eax),%ecx \n\t"
  145. "movl 12(%eax),%edx \n\t"
  146. "movl 16(%eax),%esi \n\t"
  147. "movl 20(%eax),%edi \n\t"
  148. "movl (%eax),%eax \n\t"
  149. "push %cs \n\t"
  150. "call *12(%ebp) \n\t"
  151. "pushf \n\t"
  152. "pushl %eax \n\t"
  153. "movl 8(%ebp),%eax \n\t"
  154. "movl %ebx,4(%eax) \n\t"
  155. "movl %ecx,8(%eax) \n\t"
  156. "movl %edx,12(%eax) \n\t"
  157. "movl %esi,16(%eax) \n\t"
  158. "movl %edi,20(%eax) \n\t"
  159. "movw %ds,24(%eax) \n\t"
  160. "movw %es,26(%eax) \n\t"
  161. "popl %ebx \n\t"
  162. "movl %ebx,(%eax) \n\t"
  163. "popl %ebx \n\t"
  164. "movl %ebx,28(%eax) \n\t"
  165. "pop %es \n\t"
  166. "popf \n\t"
  167. "popa \n\t"
  168. "leave \n\t"
  169. "ret \n\t"
  170. ".previous");
  171. /*
  172. * cru_detect
  173. *
  174. * Routine Description:
  175. * This function uses the 32-bit BIOS Service Directory record to
  176. * search for a $CRU record.
  177. *
  178. * Return Value:
  179. * 0 : SUCCESS
  180. * <0 : FAILURE
  181. */
  182. static int __devinit cru_detect(unsigned long map_entry,
  183. unsigned long map_offset)
  184. {
  185. void *bios32_map;
  186. unsigned long *bios32_entrypoint;
  187. unsigned long cru_physical_address;
  188. unsigned long cru_length;
  189. unsigned long physical_bios_base = 0;
  190. unsigned long physical_bios_offset = 0;
  191. int retval = -ENODEV;
  192. bios32_map = ioremap(map_entry, (2 * PAGE_SIZE));
  193. if (bios32_map == NULL)
  194. return -ENODEV;
  195. bios32_entrypoint = bios32_map + map_offset;
  196. cmn_regs.u1.reax = CRU_BIOS_SIGNATURE_VALUE;
  197. set_memory_x((unsigned long)bios32_map, 2);
  198. asminline_call(&cmn_regs, bios32_entrypoint);
  199. if (cmn_regs.u1.ral != 0) {
  200. printk(KERN_WARNING
  201. "hpwdt: Call succeeded but with an error: 0x%x\n",
  202. cmn_regs.u1.ral);
  203. } else {
  204. physical_bios_base = cmn_regs.u2.rebx;
  205. physical_bios_offset = cmn_regs.u4.redx;
  206. cru_length = cmn_regs.u3.recx;
  207. cru_physical_address =
  208. physical_bios_base + physical_bios_offset;
  209. /* If the values look OK, then map it in. */
  210. if ((physical_bios_base + physical_bios_offset)) {
  211. cru_rom_addr =
  212. ioremap(cru_physical_address, cru_length);
  213. if (cru_rom_addr) {
  214. set_memory_x((unsigned long)cru_rom_addr & PAGE_MASK,
  215. (cru_length + PAGE_SIZE - 1) >> PAGE_SHIFT);
  216. retval = 0;
  217. }
  218. }
  219. printk(KERN_DEBUG "hpwdt: CRU Base Address: 0x%lx\n",
  220. physical_bios_base);
  221. printk(KERN_DEBUG "hpwdt: CRU Offset Address: 0x%lx\n",
  222. physical_bios_offset);
  223. printk(KERN_DEBUG "hpwdt: CRU Length: 0x%lx\n",
  224. cru_length);
  225. printk(KERN_DEBUG "hpwdt: CRU Mapped Address: %p\n",
  226. &cru_rom_addr);
  227. }
  228. iounmap(bios32_map);
  229. return retval;
  230. }
  231. /*
  232. * bios_checksum
  233. */
  234. static int __devinit bios_checksum(const char __iomem *ptr, int len)
  235. {
  236. char sum = 0;
  237. int i;
  238. /*
  239. * calculate checksum of size bytes. This should add up
  240. * to zero if we have a valid header.
  241. */
  242. for (i = 0; i < len; i++)
  243. sum += ptr[i];
  244. return ((sum == 0) && (len > 0));
  245. }
  246. /*
  247. * bios32_present
  248. *
  249. * Routine Description:
  250. * This function finds the 32-bit BIOS Service Directory
  251. *
  252. * Return Value:
  253. * 0 : SUCCESS
  254. * <0 : FAILURE
  255. */
  256. static int __devinit bios32_present(const char __iomem *p)
  257. {
  258. struct bios32_service_dir *bios_32_ptr;
  259. int length;
  260. unsigned long map_entry, map_offset;
  261. bios_32_ptr = (struct bios32_service_dir *) p;
  262. /*
  263. * Search for signature by checking equal to the swizzled value
  264. * instead of calling another routine to perform a strcmp.
  265. */
  266. if (bios_32_ptr->signature == PCI_BIOS32_SD_VALUE) {
  267. length = bios_32_ptr->length * PCI_BIOS32_PARAGRAPH_LEN;
  268. if (bios_checksum(p, length)) {
  269. /*
  270. * According to the spec, we're looking for the
  271. * first 4KB-aligned address below the entrypoint
  272. * listed in the header. The Service Directory code
  273. * is guaranteed to occupy no more than 2 4KB pages.
  274. */
  275. map_entry = bios_32_ptr->entry_point & ~(PAGE_SIZE - 1);
  276. map_offset = bios_32_ptr->entry_point - map_entry;
  277. return cru_detect(map_entry, map_offset);
  278. }
  279. }
  280. return -ENODEV;
  281. }
  282. static int __devinit detect_cru_service(void)
  283. {
  284. char __iomem *p, *q;
  285. int rc = -1;
  286. /*
  287. * Search from 0x0f0000 through 0x0fffff, inclusive.
  288. */
  289. p = ioremap(PCI_ROM_BASE1, ROM_SIZE);
  290. if (p == NULL)
  291. return -ENOMEM;
  292. for (q = p; q < p + ROM_SIZE; q += 16) {
  293. rc = bios32_present(q);
  294. if (!rc)
  295. break;
  296. }
  297. iounmap(p);
  298. return rc;
  299. }
  300. /* ------------------------------------------------------------------------- */
  301. #endif /* CONFIG_X86_32 */
  302. #ifdef CONFIG_X86_64
  303. /* --64 Bit Bios------------------------------------------------------------ */
  304. #define HPWDT_ARCH 64
  305. asm(".text \n\t"
  306. ".align 4 \n"
  307. "asminline_call: \n\t"
  308. "pushq %rbp \n\t"
  309. "movq %rsp, %rbp \n\t"
  310. "pushq %rax \n\t"
  311. "pushq %rbx \n\t"
  312. "pushq %rdx \n\t"
  313. "pushq %r12 \n\t"
  314. "pushq %r9 \n\t"
  315. "movq %rsi, %r12 \n\t"
  316. "movq %rdi, %r9 \n\t"
  317. "movl 4(%r9),%ebx \n\t"
  318. "movl 8(%r9),%ecx \n\t"
  319. "movl 12(%r9),%edx \n\t"
  320. "movl 16(%r9),%esi \n\t"
  321. "movl 20(%r9),%edi \n\t"
  322. "movl (%r9),%eax \n\t"
  323. "call *%r12 \n\t"
  324. "pushfq \n\t"
  325. "popq %r12 \n\t"
  326. "movl %eax, (%r9) \n\t"
  327. "movl %ebx, 4(%r9) \n\t"
  328. "movl %ecx, 8(%r9) \n\t"
  329. "movl %edx, 12(%r9) \n\t"
  330. "movl %esi, 16(%r9) \n\t"
  331. "movl %edi, 20(%r9) \n\t"
  332. "movq %r12, %rax \n\t"
  333. "movl %eax, 28(%r9) \n\t"
  334. "popq %r9 \n\t"
  335. "popq %r12 \n\t"
  336. "popq %rdx \n\t"
  337. "popq %rbx \n\t"
  338. "popq %rax \n\t"
  339. "leave \n\t"
  340. "ret \n\t"
  341. ".previous");
  342. /*
  343. * dmi_find_cru
  344. *
  345. * Routine Description:
  346. * This function checks whether or not a SMBIOS/DMI record is
  347. * the 64bit CRU info or not
  348. */
  349. static void __devinit dmi_find_cru(const struct dmi_header *dm, void *dummy)
  350. {
  351. struct smbios_cru64_info *smbios_cru64_ptr;
  352. unsigned long cru_physical_address;
  353. if (dm->type == SMBIOS_CRU64_INFORMATION) {
  354. smbios_cru64_ptr = (struct smbios_cru64_info *) dm;
  355. if (smbios_cru64_ptr->signature == CRU_BIOS_SIGNATURE_VALUE) {
  356. cru_physical_address =
  357. smbios_cru64_ptr->physical_address +
  358. smbios_cru64_ptr->double_offset;
  359. cru_rom_addr = ioremap(cru_physical_address,
  360. smbios_cru64_ptr->double_length);
  361. set_memory_x((unsigned long)cru_rom_addr & PAGE_MASK,
  362. smbios_cru64_ptr->double_length >> PAGE_SHIFT);
  363. }
  364. }
  365. }
  366. static int __devinit detect_cru_service(void)
  367. {
  368. cru_rom_addr = NULL;
  369. dmi_walk(dmi_find_cru, NULL);
  370. /* if cru_rom_addr has been set then we found a CRU service */
  371. return ((cru_rom_addr != NULL) ? 0 : -ENODEV);
  372. }
  373. /* ------------------------------------------------------------------------- */
  374. #endif /* CONFIG_X86_64 */
  375. #endif /* CONFIG_HPWDT_NMI_DECODING */
  376. /*
  377. * Watchdog operations
  378. */
  379. static void hpwdt_start(void)
  380. {
  381. reload = SECS_TO_TICKS(soft_margin);
  382. iowrite16(reload, hpwdt_timer_reg);
  383. iowrite16(0x85, hpwdt_timer_con);
  384. }
  385. static void hpwdt_stop(void)
  386. {
  387. unsigned long data;
  388. data = ioread16(hpwdt_timer_con);
  389. data &= 0xFE;
  390. iowrite16(data, hpwdt_timer_con);
  391. }
  392. static void hpwdt_ping(void)
  393. {
  394. iowrite16(reload, hpwdt_timer_reg);
  395. }
  396. static int hpwdt_change_timer(int new_margin)
  397. {
  398. if (new_margin < 1 || new_margin > HPWDT_MAX_TIMER) {
  399. printk(KERN_WARNING
  400. "hpwdt: New value passed in is invalid: %d seconds.\n",
  401. new_margin);
  402. return -EINVAL;
  403. }
  404. soft_margin = new_margin;
  405. printk(KERN_DEBUG
  406. "hpwdt: New timer passed in is %d seconds.\n",
  407. new_margin);
  408. reload = SECS_TO_TICKS(soft_margin);
  409. return 0;
  410. }
  411. static int hpwdt_time_left(void)
  412. {
  413. return TICKS_TO_SECS(ioread16(hpwdt_timer_reg));
  414. }
  415. #ifdef CONFIG_HPWDT_NMI_DECODING
  416. /*
  417. * NMI Handler
  418. */
  419. static int hpwdt_pretimeout(struct notifier_block *nb, unsigned long ulReason,
  420. void *data)
  421. {
  422. unsigned long rom_pl;
  423. static int die_nmi_called;
  424. if (ulReason != DIE_NMIUNKNOWN)
  425. goto out;
  426. if (!hpwdt_nmi_decoding)
  427. goto out;
  428. spin_lock_irqsave(&rom_lock, rom_pl);
  429. if (!die_nmi_called)
  430. asminline_call(&cmn_regs, cru_rom_addr);
  431. die_nmi_called = 1;
  432. spin_unlock_irqrestore(&rom_lock, rom_pl);
  433. if (cmn_regs.u1.ral == 0) {
  434. printk(KERN_WARNING "hpwdt: An NMI occurred, "
  435. "but unable to determine source.\n");
  436. } else {
  437. if (allow_kdump)
  438. hpwdt_stop();
  439. panic("An NMI occurred, please see the Integrated "
  440. "Management Log for details.\n");
  441. }
  442. out:
  443. return NOTIFY_OK;
  444. }
  445. #endif /* CONFIG_HPWDT_NMI_DECODING */
  446. /*
  447. * /dev/watchdog handling
  448. */
  449. static int hpwdt_open(struct inode *inode, struct file *file)
  450. {
  451. /* /dev/watchdog can only be opened once */
  452. if (test_and_set_bit(0, &hpwdt_is_open))
  453. return -EBUSY;
  454. /* Start the watchdog */
  455. hpwdt_start();
  456. hpwdt_ping();
  457. return nonseekable_open(inode, file);
  458. }
  459. static int hpwdt_release(struct inode *inode, struct file *file)
  460. {
  461. /* Stop the watchdog */
  462. if (expect_release == 42) {
  463. hpwdt_stop();
  464. } else {
  465. printk(KERN_CRIT
  466. "hpwdt: Unexpected close, not stopping watchdog!\n");
  467. hpwdt_ping();
  468. }
  469. expect_release = 0;
  470. /* /dev/watchdog is being closed, make sure it can be re-opened */
  471. clear_bit(0, &hpwdt_is_open);
  472. return 0;
  473. }
  474. static ssize_t hpwdt_write(struct file *file, const char __user *data,
  475. size_t len, loff_t *ppos)
  476. {
  477. /* See if we got the magic character 'V' and reload the timer */
  478. if (len) {
  479. if (!nowayout) {
  480. size_t i;
  481. /* note: just in case someone wrote the magic character
  482. * five months ago... */
  483. expect_release = 0;
  484. /* scan to see whether or not we got the magic char. */
  485. for (i = 0; i != len; i++) {
  486. char c;
  487. if (get_user(c, data + i))
  488. return -EFAULT;
  489. if (c == 'V')
  490. expect_release = 42;
  491. }
  492. }
  493. /* someone wrote to us, we should reload the timer */
  494. hpwdt_ping();
  495. }
  496. return len;
  497. }
  498. static const struct watchdog_info ident = {
  499. .options = WDIOF_SETTIMEOUT |
  500. WDIOF_KEEPALIVEPING |
  501. WDIOF_MAGICCLOSE,
  502. .identity = "HP iLO2+ HW Watchdog Timer",
  503. };
  504. static long hpwdt_ioctl(struct file *file, unsigned int cmd,
  505. unsigned long arg)
  506. {
  507. void __user *argp = (void __user *)arg;
  508. int __user *p = argp;
  509. int new_margin;
  510. int ret = -ENOTTY;
  511. switch (cmd) {
  512. case WDIOC_GETSUPPORT:
  513. ret = 0;
  514. if (copy_to_user(argp, &ident, sizeof(ident)))
  515. ret = -EFAULT;
  516. break;
  517. case WDIOC_GETSTATUS:
  518. case WDIOC_GETBOOTSTATUS:
  519. ret = put_user(0, p);
  520. break;
  521. case WDIOC_KEEPALIVE:
  522. hpwdt_ping();
  523. ret = 0;
  524. break;
  525. case WDIOC_SETTIMEOUT:
  526. ret = get_user(new_margin, p);
  527. if (ret)
  528. break;
  529. ret = hpwdt_change_timer(new_margin);
  530. if (ret)
  531. break;
  532. hpwdt_ping();
  533. /* Fall */
  534. case WDIOC_GETTIMEOUT:
  535. ret = put_user(soft_margin, p);
  536. break;
  537. case WDIOC_GETTIMELEFT:
  538. ret = put_user(hpwdt_time_left(), p);
  539. break;
  540. }
  541. return ret;
  542. }
  543. /*
  544. * Kernel interfaces
  545. */
  546. static const struct file_operations hpwdt_fops = {
  547. .owner = THIS_MODULE,
  548. .llseek = no_llseek,
  549. .write = hpwdt_write,
  550. .unlocked_ioctl = hpwdt_ioctl,
  551. .open = hpwdt_open,
  552. .release = hpwdt_release,
  553. };
  554. static struct miscdevice hpwdt_miscdev = {
  555. .minor = WATCHDOG_MINOR,
  556. .name = "watchdog",
  557. .fops = &hpwdt_fops,
  558. };
  559. #ifdef CONFIG_HPWDT_NMI_DECODING
  560. static struct notifier_block die_notifier = {
  561. .notifier_call = hpwdt_pretimeout,
  562. .priority = 0,
  563. };
  564. #endif /* CONFIG_HPWDT_NMI_DECODING */
  565. /*
  566. * Init & Exit
  567. */
  568. #ifdef CONFIG_HPWDT_NMI_DECODING
  569. #ifdef CONFIG_X86_LOCAL_APIC
  570. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  571. {
  572. /*
  573. * If nmi_watchdog is turned off then we can turn on
  574. * our nmi decoding capability.
  575. */
  576. hpwdt_nmi_decoding = 1;
  577. }
  578. #else
  579. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  580. {
  581. dev_warn(&dev->dev, "NMI decoding is disabled. "
  582. "Your kernel does not support a NMI Watchdog.\n");
  583. }
  584. #endif /* CONFIG_X86_LOCAL_APIC */
  585. static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
  586. {
  587. int retval;
  588. /*
  589. * We need to map the ROM to get the CRU service.
  590. * For 32 bit Operating Systems we need to go through the 32 Bit
  591. * BIOS Service Directory
  592. * For 64 bit Operating Systems we get that service through SMBIOS.
  593. */
  594. retval = detect_cru_service();
  595. if (retval < 0) {
  596. dev_warn(&dev->dev,
  597. "Unable to detect the %d Bit CRU Service.\n",
  598. HPWDT_ARCH);
  599. return retval;
  600. }
  601. /*
  602. * We know this is the only CRU call we need to make so lets keep as
  603. * few instructions as possible once the NMI comes in.
  604. */
  605. cmn_regs.u1.rah = 0x0D;
  606. cmn_regs.u1.ral = 0x02;
  607. /*
  608. * If the priority is set to 1, then we will be put first on the
  609. * die notify list to handle a critical NMI. The default is to
  610. * be last so other users of the NMI signal can function.
  611. */
  612. if (priority)
  613. die_notifier.priority = 0x7FFFFFFF;
  614. retval = register_die_notifier(&die_notifier);
  615. if (retval != 0) {
  616. dev_warn(&dev->dev,
  617. "Unable to register a die notifier (err=%d).\n",
  618. retval);
  619. if (cru_rom_addr)
  620. iounmap(cru_rom_addr);
  621. }
  622. dev_info(&dev->dev,
  623. "HP Watchdog Timer Driver: NMI decoding initialized"
  624. ", allow kernel dump: %s (default = 0/OFF)"
  625. ", priority: %s (default = 0/LAST).\n",
  626. (allow_kdump == 0) ? "OFF" : "ON",
  627. (priority == 0) ? "LAST" : "FIRST");
  628. return 0;
  629. }
  630. static void hpwdt_exit_nmi_decoding(void)
  631. {
  632. unregister_die_notifier(&die_notifier);
  633. if (cru_rom_addr)
  634. iounmap(cru_rom_addr);
  635. }
  636. #else /* !CONFIG_HPWDT_NMI_DECODING */
  637. static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
  638. {
  639. }
  640. static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
  641. {
  642. return 0;
  643. }
  644. static void hpwdt_exit_nmi_decoding(void)
  645. {
  646. }
  647. #endif /* CONFIG_HPWDT_NMI_DECODING */
  648. static int __devinit hpwdt_init_one(struct pci_dev *dev,
  649. const struct pci_device_id *ent)
  650. {
  651. int retval;
  652. /*
  653. * Check if we can do NMI decoding or not
  654. */
  655. hpwdt_check_nmi_decoding(dev);
  656. /*
  657. * First let's find out if we are on an iLO2+ server. We will
  658. * not run on a legacy ASM box.
  659. * So we only support the G5 ProLiant servers and higher.
  660. */
  661. if (dev->subsystem_vendor != PCI_VENDOR_ID_HP) {
  662. dev_warn(&dev->dev,
  663. "This server does not have an iLO2+ ASIC.\n");
  664. return -ENODEV;
  665. }
  666. if (pci_enable_device(dev)) {
  667. dev_warn(&dev->dev,
  668. "Not possible to enable PCI Device: 0x%x:0x%x.\n",
  669. ent->vendor, ent->device);
  670. return -ENODEV;
  671. }
  672. pci_mem_addr = pci_iomap(dev, 1, 0x80);
  673. if (!pci_mem_addr) {
  674. dev_warn(&dev->dev,
  675. "Unable to detect the iLO2+ server memory.\n");
  676. retval = -ENOMEM;
  677. goto error_pci_iomap;
  678. }
  679. hpwdt_timer_reg = pci_mem_addr + 0x70;
  680. hpwdt_timer_con = pci_mem_addr + 0x72;
  681. /* Make sure that we have a valid soft_margin */
  682. if (hpwdt_change_timer(soft_margin))
  683. hpwdt_change_timer(DEFAULT_MARGIN);
  684. /* Initialize NMI Decoding functionality */
  685. retval = hpwdt_init_nmi_decoding(dev);
  686. if (retval != 0)
  687. goto error_init_nmi_decoding;
  688. retval = misc_register(&hpwdt_miscdev);
  689. if (retval < 0) {
  690. dev_warn(&dev->dev,
  691. "Unable to register miscdev on minor=%d (err=%d).\n",
  692. WATCHDOG_MINOR, retval);
  693. goto error_misc_register;
  694. }
  695. dev_info(&dev->dev, "HP Watchdog Timer Driver: %s"
  696. ", timer margin: %d seconds (nowayout=%d).\n",
  697. HPWDT_VERSION, soft_margin, nowayout);
  698. return 0;
  699. error_misc_register:
  700. hpwdt_exit_nmi_decoding();
  701. error_init_nmi_decoding:
  702. pci_iounmap(dev, pci_mem_addr);
  703. error_pci_iomap:
  704. pci_disable_device(dev);
  705. return retval;
  706. }
  707. static void __devexit hpwdt_exit(struct pci_dev *dev)
  708. {
  709. if (!nowayout)
  710. hpwdt_stop();
  711. misc_deregister(&hpwdt_miscdev);
  712. hpwdt_exit_nmi_decoding();
  713. pci_iounmap(dev, pci_mem_addr);
  714. pci_disable_device(dev);
  715. }
  716. static struct pci_driver hpwdt_driver = {
  717. .name = "hpwdt",
  718. .id_table = hpwdt_devices,
  719. .probe = hpwdt_init_one,
  720. .remove = __devexit_p(hpwdt_exit),
  721. };
  722. static void __exit hpwdt_cleanup(void)
  723. {
  724. pci_unregister_driver(&hpwdt_driver);
  725. }
  726. static int __init hpwdt_init(void)
  727. {
  728. return pci_register_driver(&hpwdt_driver);
  729. }
  730. MODULE_AUTHOR("Tom Mingarelli");
  731. MODULE_DESCRIPTION("hp watchdog driver");
  732. MODULE_LICENSE("GPL");
  733. MODULE_VERSION(HPWDT_VERSION);
  734. MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
  735. module_param(soft_margin, int, 0);
  736. MODULE_PARM_DESC(soft_margin, "Watchdog timeout in seconds");
  737. module_param(nowayout, int, 0);
  738. MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
  739. __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
  740. #ifdef CONFIG_HPWDT_NMI_DECODING
  741. module_param(allow_kdump, int, 0);
  742. MODULE_PARM_DESC(allow_kdump, "Start a kernel dump after NMI occurs");
  743. module_param(priority, int, 0);
  744. MODULE_PARM_DESC(priority, "The hpwdt driver handles NMIs first or last"
  745. " (default = 0/Last)\n");
  746. #endif /* !CONFIG_HPWDT_NMI_DECODING */
  747. module_init(hpwdt_init);
  748. module_exit(hpwdt_cleanup);