rfbi.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * linux/drivers/video/omap2/dss/rfbi.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "RFBI"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/delay.h>
  29. #include <linux/kfifo.h>
  30. #include <linux/ktime.h>
  31. #include <linux/hrtimer.h>
  32. #include <linux/seq_file.h>
  33. #include <linux/semaphore.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. struct rfbi_reg { u16 idx; };
  37. #define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
  38. #define RFBI_REVISION RFBI_REG(0x0000)
  39. #define RFBI_SYSCONFIG RFBI_REG(0x0010)
  40. #define RFBI_SYSSTATUS RFBI_REG(0x0014)
  41. #define RFBI_CONTROL RFBI_REG(0x0040)
  42. #define RFBI_PIXEL_CNT RFBI_REG(0x0044)
  43. #define RFBI_LINE_NUMBER RFBI_REG(0x0048)
  44. #define RFBI_CMD RFBI_REG(0x004c)
  45. #define RFBI_PARAM RFBI_REG(0x0050)
  46. #define RFBI_DATA RFBI_REG(0x0054)
  47. #define RFBI_READ RFBI_REG(0x0058)
  48. #define RFBI_STATUS RFBI_REG(0x005c)
  49. #define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
  50. #define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
  51. #define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
  52. #define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
  53. #define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
  54. #define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
  55. #define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
  56. #define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
  57. #define REG_FLD_MOD(idx, val, start, end) \
  58. rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
  59. enum omap_rfbi_cycleformat {
  60. OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
  61. OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
  62. OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
  63. OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
  64. };
  65. enum omap_rfbi_datatype {
  66. OMAP_DSS_RFBI_DATATYPE_12 = 0,
  67. OMAP_DSS_RFBI_DATATYPE_16 = 1,
  68. OMAP_DSS_RFBI_DATATYPE_18 = 2,
  69. OMAP_DSS_RFBI_DATATYPE_24 = 3,
  70. };
  71. enum omap_rfbi_parallelmode {
  72. OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
  73. OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
  74. OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
  75. OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
  76. };
  77. static int rfbi_convert_timings(struct rfbi_timings *t);
  78. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
  79. static struct {
  80. struct platform_device *pdev;
  81. void __iomem *base;
  82. unsigned long l4_khz;
  83. enum omap_rfbi_datatype datatype;
  84. enum omap_rfbi_parallelmode parallelmode;
  85. enum omap_rfbi_te_mode te_mode;
  86. int te_enabled;
  87. void (*framedone_callback)(void *data);
  88. void *framedone_callback_data;
  89. struct omap_dss_device *dssdev[2];
  90. struct semaphore bus_lock;
  91. } rfbi;
  92. static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
  93. {
  94. __raw_writel(val, rfbi.base + idx.idx);
  95. }
  96. static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
  97. {
  98. return __raw_readl(rfbi.base + idx.idx);
  99. }
  100. static void rfbi_enable_clocks(bool enable)
  101. {
  102. if (enable)
  103. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  104. else
  105. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  106. }
  107. void rfbi_bus_lock(void)
  108. {
  109. down(&rfbi.bus_lock);
  110. }
  111. EXPORT_SYMBOL(rfbi_bus_lock);
  112. void rfbi_bus_unlock(void)
  113. {
  114. up(&rfbi.bus_lock);
  115. }
  116. EXPORT_SYMBOL(rfbi_bus_unlock);
  117. void omap_rfbi_write_command(const void *buf, u32 len)
  118. {
  119. switch (rfbi.parallelmode) {
  120. case OMAP_DSS_RFBI_PARALLELMODE_8:
  121. {
  122. const u8 *b = buf;
  123. for (; len; len--)
  124. rfbi_write_reg(RFBI_CMD, *b++);
  125. break;
  126. }
  127. case OMAP_DSS_RFBI_PARALLELMODE_16:
  128. {
  129. const u16 *w = buf;
  130. BUG_ON(len & 1);
  131. for (; len; len -= 2)
  132. rfbi_write_reg(RFBI_CMD, *w++);
  133. break;
  134. }
  135. case OMAP_DSS_RFBI_PARALLELMODE_9:
  136. case OMAP_DSS_RFBI_PARALLELMODE_12:
  137. default:
  138. BUG();
  139. }
  140. }
  141. EXPORT_SYMBOL(omap_rfbi_write_command);
  142. void omap_rfbi_read_data(void *buf, u32 len)
  143. {
  144. switch (rfbi.parallelmode) {
  145. case OMAP_DSS_RFBI_PARALLELMODE_8:
  146. {
  147. u8 *b = buf;
  148. for (; len; len--) {
  149. rfbi_write_reg(RFBI_READ, 0);
  150. *b++ = rfbi_read_reg(RFBI_READ);
  151. }
  152. break;
  153. }
  154. case OMAP_DSS_RFBI_PARALLELMODE_16:
  155. {
  156. u16 *w = buf;
  157. BUG_ON(len & ~1);
  158. for (; len; len -= 2) {
  159. rfbi_write_reg(RFBI_READ, 0);
  160. *w++ = rfbi_read_reg(RFBI_READ);
  161. }
  162. break;
  163. }
  164. case OMAP_DSS_RFBI_PARALLELMODE_9:
  165. case OMAP_DSS_RFBI_PARALLELMODE_12:
  166. default:
  167. BUG();
  168. }
  169. }
  170. EXPORT_SYMBOL(omap_rfbi_read_data);
  171. void omap_rfbi_write_data(const void *buf, u32 len)
  172. {
  173. switch (rfbi.parallelmode) {
  174. case OMAP_DSS_RFBI_PARALLELMODE_8:
  175. {
  176. const u8 *b = buf;
  177. for (; len; len--)
  178. rfbi_write_reg(RFBI_PARAM, *b++);
  179. break;
  180. }
  181. case OMAP_DSS_RFBI_PARALLELMODE_16:
  182. {
  183. const u16 *w = buf;
  184. BUG_ON(len & 1);
  185. for (; len; len -= 2)
  186. rfbi_write_reg(RFBI_PARAM, *w++);
  187. break;
  188. }
  189. case OMAP_DSS_RFBI_PARALLELMODE_9:
  190. case OMAP_DSS_RFBI_PARALLELMODE_12:
  191. default:
  192. BUG();
  193. }
  194. }
  195. EXPORT_SYMBOL(omap_rfbi_write_data);
  196. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  197. u16 x, u16 y,
  198. u16 w, u16 h)
  199. {
  200. int start_offset = scr_width * y + x;
  201. int horiz_offset = scr_width - w;
  202. int i;
  203. if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  204. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  205. const u16 __iomem *pd = buf;
  206. pd += start_offset;
  207. for (; h; --h) {
  208. for (i = 0; i < w; ++i) {
  209. const u8 __iomem *b = (const u8 __iomem *)pd;
  210. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  211. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  212. ++pd;
  213. }
  214. pd += horiz_offset;
  215. }
  216. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
  217. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
  218. const u32 __iomem *pd = buf;
  219. pd += start_offset;
  220. for (; h; --h) {
  221. for (i = 0; i < w; ++i) {
  222. const u8 __iomem *b = (const u8 __iomem *)pd;
  223. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
  224. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
  225. rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
  226. ++pd;
  227. }
  228. pd += horiz_offset;
  229. }
  230. } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
  231. rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
  232. const u16 __iomem *pd = buf;
  233. pd += start_offset;
  234. for (; h; --h) {
  235. for (i = 0; i < w; ++i) {
  236. rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
  237. ++pd;
  238. }
  239. pd += horiz_offset;
  240. }
  241. } else {
  242. BUG();
  243. }
  244. }
  245. EXPORT_SYMBOL(omap_rfbi_write_pixels);
  246. static void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
  247. u16 height, void (*callback)(void *data), void *data)
  248. {
  249. u32 l;
  250. /*BUG_ON(callback == 0);*/
  251. BUG_ON(rfbi.framedone_callback != NULL);
  252. DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
  253. dispc_set_lcd_size(dssdev->manager->id, width, height);
  254. dispc_enable_channel(dssdev->manager->id, true);
  255. rfbi.framedone_callback = callback;
  256. rfbi.framedone_callback_data = data;
  257. rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
  258. l = rfbi_read_reg(RFBI_CONTROL);
  259. l = FLD_MOD(l, 1, 0, 0); /* enable */
  260. if (!rfbi.te_enabled)
  261. l = FLD_MOD(l, 1, 4, 4); /* ITE */
  262. rfbi_write_reg(RFBI_CONTROL, l);
  263. }
  264. static void framedone_callback(void *data, u32 mask)
  265. {
  266. void (*callback)(void *data);
  267. DSSDBG("FRAMEDONE\n");
  268. REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
  269. callback = rfbi.framedone_callback;
  270. rfbi.framedone_callback = NULL;
  271. if (callback != NULL)
  272. callback(rfbi.framedone_callback_data);
  273. }
  274. #if 1 /* VERBOSE */
  275. static void rfbi_print_timings(void)
  276. {
  277. u32 l;
  278. u32 time;
  279. l = rfbi_read_reg(RFBI_CONFIG(0));
  280. time = 1000000000 / rfbi.l4_khz;
  281. if (l & (1 << 4))
  282. time *= 2;
  283. DSSDBG("Tick time %u ps\n", time);
  284. l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
  285. DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
  286. "REONTIME %d, REOFFTIME %d\n",
  287. l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
  288. (l >> 20) & 0x0f, (l >> 24) & 0x3f);
  289. l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
  290. DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
  291. "ACCESSTIME %d\n",
  292. (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
  293. (l >> 22) & 0x3f);
  294. }
  295. #else
  296. static void rfbi_print_timings(void) {}
  297. #endif
  298. static u32 extif_clk_period;
  299. static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
  300. {
  301. int bus_tick = extif_clk_period * div;
  302. return (ps + bus_tick - 1) / bus_tick * bus_tick;
  303. }
  304. static int calc_reg_timing(struct rfbi_timings *t, int div)
  305. {
  306. t->clk_div = div;
  307. t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
  308. t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
  309. t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
  310. t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
  311. t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
  312. t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
  313. t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
  314. t->access_time = round_to_extif_ticks(t->access_time, div);
  315. t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
  316. t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
  317. DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
  318. t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
  319. DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
  320. t->we_on_time, t->we_off_time, t->re_cycle_time,
  321. t->we_cycle_time);
  322. DSSDBG("[reg]rdaccess %d cspulse %d\n",
  323. t->access_time, t->cs_pulse_width);
  324. return rfbi_convert_timings(t);
  325. }
  326. static int calc_extif_timings(struct rfbi_timings *t)
  327. {
  328. u32 max_clk_div;
  329. int div;
  330. rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
  331. for (div = 1; div <= max_clk_div; div++) {
  332. if (calc_reg_timing(t, div) == 0)
  333. break;
  334. }
  335. if (div <= max_clk_div)
  336. return 0;
  337. DSSERR("can't setup timings\n");
  338. return -1;
  339. }
  340. static void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
  341. {
  342. int r;
  343. if (!t->converted) {
  344. r = calc_extif_timings(t);
  345. if (r < 0)
  346. DSSERR("Failed to calc timings\n");
  347. }
  348. BUG_ON(!t->converted);
  349. rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
  350. rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
  351. /* TIMEGRANULARITY */
  352. REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
  353. (t->tim[2] ? 1 : 0), 4, 4);
  354. rfbi_print_timings();
  355. }
  356. static int ps_to_rfbi_ticks(int time, int div)
  357. {
  358. unsigned long tick_ps;
  359. int ret;
  360. /* Calculate in picosecs to yield more exact results */
  361. tick_ps = 1000000000 / (rfbi.l4_khz) * div;
  362. ret = (time + tick_ps - 1) / tick_ps;
  363. return ret;
  364. }
  365. static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
  366. {
  367. *clk_period = 1000000000 / rfbi.l4_khz;
  368. *max_clk_div = 2;
  369. }
  370. static int rfbi_convert_timings(struct rfbi_timings *t)
  371. {
  372. u32 l;
  373. int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
  374. int actim, recyc, wecyc;
  375. int div = t->clk_div;
  376. if (div <= 0 || div > 2)
  377. return -1;
  378. /* Make sure that after conversion it still holds that:
  379. * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
  380. * csoff > cson, csoff >= max(weoff, reoff), actim > reon
  381. */
  382. weon = ps_to_rfbi_ticks(t->we_on_time, div);
  383. weoff = ps_to_rfbi_ticks(t->we_off_time, div);
  384. if (weoff <= weon)
  385. weoff = weon + 1;
  386. if (weon > 0x0f)
  387. return -1;
  388. if (weoff > 0x3f)
  389. return -1;
  390. reon = ps_to_rfbi_ticks(t->re_on_time, div);
  391. reoff = ps_to_rfbi_ticks(t->re_off_time, div);
  392. if (reoff <= reon)
  393. reoff = reon + 1;
  394. if (reon > 0x0f)
  395. return -1;
  396. if (reoff > 0x3f)
  397. return -1;
  398. cson = ps_to_rfbi_ticks(t->cs_on_time, div);
  399. csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
  400. if (csoff <= cson)
  401. csoff = cson + 1;
  402. if (csoff < max(weoff, reoff))
  403. csoff = max(weoff, reoff);
  404. if (cson > 0x0f)
  405. return -1;
  406. if (csoff > 0x3f)
  407. return -1;
  408. l = cson;
  409. l |= csoff << 4;
  410. l |= weon << 10;
  411. l |= weoff << 14;
  412. l |= reon << 20;
  413. l |= reoff << 24;
  414. t->tim[0] = l;
  415. actim = ps_to_rfbi_ticks(t->access_time, div);
  416. if (actim <= reon)
  417. actim = reon + 1;
  418. if (actim > 0x3f)
  419. return -1;
  420. wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
  421. if (wecyc < weoff)
  422. wecyc = weoff;
  423. if (wecyc > 0x3f)
  424. return -1;
  425. recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
  426. if (recyc < reoff)
  427. recyc = reoff;
  428. if (recyc > 0x3f)
  429. return -1;
  430. cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
  431. if (cs_pulse > 0x3f)
  432. return -1;
  433. l = wecyc;
  434. l |= recyc << 6;
  435. l |= cs_pulse << 12;
  436. l |= actim << 22;
  437. t->tim[1] = l;
  438. t->tim[2] = div - 1;
  439. t->converted = 1;
  440. return 0;
  441. }
  442. /* xxx FIX module selection missing */
  443. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  444. unsigned hs_pulse_time, unsigned vs_pulse_time,
  445. int hs_pol_inv, int vs_pol_inv, int extif_div)
  446. {
  447. int hs, vs;
  448. int min;
  449. u32 l;
  450. hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
  451. vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
  452. if (hs < 2)
  453. return -EDOM;
  454. if (mode == OMAP_DSS_RFBI_TE_MODE_2)
  455. min = 2;
  456. else /* OMAP_DSS_RFBI_TE_MODE_1 */
  457. min = 4;
  458. if (vs < min)
  459. return -EDOM;
  460. if (vs == hs)
  461. return -EINVAL;
  462. rfbi.te_mode = mode;
  463. DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
  464. mode, hs, vs, hs_pol_inv, vs_pol_inv);
  465. rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
  466. rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
  467. l = rfbi_read_reg(RFBI_CONFIG(0));
  468. if (hs_pol_inv)
  469. l &= ~(1 << 21);
  470. else
  471. l |= 1 << 21;
  472. if (vs_pol_inv)
  473. l &= ~(1 << 20);
  474. else
  475. l |= 1 << 20;
  476. return 0;
  477. }
  478. EXPORT_SYMBOL(omap_rfbi_setup_te);
  479. /* xxx FIX module selection missing */
  480. int omap_rfbi_enable_te(bool enable, unsigned line)
  481. {
  482. u32 l;
  483. DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
  484. if (line > (1 << 11) - 1)
  485. return -EINVAL;
  486. l = rfbi_read_reg(RFBI_CONFIG(0));
  487. l &= ~(0x3 << 2);
  488. if (enable) {
  489. rfbi.te_enabled = 1;
  490. l |= rfbi.te_mode << 2;
  491. } else
  492. rfbi.te_enabled = 0;
  493. rfbi_write_reg(RFBI_CONFIG(0), l);
  494. rfbi_write_reg(RFBI_LINE_NUMBER, line);
  495. return 0;
  496. }
  497. EXPORT_SYMBOL(omap_rfbi_enable_te);
  498. static int rfbi_configure(int rfbi_module, int bpp, int lines)
  499. {
  500. u32 l;
  501. int cycle1 = 0, cycle2 = 0, cycle3 = 0;
  502. enum omap_rfbi_cycleformat cycleformat;
  503. enum omap_rfbi_datatype datatype;
  504. enum omap_rfbi_parallelmode parallelmode;
  505. switch (bpp) {
  506. case 12:
  507. datatype = OMAP_DSS_RFBI_DATATYPE_12;
  508. break;
  509. case 16:
  510. datatype = OMAP_DSS_RFBI_DATATYPE_16;
  511. break;
  512. case 18:
  513. datatype = OMAP_DSS_RFBI_DATATYPE_18;
  514. break;
  515. case 24:
  516. datatype = OMAP_DSS_RFBI_DATATYPE_24;
  517. break;
  518. default:
  519. BUG();
  520. return 1;
  521. }
  522. rfbi.datatype = datatype;
  523. switch (lines) {
  524. case 8:
  525. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
  526. break;
  527. case 9:
  528. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
  529. break;
  530. case 12:
  531. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
  532. break;
  533. case 16:
  534. parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
  535. break;
  536. default:
  537. BUG();
  538. return 1;
  539. }
  540. rfbi.parallelmode = parallelmode;
  541. if ((bpp % lines) == 0) {
  542. switch (bpp / lines) {
  543. case 1:
  544. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
  545. break;
  546. case 2:
  547. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
  548. break;
  549. case 3:
  550. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
  551. break;
  552. default:
  553. BUG();
  554. return 1;
  555. }
  556. } else if ((2 * bpp % lines) == 0) {
  557. if ((2 * bpp / lines) == 3)
  558. cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
  559. else {
  560. BUG();
  561. return 1;
  562. }
  563. } else {
  564. BUG();
  565. return 1;
  566. }
  567. switch (cycleformat) {
  568. case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
  569. cycle1 = lines;
  570. break;
  571. case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
  572. cycle1 = lines;
  573. cycle2 = lines;
  574. break;
  575. case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
  576. cycle1 = lines;
  577. cycle2 = lines;
  578. cycle3 = lines;
  579. break;
  580. case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
  581. cycle1 = lines;
  582. cycle2 = (lines / 2) | ((lines / 2) << 16);
  583. cycle3 = (lines << 16);
  584. break;
  585. }
  586. REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
  587. l = 0;
  588. l |= FLD_VAL(parallelmode, 1, 0);
  589. l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
  590. l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
  591. l |= FLD_VAL(datatype, 6, 5);
  592. /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
  593. l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
  594. l |= FLD_VAL(cycleformat, 10, 9);
  595. l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
  596. l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
  597. l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
  598. l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
  599. l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
  600. l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
  601. l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
  602. rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
  603. rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
  604. rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
  605. rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
  606. l = rfbi_read_reg(RFBI_CONTROL);
  607. l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
  608. l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
  609. rfbi_write_reg(RFBI_CONTROL, l);
  610. DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
  611. bpp, lines, cycle1, cycle2, cycle3);
  612. return 0;
  613. }
  614. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  615. int data_lines)
  616. {
  617. return rfbi_configure(dssdev->phy.rfbi.channel, pixel_size, data_lines);
  618. }
  619. EXPORT_SYMBOL(omap_rfbi_configure);
  620. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  621. u16 *x, u16 *y, u16 *w, u16 *h)
  622. {
  623. u16 dw, dh;
  624. dssdev->driver->get_resolution(dssdev, &dw, &dh);
  625. if (*x > dw || *y > dh)
  626. return -EINVAL;
  627. if (*x + *w > dw)
  628. return -EINVAL;
  629. if (*y + *h > dh)
  630. return -EINVAL;
  631. if (*w == 1)
  632. return -EINVAL;
  633. if (*w == 0 || *h == 0)
  634. return -EINVAL;
  635. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  636. dss_setup_partial_planes(dssdev, x, y, w, h, true);
  637. dispc_set_lcd_size(dssdev->manager->id, *w, *h);
  638. }
  639. return 0;
  640. }
  641. EXPORT_SYMBOL(omap_rfbi_prepare_update);
  642. int omap_rfbi_update(struct omap_dss_device *dssdev,
  643. u16 x, u16 y, u16 w, u16 h,
  644. void (*callback)(void *), void *data)
  645. {
  646. if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
  647. rfbi_transfer_area(dssdev, w, h, callback, data);
  648. } else {
  649. struct omap_overlay *ovl;
  650. void __iomem *addr;
  651. int scr_width;
  652. ovl = dssdev->manager->overlays[0];
  653. scr_width = ovl->info.screen_width;
  654. addr = ovl->info.vaddr;
  655. omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
  656. callback(data);
  657. }
  658. return 0;
  659. }
  660. EXPORT_SYMBOL(omap_rfbi_update);
  661. void rfbi_dump_regs(struct seq_file *s)
  662. {
  663. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
  664. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  665. DUMPREG(RFBI_REVISION);
  666. DUMPREG(RFBI_SYSCONFIG);
  667. DUMPREG(RFBI_SYSSTATUS);
  668. DUMPREG(RFBI_CONTROL);
  669. DUMPREG(RFBI_PIXEL_CNT);
  670. DUMPREG(RFBI_LINE_NUMBER);
  671. DUMPREG(RFBI_CMD);
  672. DUMPREG(RFBI_PARAM);
  673. DUMPREG(RFBI_DATA);
  674. DUMPREG(RFBI_READ);
  675. DUMPREG(RFBI_STATUS);
  676. DUMPREG(RFBI_CONFIG(0));
  677. DUMPREG(RFBI_ONOFF_TIME(0));
  678. DUMPREG(RFBI_CYCLE_TIME(0));
  679. DUMPREG(RFBI_DATA_CYCLE1(0));
  680. DUMPREG(RFBI_DATA_CYCLE2(0));
  681. DUMPREG(RFBI_DATA_CYCLE3(0));
  682. DUMPREG(RFBI_CONFIG(1));
  683. DUMPREG(RFBI_ONOFF_TIME(1));
  684. DUMPREG(RFBI_CYCLE_TIME(1));
  685. DUMPREG(RFBI_DATA_CYCLE1(1));
  686. DUMPREG(RFBI_DATA_CYCLE2(1));
  687. DUMPREG(RFBI_DATA_CYCLE3(1));
  688. DUMPREG(RFBI_VSYNC_WIDTH);
  689. DUMPREG(RFBI_HSYNC_WIDTH);
  690. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  691. #undef DUMPREG
  692. }
  693. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
  694. {
  695. int r;
  696. rfbi_enable_clocks(1);
  697. r = omap_dss_start_device(dssdev);
  698. if (r) {
  699. DSSERR("failed to start device\n");
  700. goto err0;
  701. }
  702. r = omap_dispc_register_isr(framedone_callback, NULL,
  703. DISPC_IRQ_FRAMEDONE);
  704. if (r) {
  705. DSSERR("can't get FRAMEDONE irq\n");
  706. goto err1;
  707. }
  708. dispc_set_lcd_display_type(dssdev->manager->id,
  709. OMAP_DSS_LCD_DISPLAY_TFT);
  710. dispc_set_parallel_interface_mode(dssdev->manager->id,
  711. OMAP_DSS_PARALLELMODE_RFBI);
  712. dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
  713. rfbi_configure(dssdev->phy.rfbi.channel,
  714. dssdev->ctrl.pixel_size,
  715. dssdev->phy.rfbi.data_lines);
  716. rfbi_set_timings(dssdev->phy.rfbi.channel,
  717. &dssdev->ctrl.rfbi_timings);
  718. return 0;
  719. err1:
  720. omap_dss_stop_device(dssdev);
  721. err0:
  722. return r;
  723. }
  724. EXPORT_SYMBOL(omapdss_rfbi_display_enable);
  725. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
  726. {
  727. omap_dispc_unregister_isr(framedone_callback, NULL,
  728. DISPC_IRQ_FRAMEDONE);
  729. omap_dss_stop_device(dssdev);
  730. rfbi_enable_clocks(0);
  731. }
  732. EXPORT_SYMBOL(omapdss_rfbi_display_disable);
  733. int rfbi_init_display(struct omap_dss_device *dssdev)
  734. {
  735. rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
  736. dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
  737. return 0;
  738. }
  739. /* RFBI HW IP initialisation */
  740. static int omap_rfbihw_probe(struct platform_device *pdev)
  741. {
  742. u32 rev;
  743. u32 l;
  744. struct resource *rfbi_mem;
  745. rfbi.pdev = pdev;
  746. sema_init(&rfbi.bus_lock, 1);
  747. rfbi_mem = platform_get_resource(rfbi.pdev, IORESOURCE_MEM, 0);
  748. if (!rfbi_mem) {
  749. DSSERR("can't get IORESOURCE_MEM RFBI\n");
  750. return -EINVAL;
  751. }
  752. rfbi.base = ioremap(rfbi_mem->start, resource_size(rfbi_mem));
  753. if (!rfbi.base) {
  754. DSSERR("can't ioremap RFBI\n");
  755. return -ENOMEM;
  756. }
  757. rfbi_enable_clocks(1);
  758. msleep(10);
  759. rfbi.l4_khz = dss_clk_get_rate(DSS_CLK_ICK) / 1000;
  760. /* Enable autoidle and smart-idle */
  761. l = rfbi_read_reg(RFBI_SYSCONFIG);
  762. l |= (1 << 0) | (2 << 3);
  763. rfbi_write_reg(RFBI_SYSCONFIG, l);
  764. rev = rfbi_read_reg(RFBI_REVISION);
  765. dev_dbg(&pdev->dev, "OMAP RFBI rev %d.%d\n",
  766. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  767. rfbi_enable_clocks(0);
  768. return 0;
  769. }
  770. static int omap_rfbihw_remove(struct platform_device *pdev)
  771. {
  772. iounmap(rfbi.base);
  773. return 0;
  774. }
  775. static struct platform_driver omap_rfbihw_driver = {
  776. .probe = omap_rfbihw_probe,
  777. .remove = omap_rfbihw_remove,
  778. .driver = {
  779. .name = "omapdss_rfbi",
  780. .owner = THIS_MODULE,
  781. },
  782. };
  783. int rfbi_init_platform_driver(void)
  784. {
  785. return platform_driver_register(&omap_rfbihw_driver);
  786. }
  787. void rfbi_uninit_platform_driver(void)
  788. {
  789. return platform_driver_unregister(&omap_rfbihw_driver);
  790. }