dispc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. /* DISPC overlay registers */
  38. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  39. DISPC_BA0_OFFSET(n))
  40. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  41. DISPC_BA1_OFFSET(n))
  42. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA0_UV_OFFSET(n))
  44. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA1_UV_OFFSET(n))
  46. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_POS_OFFSET(n))
  48. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_SIZE_OFFSET(n))
  50. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_ATTR_OFFSET(n))
  52. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_ATTR2_OFFSET(n))
  54. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_FIFO_THRESH_OFFSET(n))
  56. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  58. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_ROW_INC_OFFSET(n))
  60. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_PIX_INC_OFFSET(n))
  62. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_WINDOW_SKIP_OFFSET(n))
  64. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_TABLE_BA_OFFSET(n))
  66. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_FIR_OFFSET(n))
  68. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_FIR2_OFFSET(n))
  70. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_PIC_SIZE_OFFSET(n))
  72. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_ACCU0_OFFSET(n))
  74. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_ACCU1_OFFSET(n))
  76. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU2_0_OFFSET(n))
  78. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU2_1_OFFSET(n))
  80. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  81. DISPC_FIR_COEF_H_OFFSET(n, i))
  82. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  83. DISPC_FIR_COEF_HV_OFFSET(n, i))
  84. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_H2_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  88. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_CONV_COEF_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_V_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_V2_OFFSET(n, i))
  94. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  95. DISPC_PRELOAD_OFFSET(n))
  96. /* DISPC manager/channel specific registers */
  97. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  98. {
  99. switch (channel) {
  100. case OMAP_DSS_CHANNEL_LCD:
  101. return 0x004C;
  102. case OMAP_DSS_CHANNEL_DIGIT:
  103. return 0x0050;
  104. case OMAP_DSS_CHANNEL_LCD2:
  105. return 0x03AC;
  106. default:
  107. BUG();
  108. }
  109. }
  110. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  111. {
  112. switch (channel) {
  113. case OMAP_DSS_CHANNEL_LCD:
  114. return 0x0054;
  115. case OMAP_DSS_CHANNEL_DIGIT:
  116. return 0x0058;
  117. case OMAP_DSS_CHANNEL_LCD2:
  118. return 0x03B0;
  119. default:
  120. BUG();
  121. }
  122. }
  123. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  124. {
  125. switch (channel) {
  126. case OMAP_DSS_CHANNEL_LCD:
  127. return 0x0064;
  128. case OMAP_DSS_CHANNEL_DIGIT:
  129. BUG();
  130. case OMAP_DSS_CHANNEL_LCD2:
  131. return 0x0400;
  132. default:
  133. BUG();
  134. }
  135. }
  136. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  137. {
  138. switch (channel) {
  139. case OMAP_DSS_CHANNEL_LCD:
  140. return 0x0068;
  141. case OMAP_DSS_CHANNEL_DIGIT:
  142. BUG();
  143. case OMAP_DSS_CHANNEL_LCD2:
  144. return 0x0404;
  145. default:
  146. BUG();
  147. }
  148. }
  149. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  150. {
  151. switch (channel) {
  152. case OMAP_DSS_CHANNEL_LCD:
  153. return 0x006C;
  154. case OMAP_DSS_CHANNEL_DIGIT:
  155. BUG();
  156. case OMAP_DSS_CHANNEL_LCD2:
  157. return 0x0408;
  158. default:
  159. BUG();
  160. }
  161. }
  162. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  163. {
  164. switch (channel) {
  165. case OMAP_DSS_CHANNEL_LCD:
  166. return 0x0070;
  167. case OMAP_DSS_CHANNEL_DIGIT:
  168. BUG();
  169. case OMAP_DSS_CHANNEL_LCD2:
  170. return 0x040C;
  171. default:
  172. BUG();
  173. }
  174. }
  175. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  176. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  177. {
  178. switch (channel) {
  179. case OMAP_DSS_CHANNEL_LCD:
  180. return 0x007C;
  181. case OMAP_DSS_CHANNEL_DIGIT:
  182. return 0x0078;
  183. case OMAP_DSS_CHANNEL_LCD2:
  184. return 0x03CC;
  185. default:
  186. BUG();
  187. }
  188. }
  189. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  190. {
  191. switch (channel) {
  192. case OMAP_DSS_CHANNEL_LCD:
  193. return 0x01D4;
  194. case OMAP_DSS_CHANNEL_DIGIT:
  195. BUG();
  196. case OMAP_DSS_CHANNEL_LCD2:
  197. return 0x03C0;
  198. default:
  199. BUG();
  200. }
  201. }
  202. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  203. {
  204. switch (channel) {
  205. case OMAP_DSS_CHANNEL_LCD:
  206. return 0x01D8;
  207. case OMAP_DSS_CHANNEL_DIGIT:
  208. BUG();
  209. case OMAP_DSS_CHANNEL_LCD2:
  210. return 0x03C4;
  211. default:
  212. BUG();
  213. }
  214. }
  215. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  216. {
  217. switch (channel) {
  218. case OMAP_DSS_CHANNEL_LCD:
  219. return 0x01DC;
  220. case OMAP_DSS_CHANNEL_DIGIT:
  221. BUG();
  222. case OMAP_DSS_CHANNEL_LCD2:
  223. return 0x03C8;
  224. default:
  225. BUG();
  226. }
  227. }
  228. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  229. {
  230. switch (channel) {
  231. case OMAP_DSS_CHANNEL_LCD:
  232. return 0x0220;
  233. case OMAP_DSS_CHANNEL_DIGIT:
  234. BUG();
  235. case OMAP_DSS_CHANNEL_LCD2:
  236. return 0x03BC;
  237. default:
  238. BUG();
  239. }
  240. }
  241. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  242. {
  243. switch (channel) {
  244. case OMAP_DSS_CHANNEL_LCD:
  245. return 0x0224;
  246. case OMAP_DSS_CHANNEL_DIGIT:
  247. BUG();
  248. case OMAP_DSS_CHANNEL_LCD2:
  249. return 0x03B8;
  250. default:
  251. BUG();
  252. }
  253. }
  254. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  255. {
  256. switch (channel) {
  257. case OMAP_DSS_CHANNEL_LCD:
  258. return 0x0228;
  259. case OMAP_DSS_CHANNEL_DIGIT:
  260. BUG();
  261. case OMAP_DSS_CHANNEL_LCD2:
  262. return 0x03B4;
  263. default:
  264. BUG();
  265. }
  266. }
  267. /* DISPC overlay register base addresses */
  268. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  269. {
  270. switch (plane) {
  271. case OMAP_DSS_GFX:
  272. return 0x0080;
  273. case OMAP_DSS_VIDEO1:
  274. return 0x00BC;
  275. case OMAP_DSS_VIDEO2:
  276. return 0x014C;
  277. default:
  278. BUG();
  279. }
  280. }
  281. /* DISPC overlay register offsets */
  282. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  283. {
  284. switch (plane) {
  285. case OMAP_DSS_GFX:
  286. case OMAP_DSS_VIDEO1:
  287. case OMAP_DSS_VIDEO2:
  288. return 0x0000;
  289. default:
  290. BUG();
  291. }
  292. }
  293. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  294. {
  295. switch (plane) {
  296. case OMAP_DSS_GFX:
  297. case OMAP_DSS_VIDEO1:
  298. case OMAP_DSS_VIDEO2:
  299. return 0x0004;
  300. default:
  301. BUG();
  302. }
  303. }
  304. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  305. {
  306. switch (plane) {
  307. case OMAP_DSS_GFX:
  308. BUG();
  309. case OMAP_DSS_VIDEO1:
  310. return 0x0544;
  311. case OMAP_DSS_VIDEO2:
  312. return 0x04BC;
  313. default:
  314. BUG();
  315. }
  316. }
  317. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  318. {
  319. switch (plane) {
  320. case OMAP_DSS_GFX:
  321. BUG();
  322. case OMAP_DSS_VIDEO1:
  323. return 0x0548;
  324. case OMAP_DSS_VIDEO2:
  325. return 0x04C0;
  326. default:
  327. BUG();
  328. }
  329. }
  330. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  331. {
  332. switch (plane) {
  333. case OMAP_DSS_GFX:
  334. case OMAP_DSS_VIDEO1:
  335. case OMAP_DSS_VIDEO2:
  336. return 0x0008;
  337. default:
  338. BUG();
  339. }
  340. }
  341. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  342. {
  343. switch (plane) {
  344. case OMAP_DSS_GFX:
  345. case OMAP_DSS_VIDEO1:
  346. case OMAP_DSS_VIDEO2:
  347. return 0x000C;
  348. default:
  349. BUG();
  350. }
  351. }
  352. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  353. {
  354. switch (plane) {
  355. case OMAP_DSS_GFX:
  356. return 0x0020;
  357. case OMAP_DSS_VIDEO1:
  358. case OMAP_DSS_VIDEO2:
  359. return 0x0010;
  360. default:
  361. BUG();
  362. }
  363. }
  364. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  365. {
  366. switch (plane) {
  367. case OMAP_DSS_GFX:
  368. BUG();
  369. case OMAP_DSS_VIDEO1:
  370. return 0x0568;
  371. case OMAP_DSS_VIDEO2:
  372. return 0x04DC;
  373. default:
  374. BUG();
  375. }
  376. }
  377. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  378. {
  379. switch (plane) {
  380. case OMAP_DSS_GFX:
  381. return 0x0024;
  382. case OMAP_DSS_VIDEO1:
  383. case OMAP_DSS_VIDEO2:
  384. return 0x0014;
  385. default:
  386. BUG();
  387. }
  388. }
  389. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  390. {
  391. switch (plane) {
  392. case OMAP_DSS_GFX:
  393. return 0x0028;
  394. case OMAP_DSS_VIDEO1:
  395. case OMAP_DSS_VIDEO2:
  396. return 0x0018;
  397. default:
  398. BUG();
  399. }
  400. }
  401. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  402. {
  403. switch (plane) {
  404. case OMAP_DSS_GFX:
  405. return 0x002C;
  406. case OMAP_DSS_VIDEO1:
  407. case OMAP_DSS_VIDEO2:
  408. return 0x001C;
  409. default:
  410. BUG();
  411. }
  412. }
  413. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  414. {
  415. switch (plane) {
  416. case OMAP_DSS_GFX:
  417. return 0x0030;
  418. case OMAP_DSS_VIDEO1:
  419. case OMAP_DSS_VIDEO2:
  420. return 0x0020;
  421. default:
  422. BUG();
  423. }
  424. }
  425. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  426. {
  427. switch (plane) {
  428. case OMAP_DSS_GFX:
  429. return 0x0034;
  430. case OMAP_DSS_VIDEO1:
  431. case OMAP_DSS_VIDEO2:
  432. BUG();
  433. default:
  434. BUG();
  435. }
  436. }
  437. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  438. {
  439. switch (plane) {
  440. case OMAP_DSS_GFX:
  441. return 0x0038;
  442. case OMAP_DSS_VIDEO1:
  443. case OMAP_DSS_VIDEO2:
  444. BUG();
  445. default:
  446. BUG();
  447. }
  448. }
  449. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  450. {
  451. switch (plane) {
  452. case OMAP_DSS_GFX:
  453. BUG();
  454. case OMAP_DSS_VIDEO1:
  455. case OMAP_DSS_VIDEO2:
  456. return 0x0024;
  457. default:
  458. BUG();
  459. }
  460. }
  461. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  462. {
  463. switch (plane) {
  464. case OMAP_DSS_GFX:
  465. BUG();
  466. case OMAP_DSS_VIDEO1:
  467. return 0x0580;
  468. case OMAP_DSS_VIDEO2:
  469. return 0x055C;
  470. default:
  471. BUG();
  472. }
  473. }
  474. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  475. {
  476. switch (plane) {
  477. case OMAP_DSS_GFX:
  478. BUG();
  479. case OMAP_DSS_VIDEO1:
  480. case OMAP_DSS_VIDEO2:
  481. return 0x0028;
  482. default:
  483. BUG();
  484. }
  485. }
  486. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  487. {
  488. switch (plane) {
  489. case OMAP_DSS_GFX:
  490. BUG();
  491. case OMAP_DSS_VIDEO1:
  492. case OMAP_DSS_VIDEO2:
  493. return 0x002C;
  494. default:
  495. BUG();
  496. }
  497. }
  498. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  499. {
  500. switch (plane) {
  501. case OMAP_DSS_GFX:
  502. BUG();
  503. case OMAP_DSS_VIDEO1:
  504. return 0x0584;
  505. case OMAP_DSS_VIDEO2:
  506. return 0x0560;
  507. default:
  508. BUG();
  509. }
  510. }
  511. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  512. {
  513. switch (plane) {
  514. case OMAP_DSS_GFX:
  515. BUG();
  516. case OMAP_DSS_VIDEO1:
  517. case OMAP_DSS_VIDEO2:
  518. return 0x0030;
  519. default:
  520. BUG();
  521. }
  522. }
  523. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  524. {
  525. switch (plane) {
  526. case OMAP_DSS_GFX:
  527. BUG();
  528. case OMAP_DSS_VIDEO1:
  529. return 0x0588;
  530. case OMAP_DSS_VIDEO2:
  531. return 0x0564;
  532. default:
  533. BUG();
  534. }
  535. }
  536. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  537. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  538. {
  539. switch (plane) {
  540. case OMAP_DSS_GFX:
  541. BUG();
  542. case OMAP_DSS_VIDEO1:
  543. case OMAP_DSS_VIDEO2:
  544. return 0x0034 + i * 0x8;
  545. default:
  546. BUG();
  547. }
  548. }
  549. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  550. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  551. {
  552. switch (plane) {
  553. case OMAP_DSS_GFX:
  554. BUG();
  555. case OMAP_DSS_VIDEO1:
  556. return 0x058C + i * 0x8;
  557. case OMAP_DSS_VIDEO2:
  558. return 0x0568 + i * 0x8;
  559. default:
  560. BUG();
  561. }
  562. }
  563. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  564. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  565. {
  566. switch (plane) {
  567. case OMAP_DSS_GFX:
  568. BUG();
  569. case OMAP_DSS_VIDEO1:
  570. case OMAP_DSS_VIDEO2:
  571. return 0x0038 + i * 0x8;
  572. default:
  573. BUG();
  574. }
  575. }
  576. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  577. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  578. {
  579. switch (plane) {
  580. case OMAP_DSS_GFX:
  581. BUG();
  582. case OMAP_DSS_VIDEO1:
  583. return 0x0590 + i * 8;
  584. case OMAP_DSS_VIDEO2:
  585. return 0x056C + i * 0x8;
  586. default:
  587. BUG();
  588. }
  589. }
  590. /* coef index i = {0, 1, 2, 3, 4,} */
  591. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  592. {
  593. switch (plane) {
  594. case OMAP_DSS_GFX:
  595. BUG();
  596. case OMAP_DSS_VIDEO1:
  597. case OMAP_DSS_VIDEO2:
  598. return 0x0074 + i * 0x4;
  599. default:
  600. BUG();
  601. }
  602. }
  603. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  604. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  605. {
  606. switch (plane) {
  607. case OMAP_DSS_GFX:
  608. BUG();
  609. case OMAP_DSS_VIDEO1:
  610. return 0x0124 + i * 0x4;
  611. case OMAP_DSS_VIDEO2:
  612. return 0x00B4 + i * 0x4;
  613. default:
  614. BUG();
  615. }
  616. }
  617. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  618. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  619. {
  620. switch (plane) {
  621. case OMAP_DSS_GFX:
  622. BUG();
  623. case OMAP_DSS_VIDEO1:
  624. return 0x05CC + i * 0x4;
  625. case OMAP_DSS_VIDEO2:
  626. return 0x05A8 + i * 0x4;
  627. default:
  628. BUG();
  629. }
  630. }
  631. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  632. {
  633. switch (plane) {
  634. case OMAP_DSS_GFX:
  635. return 0x01AC;
  636. case OMAP_DSS_VIDEO1:
  637. return 0x0174;
  638. case OMAP_DSS_VIDEO2:
  639. return 0x00E8;
  640. default:
  641. BUG();
  642. }
  643. }
  644. #endif