am35x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /*
  2. * Texas Instruments AM35x "glue layer"
  3. *
  4. * Copyright (c) 2010, by Texas Instruments
  5. *
  6. * Based on the DA8xx "glue layer" code.
  7. * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/clk.h>
  30. #include <linux/io.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/dma-mapping.h>
  33. #include <plat/usb.h>
  34. #include "musb_core.h"
  35. /*
  36. * AM35x specific definitions
  37. */
  38. /* USB 2.0 OTG module registers */
  39. #define USB_REVISION_REG 0x00
  40. #define USB_CTRL_REG 0x04
  41. #define USB_STAT_REG 0x08
  42. #define USB_EMULATION_REG 0x0c
  43. /* 0x10 Reserved */
  44. #define USB_AUTOREQ_REG 0x14
  45. #define USB_SRP_FIX_TIME_REG 0x18
  46. #define USB_TEARDOWN_REG 0x1c
  47. #define EP_INTR_SRC_REG 0x20
  48. #define EP_INTR_SRC_SET_REG 0x24
  49. #define EP_INTR_SRC_CLEAR_REG 0x28
  50. #define EP_INTR_MASK_REG 0x2c
  51. #define EP_INTR_MASK_SET_REG 0x30
  52. #define EP_INTR_MASK_CLEAR_REG 0x34
  53. #define EP_INTR_SRC_MASKED_REG 0x38
  54. #define CORE_INTR_SRC_REG 0x40
  55. #define CORE_INTR_SRC_SET_REG 0x44
  56. #define CORE_INTR_SRC_CLEAR_REG 0x48
  57. #define CORE_INTR_MASK_REG 0x4c
  58. #define CORE_INTR_MASK_SET_REG 0x50
  59. #define CORE_INTR_MASK_CLEAR_REG 0x54
  60. #define CORE_INTR_SRC_MASKED_REG 0x58
  61. /* 0x5c Reserved */
  62. #define USB_END_OF_INTR_REG 0x60
  63. /* Control register bits */
  64. #define AM35X_SOFT_RESET_MASK 1
  65. /* USB interrupt register bits */
  66. #define AM35X_INTR_USB_SHIFT 16
  67. #define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
  68. #define AM35X_INTR_DRVVBUS 0x100
  69. #define AM35X_INTR_RX_SHIFT 16
  70. #define AM35X_INTR_TX_SHIFT 0
  71. #define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
  72. #define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
  73. #define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
  74. #define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
  75. #define USB_MENTOR_CORE_OFFSET 0x400
  76. struct am35x_glue {
  77. struct device *dev;
  78. struct platform_device *musb;
  79. struct clk *phy_clk;
  80. struct clk *clk;
  81. };
  82. #define glue_to_musb(g) platform_get_drvdata(g->musb)
  83. /*
  84. * am35x_musb_enable - enable interrupts
  85. */
  86. static void am35x_musb_enable(struct musb *musb)
  87. {
  88. void __iomem *reg_base = musb->ctrl_base;
  89. u32 epmask;
  90. /* Workaround: setup IRQs through both register sets. */
  91. epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
  92. ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
  93. musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
  94. musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
  95. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  96. if (is_otg_enabled(musb))
  97. musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
  98. AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
  99. }
  100. /*
  101. * am35x_musb_disable - disable HDRC and flush interrupts
  102. */
  103. static void am35x_musb_disable(struct musb *musb)
  104. {
  105. void __iomem *reg_base = musb->ctrl_base;
  106. musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
  107. musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
  108. AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
  109. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  110. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  111. }
  112. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  113. #define portstate(stmt) stmt
  114. #else
  115. #define portstate(stmt)
  116. #endif
  117. static void am35x_musb_set_vbus(struct musb *musb, int is_on)
  118. {
  119. WARN_ON(is_on && is_peripheral_active(musb));
  120. }
  121. #define POLL_SECONDS 2
  122. static struct timer_list otg_workaround;
  123. static void otg_timer(unsigned long _musb)
  124. {
  125. struct musb *musb = (void *)_musb;
  126. void __iomem *mregs = musb->mregs;
  127. u8 devctl;
  128. unsigned long flags;
  129. /*
  130. * We poll because AM35x's won't expose several OTG-critical
  131. * status change events (from the transceiver) otherwise.
  132. */
  133. devctl = musb_readb(mregs, MUSB_DEVCTL);
  134. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  135. otg_state_string(musb->xceiv->state));
  136. spin_lock_irqsave(&musb->lock, flags);
  137. switch (musb->xceiv->state) {
  138. case OTG_STATE_A_WAIT_BCON:
  139. devctl &= ~MUSB_DEVCTL_SESSION;
  140. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  141. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  142. if (devctl & MUSB_DEVCTL_BDEVICE) {
  143. musb->xceiv->state = OTG_STATE_B_IDLE;
  144. MUSB_DEV_MODE(musb);
  145. } else {
  146. musb->xceiv->state = OTG_STATE_A_IDLE;
  147. MUSB_HST_MODE(musb);
  148. }
  149. break;
  150. case OTG_STATE_A_WAIT_VFALL:
  151. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  152. musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
  153. MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
  154. break;
  155. case OTG_STATE_B_IDLE:
  156. if (!is_peripheral_enabled(musb))
  157. break;
  158. devctl = musb_readb(mregs, MUSB_DEVCTL);
  159. if (devctl & MUSB_DEVCTL_BDEVICE)
  160. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  161. else
  162. musb->xceiv->state = OTG_STATE_A_IDLE;
  163. break;
  164. default:
  165. break;
  166. }
  167. spin_unlock_irqrestore(&musb->lock, flags);
  168. }
  169. static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
  170. {
  171. static unsigned long last_timer;
  172. if (!is_otg_enabled(musb))
  173. return;
  174. if (timeout == 0)
  175. timeout = jiffies + msecs_to_jiffies(3);
  176. /* Never idle if active, or when VBUS timeout is not set as host */
  177. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  178. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  179. dev_dbg(musb->controller, "%s active, deleting timer\n",
  180. otg_state_string(musb->xceiv->state));
  181. del_timer(&otg_workaround);
  182. last_timer = jiffies;
  183. return;
  184. }
  185. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  186. dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
  187. return;
  188. }
  189. last_timer = timeout;
  190. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  191. otg_state_string(musb->xceiv->state),
  192. jiffies_to_msecs(timeout - jiffies));
  193. mod_timer(&otg_workaround, timeout);
  194. }
  195. static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
  196. {
  197. struct musb *musb = hci;
  198. void __iomem *reg_base = musb->ctrl_base;
  199. struct device *dev = musb->controller;
  200. struct musb_hdrc_platform_data *plat = dev->platform_data;
  201. struct omap_musb_board_data *data = plat->board_data;
  202. unsigned long flags;
  203. irqreturn_t ret = IRQ_NONE;
  204. u32 epintr, usbintr;
  205. spin_lock_irqsave(&musb->lock, flags);
  206. /* Get endpoint interrupts */
  207. epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
  208. if (epintr) {
  209. musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
  210. musb->int_rx =
  211. (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
  212. musb->int_tx =
  213. (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
  214. }
  215. /* Get usb core interrupts */
  216. usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
  217. if (!usbintr && !epintr)
  218. goto eoi;
  219. if (usbintr) {
  220. musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
  221. musb->int_usb =
  222. (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
  223. }
  224. /*
  225. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  226. * AM35x's missing ID change IRQ. We need an ID change IRQ to
  227. * switch appropriately between halves of the OTG state machine.
  228. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  229. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  230. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  231. */
  232. if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
  233. int drvvbus = musb_readl(reg_base, USB_STAT_REG);
  234. void __iomem *mregs = musb->mregs;
  235. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  236. int err;
  237. err = is_host_enabled(musb) && (musb->int_usb &
  238. MUSB_INTR_VBUSERROR);
  239. if (err) {
  240. /*
  241. * The Mentor core doesn't debounce VBUS as needed
  242. * to cope with device connect current spikes. This
  243. * means it's not uncommon for bus-powered devices
  244. * to get VBUS errors during enumeration.
  245. *
  246. * This is a workaround, but newer RTL from Mentor
  247. * seems to allow a better one: "re"-starting sessions
  248. * without waiting for VBUS to stop registering in
  249. * devctl.
  250. */
  251. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  252. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  253. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  254. WARNING("VBUS error workaround (delay coming)\n");
  255. } else if (is_host_enabled(musb) && drvvbus) {
  256. MUSB_HST_MODE(musb);
  257. musb->xceiv->default_a = 1;
  258. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  259. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  260. del_timer(&otg_workaround);
  261. } else {
  262. musb->is_active = 0;
  263. MUSB_DEV_MODE(musb);
  264. musb->xceiv->default_a = 0;
  265. musb->xceiv->state = OTG_STATE_B_IDLE;
  266. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  267. }
  268. /* NOTE: this must complete power-on within 100 ms. */
  269. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  270. drvvbus ? "on" : "off",
  271. otg_state_string(musb->xceiv->state),
  272. err ? " ERROR" : "",
  273. devctl);
  274. ret = IRQ_HANDLED;
  275. }
  276. if (musb->int_tx || musb->int_rx || musb->int_usb)
  277. ret |= musb_interrupt(musb);
  278. eoi:
  279. /* EOI needs to be written for the IRQ to be re-asserted. */
  280. if (ret == IRQ_HANDLED || epintr || usbintr) {
  281. /* clear level interrupt */
  282. if (data->clear_irq)
  283. data->clear_irq();
  284. /* write EOI */
  285. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  286. }
  287. /* Poll for ID change */
  288. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  289. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  290. spin_unlock_irqrestore(&musb->lock, flags);
  291. return ret;
  292. }
  293. static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
  294. {
  295. struct device *dev = musb->controller;
  296. struct musb_hdrc_platform_data *plat = dev->platform_data;
  297. struct omap_musb_board_data *data = plat->board_data;
  298. int retval = 0;
  299. if (data->set_mode)
  300. data->set_mode(musb_mode);
  301. else
  302. retval = -EIO;
  303. return retval;
  304. }
  305. static int am35x_musb_init(struct musb *musb)
  306. {
  307. struct device *dev = musb->controller;
  308. struct musb_hdrc_platform_data *plat = dev->platform_data;
  309. struct omap_musb_board_data *data = plat->board_data;
  310. void __iomem *reg_base = musb->ctrl_base;
  311. u32 rev;
  312. musb->mregs += USB_MENTOR_CORE_OFFSET;
  313. /* Returns zero if e.g. not clocked */
  314. rev = musb_readl(reg_base, USB_REVISION_REG);
  315. if (!rev)
  316. return -ENODEV;
  317. usb_nop_xceiv_register();
  318. musb->xceiv = otg_get_transceiver();
  319. if (!musb->xceiv)
  320. return -ENODEV;
  321. if (is_host_enabled(musb))
  322. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  323. /* Reset the musb */
  324. if (data->reset)
  325. data->reset();
  326. /* Reset the controller */
  327. musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
  328. /* Start the on-chip PHY and its PLL. */
  329. if (data->set_phy_power)
  330. data->set_phy_power(1);
  331. msleep(5);
  332. musb->isr = am35x_musb_interrupt;
  333. /* clear level interrupt */
  334. if (data->clear_irq)
  335. data->clear_irq();
  336. return 0;
  337. }
  338. static int am35x_musb_exit(struct musb *musb)
  339. {
  340. struct device *dev = musb->controller;
  341. struct musb_hdrc_platform_data *plat = dev->platform_data;
  342. struct omap_musb_board_data *data = plat->board_data;
  343. if (is_host_enabled(musb))
  344. del_timer_sync(&otg_workaround);
  345. /* Shutdown the on-chip PHY and its PLL. */
  346. if (data->set_phy_power)
  347. data->set_phy_power(0);
  348. otg_put_transceiver(musb->xceiv);
  349. usb_nop_xceiv_unregister();
  350. return 0;
  351. }
  352. /* AM35x supports only 32bit read operation */
  353. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  354. {
  355. void __iomem *fifo = hw_ep->fifo;
  356. u32 val;
  357. int i;
  358. /* Read for 32bit-aligned destination address */
  359. if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
  360. readsl(fifo, dst, len >> 2);
  361. dst += len & ~0x03;
  362. len &= 0x03;
  363. }
  364. /*
  365. * Now read the remaining 1 to 3 byte or complete length if
  366. * unaligned address.
  367. */
  368. if (len > 4) {
  369. for (i = 0; i < (len >> 2); i++) {
  370. *(u32 *) dst = musb_readl(fifo, 0);
  371. dst += 4;
  372. }
  373. len &= 0x03;
  374. }
  375. if (len > 0) {
  376. val = musb_readl(fifo, 0);
  377. memcpy(dst, &val, len);
  378. }
  379. }
  380. static const struct musb_platform_ops am35x_ops = {
  381. .init = am35x_musb_init,
  382. .exit = am35x_musb_exit,
  383. .enable = am35x_musb_enable,
  384. .disable = am35x_musb_disable,
  385. .set_mode = am35x_musb_set_mode,
  386. .try_idle = am35x_musb_try_idle,
  387. .set_vbus = am35x_musb_set_vbus,
  388. };
  389. static u64 am35x_dmamask = DMA_BIT_MASK(32);
  390. static int __init am35x_probe(struct platform_device *pdev)
  391. {
  392. struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
  393. struct platform_device *musb;
  394. struct am35x_glue *glue;
  395. struct clk *phy_clk;
  396. struct clk *clk;
  397. int ret = -ENOMEM;
  398. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  399. if (!glue) {
  400. dev_err(&pdev->dev, "failed to allocate glue context\n");
  401. goto err0;
  402. }
  403. musb = platform_device_alloc("musb-hdrc", -1);
  404. if (!musb) {
  405. dev_err(&pdev->dev, "failed to allocate musb device\n");
  406. goto err1;
  407. }
  408. phy_clk = clk_get(&pdev->dev, "fck");
  409. if (IS_ERR(phy_clk)) {
  410. dev_err(&pdev->dev, "failed to get PHY clock\n");
  411. ret = PTR_ERR(phy_clk);
  412. goto err2;
  413. }
  414. clk = clk_get(&pdev->dev, "ick");
  415. if (IS_ERR(clk)) {
  416. dev_err(&pdev->dev, "failed to get clock\n");
  417. ret = PTR_ERR(clk);
  418. goto err3;
  419. }
  420. ret = clk_enable(phy_clk);
  421. if (ret) {
  422. dev_err(&pdev->dev, "failed to enable PHY clock\n");
  423. goto err4;
  424. }
  425. ret = clk_enable(clk);
  426. if (ret) {
  427. dev_err(&pdev->dev, "failed to enable clock\n");
  428. goto err5;
  429. }
  430. musb->dev.parent = &pdev->dev;
  431. musb->dev.dma_mask = &am35x_dmamask;
  432. musb->dev.coherent_dma_mask = am35x_dmamask;
  433. glue->dev = &pdev->dev;
  434. glue->musb = musb;
  435. glue->phy_clk = phy_clk;
  436. glue->clk = clk;
  437. pdata->platform_ops = &am35x_ops;
  438. platform_set_drvdata(pdev, glue);
  439. ret = platform_device_add_resources(musb, pdev->resource,
  440. pdev->num_resources);
  441. if (ret) {
  442. dev_err(&pdev->dev, "failed to add resources\n");
  443. goto err6;
  444. }
  445. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  446. if (ret) {
  447. dev_err(&pdev->dev, "failed to add platform_data\n");
  448. goto err6;
  449. }
  450. ret = platform_device_add(musb);
  451. if (ret) {
  452. dev_err(&pdev->dev, "failed to register musb device\n");
  453. goto err6;
  454. }
  455. return 0;
  456. err6:
  457. clk_disable(clk);
  458. err5:
  459. clk_disable(phy_clk);
  460. err4:
  461. clk_put(clk);
  462. err3:
  463. clk_put(phy_clk);
  464. err2:
  465. platform_device_put(musb);
  466. err1:
  467. kfree(glue);
  468. err0:
  469. return ret;
  470. }
  471. static int __exit am35x_remove(struct platform_device *pdev)
  472. {
  473. struct am35x_glue *glue = platform_get_drvdata(pdev);
  474. platform_device_del(glue->musb);
  475. platform_device_put(glue->musb);
  476. clk_disable(glue->clk);
  477. clk_disable(glue->phy_clk);
  478. clk_put(glue->clk);
  479. clk_put(glue->phy_clk);
  480. kfree(glue);
  481. return 0;
  482. }
  483. #ifdef CONFIG_PM
  484. static int am35x_suspend(struct device *dev)
  485. {
  486. struct am35x_glue *glue = dev_get_drvdata(dev);
  487. struct musb_hdrc_platform_data *plat = dev->platform_data;
  488. struct omap_musb_board_data *data = plat->board_data;
  489. /* Shutdown the on-chip PHY and its PLL. */
  490. if (data->set_phy_power)
  491. data->set_phy_power(0);
  492. clk_disable(glue->phy_clk);
  493. clk_disable(glue->clk);
  494. return 0;
  495. }
  496. static int am35x_resume(struct device *dev)
  497. {
  498. struct am35x_glue *glue = dev_get_drvdata(dev);
  499. struct musb_hdrc_platform_data *plat = dev->platform_data;
  500. struct omap_musb_board_data *data = plat->board_data;
  501. int ret;
  502. /* Start the on-chip PHY and its PLL. */
  503. if (data->set_phy_power)
  504. data->set_phy_power(1);
  505. ret = clk_enable(glue->phy_clk);
  506. if (ret) {
  507. dev_err(dev, "failed to enable PHY clock\n");
  508. return ret;
  509. }
  510. ret = clk_enable(glue->clk);
  511. if (ret) {
  512. dev_err(dev, "failed to enable clock\n");
  513. return ret;
  514. }
  515. return 0;
  516. }
  517. static struct dev_pm_ops am35x_pm_ops = {
  518. .suspend = am35x_suspend,
  519. .resume = am35x_resume,
  520. };
  521. #define DEV_PM_OPS &am35x_pm_ops
  522. #else
  523. #define DEV_PM_OPS NULL
  524. #endif
  525. static struct platform_driver am35x_driver = {
  526. .remove = __exit_p(am35x_remove),
  527. .driver = {
  528. .name = "musb-am35x",
  529. .pm = DEV_PM_OPS,
  530. },
  531. };
  532. MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
  533. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  534. MODULE_LICENSE("GPL v2");
  535. static int __init am35x_init(void)
  536. {
  537. return platform_driver_probe(&am35x_driver, am35x_probe);
  538. }
  539. subsys_initcall(am35x_init);
  540. static void __exit am35x_exit(void)
  541. {
  542. platform_driver_unregister(&am35x_driver);
  543. }
  544. module_exit(am35x_exit);