fsl_udc_core.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778
  1. /*
  2. * Copyright (C) 2004-2007,2011 Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * Author: Li Yang <leoli@freescale.com>
  6. * Jiang Bo <tanya.jiang@freescale.com>
  7. *
  8. * Description:
  9. * Freescale high-speed USB SOC DR module device controller driver.
  10. * This can be found on MPC8349E/MPC8313E/MPC5121E cpus.
  11. * The driver is previously named as mpc_udc. Based on bare board
  12. * code from Dave Liu and Shlomi Gridish.
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. */
  19. #undef VERBOSE
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/ioport.h>
  23. #include <linux/types.h>
  24. #include <linux/errno.h>
  25. #include <linux/slab.h>
  26. #include <linux/init.h>
  27. #include <linux/list.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/proc_fs.h>
  30. #include <linux/mm.h>
  31. #include <linux/moduleparam.h>
  32. #include <linux/device.h>
  33. #include <linux/usb/ch9.h>
  34. #include <linux/usb/gadget.h>
  35. #include <linux/usb/otg.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/fsl_devices.h>
  39. #include <linux/dmapool.h>
  40. #include <linux/delay.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/unaligned.h>
  45. #include <asm/dma.h>
  46. #include "fsl_usb2_udc.h"
  47. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  48. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  49. #define DRIVER_VERSION "Apr 20, 2007"
  50. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  51. static const char driver_name[] = "fsl-usb2-udc";
  52. static const char driver_desc[] = DRIVER_DESC;
  53. static struct usb_dr_device *dr_regs;
  54. #ifndef CONFIG_ARCH_MXC
  55. static struct usb_sys_interface *usb_sys_regs;
  56. #endif
  57. /* it is initialized in probe() */
  58. static struct fsl_udc *udc_controller = NULL;
  59. static const struct usb_endpoint_descriptor
  60. fsl_ep0_desc = {
  61. .bLength = USB_DT_ENDPOINT_SIZE,
  62. .bDescriptorType = USB_DT_ENDPOINT,
  63. .bEndpointAddress = 0,
  64. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  65. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  66. };
  67. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  68. #ifdef CONFIG_PPC32
  69. /*
  70. * On some SoCs, the USB controller registers can be big or little endian,
  71. * depending on the version of the chip. In order to be able to run the
  72. * same kernel binary on 2 different versions of an SoC, the BE/LE decision
  73. * must be made at run time. _fsl_readl and fsl_writel are pointers to the
  74. * BE or LE readl() and writel() functions, and fsl_readl() and fsl_writel()
  75. * call through those pointers. Platform code for SoCs that have BE USB
  76. * registers should set pdata->big_endian_mmio flag.
  77. *
  78. * This also applies to controller-to-cpu accessors for the USB descriptors,
  79. * since their endianness is also SoC dependant. Platform code for SoCs that
  80. * have BE USB descriptors should set pdata->big_endian_desc flag.
  81. */
  82. static u32 _fsl_readl_be(const unsigned __iomem *p)
  83. {
  84. return in_be32(p);
  85. }
  86. static u32 _fsl_readl_le(const unsigned __iomem *p)
  87. {
  88. return in_le32(p);
  89. }
  90. static void _fsl_writel_be(u32 v, unsigned __iomem *p)
  91. {
  92. out_be32(p, v);
  93. }
  94. static void _fsl_writel_le(u32 v, unsigned __iomem *p)
  95. {
  96. out_le32(p, v);
  97. }
  98. static u32 (*_fsl_readl)(const unsigned __iomem *p);
  99. static void (*_fsl_writel)(u32 v, unsigned __iomem *p);
  100. #define fsl_readl(p) (*_fsl_readl)((p))
  101. #define fsl_writel(v, p) (*_fsl_writel)((v), (p))
  102. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata)
  103. {
  104. if (pdata->big_endian_mmio) {
  105. _fsl_readl = _fsl_readl_be;
  106. _fsl_writel = _fsl_writel_be;
  107. } else {
  108. _fsl_readl = _fsl_readl_le;
  109. _fsl_writel = _fsl_writel_le;
  110. }
  111. }
  112. static inline u32 cpu_to_hc32(const u32 x)
  113. {
  114. return udc_controller->pdata->big_endian_desc
  115. ? (__force u32)cpu_to_be32(x)
  116. : (__force u32)cpu_to_le32(x);
  117. }
  118. static inline u32 hc32_to_cpu(const u32 x)
  119. {
  120. return udc_controller->pdata->big_endian_desc
  121. ? be32_to_cpu((__force __be32)x)
  122. : le32_to_cpu((__force __le32)x);
  123. }
  124. #else /* !CONFIG_PPC32 */
  125. static inline void fsl_set_accessors(struct fsl_usb2_platform_data *pdata) {}
  126. #define fsl_readl(addr) readl(addr)
  127. #define fsl_writel(val32, addr) writel(val32, addr)
  128. #define cpu_to_hc32(x) cpu_to_le32(x)
  129. #define hc32_to_cpu(x) le32_to_cpu(x)
  130. #endif /* CONFIG_PPC32 */
  131. /********************************************************************
  132. * Internal Used Function
  133. ********************************************************************/
  134. /*-----------------------------------------------------------------
  135. * done() - retire a request; caller blocked irqs
  136. * @status : request status to be set, only works when
  137. * request is still in progress.
  138. *--------------------------------------------------------------*/
  139. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  140. {
  141. struct fsl_udc *udc = NULL;
  142. unsigned char stopped = ep->stopped;
  143. struct ep_td_struct *curr_td, *next_td;
  144. int j;
  145. udc = (struct fsl_udc *)ep->udc;
  146. /* Removed the req from fsl_ep->queue */
  147. list_del_init(&req->queue);
  148. /* req.status should be set as -EINPROGRESS in ep_queue() */
  149. if (req->req.status == -EINPROGRESS)
  150. req->req.status = status;
  151. else
  152. status = req->req.status;
  153. /* Free dtd for the request */
  154. next_td = req->head;
  155. for (j = 0; j < req->dtd_count; j++) {
  156. curr_td = next_td;
  157. if (j != req->dtd_count - 1) {
  158. next_td = curr_td->next_td_virt;
  159. }
  160. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  161. }
  162. if (req->mapped) {
  163. dma_unmap_single(ep->udc->gadget.dev.parent,
  164. req->req.dma, req->req.length,
  165. ep_is_in(ep)
  166. ? DMA_TO_DEVICE
  167. : DMA_FROM_DEVICE);
  168. req->req.dma = DMA_ADDR_INVALID;
  169. req->mapped = 0;
  170. } else
  171. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  172. req->req.dma, req->req.length,
  173. ep_is_in(ep)
  174. ? DMA_TO_DEVICE
  175. : DMA_FROM_DEVICE);
  176. if (status && (status != -ESHUTDOWN))
  177. VDBG("complete %s req %p stat %d len %u/%u",
  178. ep->ep.name, &req->req, status,
  179. req->req.actual, req->req.length);
  180. ep->stopped = 1;
  181. spin_unlock(&ep->udc->lock);
  182. /* complete() is from gadget layer,
  183. * eg fsg->bulk_in_complete() */
  184. if (req->req.complete)
  185. req->req.complete(&ep->ep, &req->req);
  186. spin_lock(&ep->udc->lock);
  187. ep->stopped = stopped;
  188. }
  189. /*-----------------------------------------------------------------
  190. * nuke(): delete all requests related to this ep
  191. * called with spinlock held
  192. *--------------------------------------------------------------*/
  193. static void nuke(struct fsl_ep *ep, int status)
  194. {
  195. ep->stopped = 1;
  196. /* Flush fifo */
  197. fsl_ep_fifo_flush(&ep->ep);
  198. /* Whether this eq has request linked */
  199. while (!list_empty(&ep->queue)) {
  200. struct fsl_req *req = NULL;
  201. req = list_entry(ep->queue.next, struct fsl_req, queue);
  202. done(ep, req, status);
  203. }
  204. }
  205. /*------------------------------------------------------------------
  206. Internal Hardware related function
  207. ------------------------------------------------------------------*/
  208. static int dr_controller_setup(struct fsl_udc *udc)
  209. {
  210. unsigned int tmp, portctrl, ep_num;
  211. unsigned int max_no_of_ep;
  212. #ifndef CONFIG_ARCH_MXC
  213. unsigned int ctrl;
  214. #endif
  215. unsigned long timeout;
  216. #define FSL_UDC_RESET_TIMEOUT 1000
  217. /* Config PHY interface */
  218. portctrl = fsl_readl(&dr_regs->portsc1);
  219. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  220. switch (udc->phy_mode) {
  221. case FSL_USB2_PHY_ULPI:
  222. portctrl |= PORTSCX_PTS_ULPI;
  223. break;
  224. case FSL_USB2_PHY_UTMI_WIDE:
  225. portctrl |= PORTSCX_PTW_16BIT;
  226. /* fall through */
  227. case FSL_USB2_PHY_UTMI:
  228. portctrl |= PORTSCX_PTS_UTMI;
  229. break;
  230. case FSL_USB2_PHY_SERIAL:
  231. portctrl |= PORTSCX_PTS_FSLS;
  232. break;
  233. default:
  234. return -EINVAL;
  235. }
  236. fsl_writel(portctrl, &dr_regs->portsc1);
  237. /* Stop and reset the usb controller */
  238. tmp = fsl_readl(&dr_regs->usbcmd);
  239. tmp &= ~USB_CMD_RUN_STOP;
  240. fsl_writel(tmp, &dr_regs->usbcmd);
  241. tmp = fsl_readl(&dr_regs->usbcmd);
  242. tmp |= USB_CMD_CTRL_RESET;
  243. fsl_writel(tmp, &dr_regs->usbcmd);
  244. /* Wait for reset to complete */
  245. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  246. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  247. if (time_after(jiffies, timeout)) {
  248. ERR("udc reset timeout!\n");
  249. return -ETIMEDOUT;
  250. }
  251. cpu_relax();
  252. }
  253. /* Set the controller as device mode */
  254. tmp = fsl_readl(&dr_regs->usbmode);
  255. tmp &= ~USB_MODE_CTRL_MODE_MASK; /* clear mode bits */
  256. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  257. /* Disable Setup Lockout */
  258. tmp |= USB_MODE_SETUP_LOCK_OFF;
  259. if (udc->pdata->es)
  260. tmp |= USB_MODE_ES;
  261. fsl_writel(tmp, &dr_regs->usbmode);
  262. /* Clear the setup status */
  263. fsl_writel(0, &dr_regs->usbsts);
  264. tmp = udc->ep_qh_dma;
  265. tmp &= USB_EP_LIST_ADDRESS_MASK;
  266. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  267. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  268. udc->ep_qh, (int)tmp,
  269. fsl_readl(&dr_regs->endpointlistaddr));
  270. max_no_of_ep = (0x0000001F & fsl_readl(&dr_regs->dccparams));
  271. for (ep_num = 1; ep_num < max_no_of_ep; ep_num++) {
  272. tmp = fsl_readl(&dr_regs->endptctrl[ep_num]);
  273. tmp &= ~(EPCTRL_TX_TYPE | EPCTRL_RX_TYPE);
  274. tmp |= (EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT)
  275. | (EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT);
  276. fsl_writel(tmp, &dr_regs->endptctrl[ep_num]);
  277. }
  278. /* Config control enable i/o output, cpu endian register */
  279. #ifndef CONFIG_ARCH_MXC
  280. if (udc->pdata->have_sysif_regs) {
  281. ctrl = __raw_readl(&usb_sys_regs->control);
  282. ctrl |= USB_CTRL_IOENB;
  283. __raw_writel(ctrl, &usb_sys_regs->control);
  284. }
  285. #endif
  286. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  287. /* Turn on cache snooping hardware, since some PowerPC platforms
  288. * wholly rely on hardware to deal with cache coherent. */
  289. if (udc->pdata->have_sysif_regs) {
  290. /* Setup Snooping for all the 4GB space */
  291. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  292. __raw_writel(tmp, &usb_sys_regs->snoop1);
  293. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  294. __raw_writel(tmp, &usb_sys_regs->snoop2);
  295. }
  296. #endif
  297. return 0;
  298. }
  299. /* Enable DR irq and set controller to run state */
  300. static void dr_controller_run(struct fsl_udc *udc)
  301. {
  302. u32 temp;
  303. /* Enable DR irq reg */
  304. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  305. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  306. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  307. fsl_writel(temp, &dr_regs->usbintr);
  308. /* Clear stopped bit */
  309. udc->stopped = 0;
  310. /* Set the controller as device mode */
  311. temp = fsl_readl(&dr_regs->usbmode);
  312. temp |= USB_MODE_CTRL_MODE_DEVICE;
  313. fsl_writel(temp, &dr_regs->usbmode);
  314. /* Set controller to Run */
  315. temp = fsl_readl(&dr_regs->usbcmd);
  316. temp |= USB_CMD_RUN_STOP;
  317. fsl_writel(temp, &dr_regs->usbcmd);
  318. }
  319. static void dr_controller_stop(struct fsl_udc *udc)
  320. {
  321. unsigned int tmp;
  322. pr_debug("%s\n", __func__);
  323. /* if we're in OTG mode, and the Host is currently using the port,
  324. * stop now and don't rip the controller out from under the
  325. * ehci driver
  326. */
  327. if (udc->gadget.is_otg) {
  328. if (!(fsl_readl(&dr_regs->otgsc) & OTGSC_STS_USB_ID)) {
  329. pr_debug("udc: Leaving early\n");
  330. return;
  331. }
  332. }
  333. /* disable all INTR */
  334. fsl_writel(0, &dr_regs->usbintr);
  335. /* Set stopped bit for isr */
  336. udc->stopped = 1;
  337. /* disable IO output */
  338. /* usb_sys_regs->control = 0; */
  339. /* set controller to Stop */
  340. tmp = fsl_readl(&dr_regs->usbcmd);
  341. tmp &= ~USB_CMD_RUN_STOP;
  342. fsl_writel(tmp, &dr_regs->usbcmd);
  343. }
  344. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  345. unsigned char ep_type)
  346. {
  347. unsigned int tmp_epctrl = 0;
  348. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  349. if (dir) {
  350. if (ep_num)
  351. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  352. tmp_epctrl |= EPCTRL_TX_ENABLE;
  353. tmp_epctrl &= ~EPCTRL_TX_TYPE;
  354. tmp_epctrl |= ((unsigned int)(ep_type)
  355. << EPCTRL_TX_EP_TYPE_SHIFT);
  356. } else {
  357. if (ep_num)
  358. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  359. tmp_epctrl |= EPCTRL_RX_ENABLE;
  360. tmp_epctrl &= ~EPCTRL_RX_TYPE;
  361. tmp_epctrl |= ((unsigned int)(ep_type)
  362. << EPCTRL_RX_EP_TYPE_SHIFT);
  363. }
  364. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  365. }
  366. static void
  367. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  368. {
  369. u32 tmp_epctrl = 0;
  370. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  371. if (value) {
  372. /* set the stall bit */
  373. if (dir)
  374. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  375. else
  376. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  377. } else {
  378. /* clear the stall bit and reset data toggle */
  379. if (dir) {
  380. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  381. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  382. } else {
  383. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  384. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  385. }
  386. }
  387. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  388. }
  389. /* Get stall status of a specific ep
  390. Return: 0: not stalled; 1:stalled */
  391. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  392. {
  393. u32 epctrl;
  394. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  395. if (dir)
  396. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  397. else
  398. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  399. }
  400. /********************************************************************
  401. Internal Structure Build up functions
  402. ********************************************************************/
  403. /*------------------------------------------------------------------
  404. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  405. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  406. * @mult: Mult field
  407. ------------------------------------------------------------------*/
  408. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  409. unsigned char dir, unsigned char ep_type,
  410. unsigned int max_pkt_len,
  411. unsigned int zlt, unsigned char mult)
  412. {
  413. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  414. unsigned int tmp = 0;
  415. /* set the Endpoint Capabilites in QH */
  416. switch (ep_type) {
  417. case USB_ENDPOINT_XFER_CONTROL:
  418. /* Interrupt On Setup (IOS). for control ep */
  419. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  420. | EP_QUEUE_HEAD_IOS;
  421. break;
  422. case USB_ENDPOINT_XFER_ISOC:
  423. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  424. | (mult << EP_QUEUE_HEAD_MULT_POS);
  425. break;
  426. case USB_ENDPOINT_XFER_BULK:
  427. case USB_ENDPOINT_XFER_INT:
  428. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  429. break;
  430. default:
  431. VDBG("error ep type is %d", ep_type);
  432. return;
  433. }
  434. if (zlt)
  435. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  436. p_QH->max_pkt_length = cpu_to_hc32(tmp);
  437. p_QH->next_dtd_ptr = 1;
  438. p_QH->size_ioc_int_sts = 0;
  439. }
  440. /* Setup qh structure and ep register for ep0. */
  441. static void ep0_setup(struct fsl_udc *udc)
  442. {
  443. /* the intialization of an ep includes: fields in QH, Regs,
  444. * fsl_ep struct */
  445. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  446. USB_MAX_CTRL_PAYLOAD, 0, 0);
  447. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  448. USB_MAX_CTRL_PAYLOAD, 0, 0);
  449. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  450. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  451. return;
  452. }
  453. /***********************************************************************
  454. Endpoint Management Functions
  455. ***********************************************************************/
  456. /*-------------------------------------------------------------------------
  457. * when configurations are set, or when interface settings change
  458. * for example the do_set_interface() in gadget layer,
  459. * the driver will enable or disable the relevant endpoints
  460. * ep0 doesn't use this routine. It is always enabled.
  461. -------------------------------------------------------------------------*/
  462. static int fsl_ep_enable(struct usb_ep *_ep,
  463. const struct usb_endpoint_descriptor *desc)
  464. {
  465. struct fsl_udc *udc = NULL;
  466. struct fsl_ep *ep = NULL;
  467. unsigned short max = 0;
  468. unsigned char mult = 0, zlt;
  469. int retval = -EINVAL;
  470. unsigned long flags = 0;
  471. ep = container_of(_ep, struct fsl_ep, ep);
  472. /* catch various bogus parameters */
  473. if (!_ep || !desc || ep->desc
  474. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  475. return -EINVAL;
  476. udc = ep->udc;
  477. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  478. return -ESHUTDOWN;
  479. max = le16_to_cpu(desc->wMaxPacketSize);
  480. /* Disable automatic zlp generation. Driver is responsible to indicate
  481. * explicitly through req->req.zero. This is needed to enable multi-td
  482. * request. */
  483. zlt = 1;
  484. /* Assume the max packet size from gadget is always correct */
  485. switch (desc->bmAttributes & 0x03) {
  486. case USB_ENDPOINT_XFER_CONTROL:
  487. case USB_ENDPOINT_XFER_BULK:
  488. case USB_ENDPOINT_XFER_INT:
  489. /* mult = 0. Execute N Transactions as demonstrated by
  490. * the USB variable length packet protocol where N is
  491. * computed using the Maximum Packet Length (dQH) and
  492. * the Total Bytes field (dTD) */
  493. mult = 0;
  494. break;
  495. case USB_ENDPOINT_XFER_ISOC:
  496. /* Calculate transactions needed for high bandwidth iso */
  497. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  498. max = max & 0x7ff; /* bit 0~10 */
  499. /* 3 transactions at most */
  500. if (mult > 3)
  501. goto en_done;
  502. break;
  503. default:
  504. goto en_done;
  505. }
  506. spin_lock_irqsave(&udc->lock, flags);
  507. ep->ep.maxpacket = max;
  508. ep->desc = desc;
  509. ep->stopped = 0;
  510. /* Controller related setup */
  511. /* Init EPx Queue Head (Ep Capabilites field in QH
  512. * according to max, zlt, mult) */
  513. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  514. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  515. ? USB_SEND : USB_RECV),
  516. (unsigned char) (desc->bmAttributes
  517. & USB_ENDPOINT_XFERTYPE_MASK),
  518. max, zlt, mult);
  519. /* Init endpoint ctrl register */
  520. dr_ep_setup((unsigned char) ep_index(ep),
  521. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  522. ? USB_SEND : USB_RECV),
  523. (unsigned char) (desc->bmAttributes
  524. & USB_ENDPOINT_XFERTYPE_MASK));
  525. spin_unlock_irqrestore(&udc->lock, flags);
  526. retval = 0;
  527. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  528. ep->desc->bEndpointAddress & 0x0f,
  529. (desc->bEndpointAddress & USB_DIR_IN)
  530. ? "in" : "out", max);
  531. en_done:
  532. return retval;
  533. }
  534. /*---------------------------------------------------------------------
  535. * @ep : the ep being unconfigured. May not be ep0
  536. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  537. *---------------------------------------------------------------------*/
  538. static int fsl_ep_disable(struct usb_ep *_ep)
  539. {
  540. struct fsl_udc *udc = NULL;
  541. struct fsl_ep *ep = NULL;
  542. unsigned long flags = 0;
  543. u32 epctrl;
  544. int ep_num;
  545. ep = container_of(_ep, struct fsl_ep, ep);
  546. if (!_ep || !ep->desc) {
  547. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  548. return -EINVAL;
  549. }
  550. /* disable ep on controller */
  551. ep_num = ep_index(ep);
  552. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  553. if (ep_is_in(ep)) {
  554. epctrl &= ~(EPCTRL_TX_ENABLE | EPCTRL_TX_TYPE);
  555. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_TX_EP_TYPE_SHIFT;
  556. } else {
  557. epctrl &= ~(EPCTRL_RX_ENABLE | EPCTRL_TX_TYPE);
  558. epctrl |= EPCTRL_EP_TYPE_BULK << EPCTRL_RX_EP_TYPE_SHIFT;
  559. }
  560. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  561. udc = (struct fsl_udc *)ep->udc;
  562. spin_lock_irqsave(&udc->lock, flags);
  563. /* nuke all pending requests (does flush) */
  564. nuke(ep, -ESHUTDOWN);
  565. ep->desc = NULL;
  566. ep->stopped = 1;
  567. spin_unlock_irqrestore(&udc->lock, flags);
  568. VDBG("disabled %s OK", _ep->name);
  569. return 0;
  570. }
  571. /*---------------------------------------------------------------------
  572. * allocate a request object used by this endpoint
  573. * the main operation is to insert the req->queue to the eq->queue
  574. * Returns the request, or null if one could not be allocated
  575. *---------------------------------------------------------------------*/
  576. static struct usb_request *
  577. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  578. {
  579. struct fsl_req *req = NULL;
  580. req = kzalloc(sizeof *req, gfp_flags);
  581. if (!req)
  582. return NULL;
  583. req->req.dma = DMA_ADDR_INVALID;
  584. INIT_LIST_HEAD(&req->queue);
  585. return &req->req;
  586. }
  587. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  588. {
  589. struct fsl_req *req = NULL;
  590. req = container_of(_req, struct fsl_req, req);
  591. if (_req)
  592. kfree(req);
  593. }
  594. /*-------------------------------------------------------------------------*/
  595. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  596. {
  597. int i = ep_index(ep) * 2 + ep_is_in(ep);
  598. u32 temp, bitmask, tmp_stat;
  599. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  600. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  601. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  602. bitmask = ep_is_in(ep)
  603. ? (1 << (ep_index(ep) + 16))
  604. : (1 << (ep_index(ep)));
  605. /* check if the pipe is empty */
  606. if (!(list_empty(&ep->queue))) {
  607. /* Add td to the end */
  608. struct fsl_req *lastreq;
  609. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  610. lastreq->tail->next_td_ptr =
  611. cpu_to_hc32(req->head->td_dma & DTD_ADDR_MASK);
  612. /* Read prime bit, if 1 goto done */
  613. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  614. goto out;
  615. do {
  616. /* Set ATDTW bit in USBCMD */
  617. temp = fsl_readl(&dr_regs->usbcmd);
  618. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  619. /* Read correct status bit */
  620. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  621. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  622. /* Write ATDTW bit to 0 */
  623. temp = fsl_readl(&dr_regs->usbcmd);
  624. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  625. if (tmp_stat)
  626. goto out;
  627. }
  628. /* Write dQH next pointer and terminate bit to 0 */
  629. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  630. dQH->next_dtd_ptr = cpu_to_hc32(temp);
  631. /* Clear active and halt bit */
  632. temp = cpu_to_hc32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  633. | EP_QUEUE_HEAD_STATUS_HALT));
  634. dQH->size_ioc_int_sts &= temp;
  635. /* Ensure that updates to the QH will occur before priming. */
  636. wmb();
  637. /* Prime endpoint by writing 1 to ENDPTPRIME */
  638. temp = ep_is_in(ep)
  639. ? (1 << (ep_index(ep) + 16))
  640. : (1 << (ep_index(ep)));
  641. fsl_writel(temp, &dr_regs->endpointprime);
  642. out:
  643. return;
  644. }
  645. /* Fill in the dTD structure
  646. * @req: request that the transfer belongs to
  647. * @length: return actually data length of the dTD
  648. * @dma: return dma address of the dTD
  649. * @is_last: return flag if it is the last dTD of the request
  650. * return: pointer to the built dTD */
  651. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  652. dma_addr_t *dma, int *is_last, gfp_t gfp_flags)
  653. {
  654. u32 swap_temp;
  655. struct ep_td_struct *dtd;
  656. /* how big will this transfer be? */
  657. *length = min(req->req.length - req->req.actual,
  658. (unsigned)EP_MAX_LENGTH_TRANSFER);
  659. dtd = dma_pool_alloc(udc_controller->td_pool, gfp_flags, dma);
  660. if (dtd == NULL)
  661. return dtd;
  662. dtd->td_dma = *dma;
  663. /* Clear reserved field */
  664. swap_temp = hc32_to_cpu(dtd->size_ioc_sts);
  665. swap_temp &= ~DTD_RESERVED_FIELDS;
  666. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  667. /* Init all of buffer page pointers */
  668. swap_temp = (u32) (req->req.dma + req->req.actual);
  669. dtd->buff_ptr0 = cpu_to_hc32(swap_temp);
  670. dtd->buff_ptr1 = cpu_to_hc32(swap_temp + 0x1000);
  671. dtd->buff_ptr2 = cpu_to_hc32(swap_temp + 0x2000);
  672. dtd->buff_ptr3 = cpu_to_hc32(swap_temp + 0x3000);
  673. dtd->buff_ptr4 = cpu_to_hc32(swap_temp + 0x4000);
  674. req->req.actual += *length;
  675. /* zlp is needed if req->req.zero is set */
  676. if (req->req.zero) {
  677. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  678. *is_last = 1;
  679. else
  680. *is_last = 0;
  681. } else if (req->req.length == req->req.actual)
  682. *is_last = 1;
  683. else
  684. *is_last = 0;
  685. if ((*is_last) == 0)
  686. VDBG("multi-dtd request!");
  687. /* Fill in the transfer size; set active bit */
  688. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  689. /* Enable interrupt for the last dtd of a request */
  690. if (*is_last && !req->req.no_interrupt)
  691. swap_temp |= DTD_IOC;
  692. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  693. mb();
  694. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  695. return dtd;
  696. }
  697. /* Generate dtd chain for a request */
  698. static int fsl_req_to_dtd(struct fsl_req *req, gfp_t gfp_flags)
  699. {
  700. unsigned count;
  701. int is_last;
  702. int is_first =1;
  703. struct ep_td_struct *last_dtd = NULL, *dtd;
  704. dma_addr_t dma;
  705. do {
  706. dtd = fsl_build_dtd(req, &count, &dma, &is_last, gfp_flags);
  707. if (dtd == NULL)
  708. return -ENOMEM;
  709. if (is_first) {
  710. is_first = 0;
  711. req->head = dtd;
  712. } else {
  713. last_dtd->next_td_ptr = cpu_to_hc32(dma);
  714. last_dtd->next_td_virt = dtd;
  715. }
  716. last_dtd = dtd;
  717. req->dtd_count++;
  718. } while (!is_last);
  719. dtd->next_td_ptr = cpu_to_hc32(DTD_NEXT_TERMINATE);
  720. req->tail = dtd;
  721. return 0;
  722. }
  723. /* queues (submits) an I/O request to an endpoint */
  724. static int
  725. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  726. {
  727. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  728. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  729. struct fsl_udc *udc;
  730. unsigned long flags;
  731. /* catch various bogus parameters */
  732. if (!_req || !req->req.complete || !req->req.buf
  733. || !list_empty(&req->queue)) {
  734. VDBG("%s, bad params", __func__);
  735. return -EINVAL;
  736. }
  737. if (unlikely(!_ep || !ep->desc)) {
  738. VDBG("%s, bad ep", __func__);
  739. return -EINVAL;
  740. }
  741. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  742. if (req->req.length > ep->ep.maxpacket)
  743. return -EMSGSIZE;
  744. }
  745. udc = ep->udc;
  746. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  747. return -ESHUTDOWN;
  748. req->ep = ep;
  749. /* map virtual address to hardware */
  750. if (req->req.dma == DMA_ADDR_INVALID) {
  751. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  752. req->req.buf,
  753. req->req.length, ep_is_in(ep)
  754. ? DMA_TO_DEVICE
  755. : DMA_FROM_DEVICE);
  756. req->mapped = 1;
  757. } else {
  758. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  759. req->req.dma, req->req.length,
  760. ep_is_in(ep)
  761. ? DMA_TO_DEVICE
  762. : DMA_FROM_DEVICE);
  763. req->mapped = 0;
  764. }
  765. req->req.status = -EINPROGRESS;
  766. req->req.actual = 0;
  767. req->dtd_count = 0;
  768. /* build dtds and push them to device queue */
  769. if (!fsl_req_to_dtd(req, gfp_flags)) {
  770. spin_lock_irqsave(&udc->lock, flags);
  771. fsl_queue_td(ep, req);
  772. } else {
  773. return -ENOMEM;
  774. }
  775. /* Update ep0 state */
  776. if ((ep_index(ep) == 0))
  777. udc->ep0_state = DATA_STATE_XMIT;
  778. /* irq handler advances the queue */
  779. if (req != NULL)
  780. list_add_tail(&req->queue, &ep->queue);
  781. spin_unlock_irqrestore(&udc->lock, flags);
  782. return 0;
  783. }
  784. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  785. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  786. {
  787. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  788. struct fsl_req *req;
  789. unsigned long flags;
  790. int ep_num, stopped, ret = 0;
  791. u32 epctrl;
  792. if (!_ep || !_req)
  793. return -EINVAL;
  794. spin_lock_irqsave(&ep->udc->lock, flags);
  795. stopped = ep->stopped;
  796. /* Stop the ep before we deal with the queue */
  797. ep->stopped = 1;
  798. ep_num = ep_index(ep);
  799. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  800. if (ep_is_in(ep))
  801. epctrl &= ~EPCTRL_TX_ENABLE;
  802. else
  803. epctrl &= ~EPCTRL_RX_ENABLE;
  804. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  805. /* make sure it's actually queued on this endpoint */
  806. list_for_each_entry(req, &ep->queue, queue) {
  807. if (&req->req == _req)
  808. break;
  809. }
  810. if (&req->req != _req) {
  811. ret = -EINVAL;
  812. goto out;
  813. }
  814. /* The request is in progress, or completed but not dequeued */
  815. if (ep->queue.next == &req->queue) {
  816. _req->status = -ECONNRESET;
  817. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  818. /* The request isn't the last request in this ep queue */
  819. if (req->queue.next != &ep->queue) {
  820. struct ep_queue_head *qh;
  821. struct fsl_req *next_req;
  822. qh = ep->qh;
  823. next_req = list_entry(req->queue.next, struct fsl_req,
  824. queue);
  825. /* Point the QH to the first TD of next request */
  826. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  827. }
  828. /* The request hasn't been processed, patch up the TD chain */
  829. } else {
  830. struct fsl_req *prev_req;
  831. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  832. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  833. &prev_req->tail->next_td_ptr);
  834. }
  835. done(ep, req, -ECONNRESET);
  836. /* Enable EP */
  837. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  838. if (ep_is_in(ep))
  839. epctrl |= EPCTRL_TX_ENABLE;
  840. else
  841. epctrl |= EPCTRL_RX_ENABLE;
  842. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  843. ep->stopped = stopped;
  844. spin_unlock_irqrestore(&ep->udc->lock, flags);
  845. return ret;
  846. }
  847. /*-------------------------------------------------------------------------*/
  848. /*-----------------------------------------------------------------
  849. * modify the endpoint halt feature
  850. * @ep: the non-isochronous endpoint being stalled
  851. * @value: 1--set halt 0--clear halt
  852. * Returns zero, or a negative error code.
  853. *----------------------------------------------------------------*/
  854. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  855. {
  856. struct fsl_ep *ep = NULL;
  857. unsigned long flags = 0;
  858. int status = -EOPNOTSUPP; /* operation not supported */
  859. unsigned char ep_dir = 0, ep_num = 0;
  860. struct fsl_udc *udc = NULL;
  861. ep = container_of(_ep, struct fsl_ep, ep);
  862. udc = ep->udc;
  863. if (!_ep || !ep->desc) {
  864. status = -EINVAL;
  865. goto out;
  866. }
  867. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  868. status = -EOPNOTSUPP;
  869. goto out;
  870. }
  871. /* Attempt to halt IN ep will fail if any transfer requests
  872. * are still queue */
  873. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  874. status = -EAGAIN;
  875. goto out;
  876. }
  877. status = 0;
  878. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  879. ep_num = (unsigned char)(ep_index(ep));
  880. spin_lock_irqsave(&ep->udc->lock, flags);
  881. dr_ep_change_stall(ep_num, ep_dir, value);
  882. spin_unlock_irqrestore(&ep->udc->lock, flags);
  883. if (ep_index(ep) == 0) {
  884. udc->ep0_state = WAIT_FOR_SETUP;
  885. udc->ep0_dir = 0;
  886. }
  887. out:
  888. VDBG(" %s %s halt stat %d", ep->ep.name,
  889. value ? "set" : "clear", status);
  890. return status;
  891. }
  892. static int fsl_ep_fifo_status(struct usb_ep *_ep)
  893. {
  894. struct fsl_ep *ep;
  895. struct fsl_udc *udc;
  896. int size = 0;
  897. u32 bitmask;
  898. struct ep_queue_head *d_qh;
  899. ep = container_of(_ep, struct fsl_ep, ep);
  900. if (!_ep || (!ep->desc && ep_index(ep) != 0))
  901. return -ENODEV;
  902. udc = (struct fsl_udc *)ep->udc;
  903. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  904. return -ESHUTDOWN;
  905. d_qh = &ep->udc->ep_qh[ep_index(ep) * 2 + ep_is_in(ep)];
  906. bitmask = (ep_is_in(ep)) ? (1 << (ep_index(ep) + 16)) :
  907. (1 << (ep_index(ep)));
  908. if (fsl_readl(&dr_regs->endptstatus) & bitmask)
  909. size = (d_qh->size_ioc_int_sts & DTD_PACKET_SIZE)
  910. >> DTD_LENGTH_BIT_POS;
  911. pr_debug("%s %u\n", __func__, size);
  912. return size;
  913. }
  914. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  915. {
  916. struct fsl_ep *ep;
  917. int ep_num, ep_dir;
  918. u32 bits;
  919. unsigned long timeout;
  920. #define FSL_UDC_FLUSH_TIMEOUT 1000
  921. if (!_ep) {
  922. return;
  923. } else {
  924. ep = container_of(_ep, struct fsl_ep, ep);
  925. if (!ep->desc)
  926. return;
  927. }
  928. ep_num = ep_index(ep);
  929. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  930. if (ep_num == 0)
  931. bits = (1 << 16) | 1;
  932. else if (ep_dir == USB_SEND)
  933. bits = 1 << (16 + ep_num);
  934. else
  935. bits = 1 << ep_num;
  936. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  937. do {
  938. fsl_writel(bits, &dr_regs->endptflush);
  939. /* Wait until flush complete */
  940. while (fsl_readl(&dr_regs->endptflush)) {
  941. if (time_after(jiffies, timeout)) {
  942. ERR("ep flush timeout\n");
  943. return;
  944. }
  945. cpu_relax();
  946. }
  947. /* See if we need to flush again */
  948. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  949. }
  950. static struct usb_ep_ops fsl_ep_ops = {
  951. .enable = fsl_ep_enable,
  952. .disable = fsl_ep_disable,
  953. .alloc_request = fsl_alloc_request,
  954. .free_request = fsl_free_request,
  955. .queue = fsl_ep_queue,
  956. .dequeue = fsl_ep_dequeue,
  957. .set_halt = fsl_ep_set_halt,
  958. .fifo_status = fsl_ep_fifo_status,
  959. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  960. };
  961. /*-------------------------------------------------------------------------
  962. Gadget Driver Layer Operations
  963. -------------------------------------------------------------------------*/
  964. /*----------------------------------------------------------------------
  965. * Get the current frame number (from DR frame_index Reg )
  966. *----------------------------------------------------------------------*/
  967. static int fsl_get_frame(struct usb_gadget *gadget)
  968. {
  969. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  970. }
  971. /*-----------------------------------------------------------------------
  972. * Tries to wake up the host connected to this gadget
  973. -----------------------------------------------------------------------*/
  974. static int fsl_wakeup(struct usb_gadget *gadget)
  975. {
  976. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  977. u32 portsc;
  978. /* Remote wakeup feature not enabled by host */
  979. if (!udc->remote_wakeup)
  980. return -ENOTSUPP;
  981. portsc = fsl_readl(&dr_regs->portsc1);
  982. /* not suspended? */
  983. if (!(portsc & PORTSCX_PORT_SUSPEND))
  984. return 0;
  985. /* trigger force resume */
  986. portsc |= PORTSCX_PORT_FORCE_RESUME;
  987. fsl_writel(portsc, &dr_regs->portsc1);
  988. return 0;
  989. }
  990. static int can_pullup(struct fsl_udc *udc)
  991. {
  992. return udc->driver && udc->softconnect && udc->vbus_active;
  993. }
  994. /* Notify controller that VBUS is powered, Called by whatever
  995. detects VBUS sessions */
  996. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  997. {
  998. struct fsl_udc *udc;
  999. unsigned long flags;
  1000. udc = container_of(gadget, struct fsl_udc, gadget);
  1001. spin_lock_irqsave(&udc->lock, flags);
  1002. VDBG("VBUS %s", is_active ? "on" : "off");
  1003. udc->vbus_active = (is_active != 0);
  1004. if (can_pullup(udc))
  1005. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1006. &dr_regs->usbcmd);
  1007. else
  1008. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1009. &dr_regs->usbcmd);
  1010. spin_unlock_irqrestore(&udc->lock, flags);
  1011. return 0;
  1012. }
  1013. /* constrain controller's VBUS power usage
  1014. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  1015. * reporting how much power the device may consume. For example, this
  1016. * could affect how quickly batteries are recharged.
  1017. *
  1018. * Returns zero on success, else negative errno.
  1019. */
  1020. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1021. {
  1022. struct fsl_udc *udc;
  1023. udc = container_of(gadget, struct fsl_udc, gadget);
  1024. if (udc->transceiver)
  1025. return otg_set_power(udc->transceiver, mA);
  1026. return -ENOTSUPP;
  1027. }
  1028. /* Change Data+ pullup status
  1029. * this func is used by usb_gadget_connect/disconnet
  1030. */
  1031. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  1032. {
  1033. struct fsl_udc *udc;
  1034. udc = container_of(gadget, struct fsl_udc, gadget);
  1035. udc->softconnect = (is_on != 0);
  1036. if (can_pullup(udc))
  1037. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  1038. &dr_regs->usbcmd);
  1039. else
  1040. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  1041. &dr_regs->usbcmd);
  1042. return 0;
  1043. }
  1044. /* defined in gadget.h */
  1045. static struct usb_gadget_ops fsl_gadget_ops = {
  1046. .get_frame = fsl_get_frame,
  1047. .wakeup = fsl_wakeup,
  1048. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  1049. .vbus_session = fsl_vbus_session,
  1050. .vbus_draw = fsl_vbus_draw,
  1051. .pullup = fsl_pullup,
  1052. };
  1053. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  1054. on new transaction */
  1055. static void ep0stall(struct fsl_udc *udc)
  1056. {
  1057. u32 tmp;
  1058. /* must set tx and rx to stall at the same time */
  1059. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  1060. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  1061. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  1062. udc->ep0_state = WAIT_FOR_SETUP;
  1063. udc->ep0_dir = 0;
  1064. }
  1065. /* Prime a status phase for ep0 */
  1066. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  1067. {
  1068. struct fsl_req *req = udc->status_req;
  1069. struct fsl_ep *ep;
  1070. if (direction == EP_DIR_IN)
  1071. udc->ep0_dir = USB_DIR_IN;
  1072. else
  1073. udc->ep0_dir = USB_DIR_OUT;
  1074. ep = &udc->eps[0];
  1075. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1076. req->ep = ep;
  1077. req->req.length = 0;
  1078. req->req.status = -EINPROGRESS;
  1079. req->req.actual = 0;
  1080. req->req.complete = NULL;
  1081. req->dtd_count = 0;
  1082. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1083. req->req.buf, req->req.length,
  1084. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1085. req->mapped = 1;
  1086. if (fsl_req_to_dtd(req, GFP_ATOMIC) == 0)
  1087. fsl_queue_td(ep, req);
  1088. else
  1089. return -ENOMEM;
  1090. list_add_tail(&req->queue, &ep->queue);
  1091. return 0;
  1092. }
  1093. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1094. {
  1095. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1096. if (ep->name)
  1097. nuke(ep, -ESHUTDOWN);
  1098. }
  1099. /*
  1100. * ch9 Set address
  1101. */
  1102. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1103. {
  1104. /* Save the new address to device struct */
  1105. udc->device_address = (u8) value;
  1106. /* Update usb state */
  1107. udc->usb_state = USB_STATE_ADDRESS;
  1108. /* Status phase */
  1109. if (ep0_prime_status(udc, EP_DIR_IN))
  1110. ep0stall(udc);
  1111. }
  1112. /*
  1113. * ch9 Get status
  1114. */
  1115. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1116. u16 index, u16 length)
  1117. {
  1118. u16 tmp = 0; /* Status, cpu endian */
  1119. struct fsl_req *req;
  1120. struct fsl_ep *ep;
  1121. ep = &udc->eps[0];
  1122. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1123. /* Get device status */
  1124. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1125. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1126. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1127. /* Get interface status */
  1128. /* We don't have interface information in udc driver */
  1129. tmp = 0;
  1130. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1131. /* Get endpoint status */
  1132. struct fsl_ep *target_ep;
  1133. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1134. /* stall if endpoint doesn't exist */
  1135. if (!target_ep->desc)
  1136. goto stall;
  1137. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1138. << USB_ENDPOINT_HALT;
  1139. }
  1140. udc->ep0_dir = USB_DIR_IN;
  1141. /* Borrow the per device status_req */
  1142. req = udc->status_req;
  1143. /* Fill in the reqest structure */
  1144. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1145. req->ep = ep;
  1146. req->req.length = 2;
  1147. req->req.status = -EINPROGRESS;
  1148. req->req.actual = 0;
  1149. req->req.complete = NULL;
  1150. req->dtd_count = 0;
  1151. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  1152. req->req.buf, req->req.length,
  1153. ep_is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  1154. req->mapped = 1;
  1155. /* prime the data phase */
  1156. if ((fsl_req_to_dtd(req, GFP_ATOMIC) == 0))
  1157. fsl_queue_td(ep, req);
  1158. else /* no mem */
  1159. goto stall;
  1160. list_add_tail(&req->queue, &ep->queue);
  1161. udc->ep0_state = DATA_STATE_XMIT;
  1162. return;
  1163. stall:
  1164. ep0stall(udc);
  1165. }
  1166. static void setup_received_irq(struct fsl_udc *udc,
  1167. struct usb_ctrlrequest *setup)
  1168. {
  1169. u16 wValue = le16_to_cpu(setup->wValue);
  1170. u16 wIndex = le16_to_cpu(setup->wIndex);
  1171. u16 wLength = le16_to_cpu(setup->wLength);
  1172. udc_reset_ep_queue(udc, 0);
  1173. /* We process some stardard setup requests here */
  1174. switch (setup->bRequest) {
  1175. case USB_REQ_GET_STATUS:
  1176. /* Data+Status phase from udc */
  1177. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1178. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1179. break;
  1180. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1181. return;
  1182. case USB_REQ_SET_ADDRESS:
  1183. /* Status phase from udc */
  1184. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1185. | USB_RECIP_DEVICE))
  1186. break;
  1187. ch9setaddress(udc, wValue, wIndex, wLength);
  1188. return;
  1189. case USB_REQ_CLEAR_FEATURE:
  1190. case USB_REQ_SET_FEATURE:
  1191. /* Status phase from udc */
  1192. {
  1193. int rc = -EOPNOTSUPP;
  1194. u16 ptc = 0;
  1195. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1196. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1197. int pipe = get_pipe_by_windex(wIndex);
  1198. struct fsl_ep *ep;
  1199. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1200. break;
  1201. ep = get_ep_by_pipe(udc, pipe);
  1202. spin_unlock(&udc->lock);
  1203. rc = fsl_ep_set_halt(&ep->ep,
  1204. (setup->bRequest == USB_REQ_SET_FEATURE)
  1205. ? 1 : 0);
  1206. spin_lock(&udc->lock);
  1207. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1208. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1209. | USB_TYPE_STANDARD)) {
  1210. /* Note: The driver has not include OTG support yet.
  1211. * This will be set when OTG support is added */
  1212. if (wValue == USB_DEVICE_TEST_MODE)
  1213. ptc = wIndex >> 8;
  1214. else if (gadget_is_otg(&udc->gadget)) {
  1215. if (setup->bRequest ==
  1216. USB_DEVICE_B_HNP_ENABLE)
  1217. udc->gadget.b_hnp_enable = 1;
  1218. else if (setup->bRequest ==
  1219. USB_DEVICE_A_HNP_SUPPORT)
  1220. udc->gadget.a_hnp_support = 1;
  1221. else if (setup->bRequest ==
  1222. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1223. udc->gadget.a_alt_hnp_support = 1;
  1224. }
  1225. rc = 0;
  1226. } else
  1227. break;
  1228. if (rc == 0) {
  1229. if (ep0_prime_status(udc, EP_DIR_IN))
  1230. ep0stall(udc);
  1231. }
  1232. if (ptc) {
  1233. u32 tmp;
  1234. mdelay(10);
  1235. tmp = fsl_readl(&dr_regs->portsc1) | (ptc << 16);
  1236. fsl_writel(tmp, &dr_regs->portsc1);
  1237. printk(KERN_INFO "udc: switch to test mode %d.\n", ptc);
  1238. }
  1239. return;
  1240. }
  1241. default:
  1242. break;
  1243. }
  1244. /* Requests handled by gadget */
  1245. if (wLength) {
  1246. /* Data phase from gadget, status phase from udc */
  1247. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1248. ? USB_DIR_IN : USB_DIR_OUT;
  1249. spin_unlock(&udc->lock);
  1250. if (udc->driver->setup(&udc->gadget,
  1251. &udc->local_setup_buff) < 0)
  1252. ep0stall(udc);
  1253. spin_lock(&udc->lock);
  1254. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1255. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1256. } else {
  1257. /* No data phase, IN status from gadget */
  1258. udc->ep0_dir = USB_DIR_IN;
  1259. spin_unlock(&udc->lock);
  1260. if (udc->driver->setup(&udc->gadget,
  1261. &udc->local_setup_buff) < 0)
  1262. ep0stall(udc);
  1263. spin_lock(&udc->lock);
  1264. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1265. }
  1266. }
  1267. /* Process request for Data or Status phase of ep0
  1268. * prime status phase if needed */
  1269. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1270. struct fsl_req *req)
  1271. {
  1272. if (udc->usb_state == USB_STATE_ADDRESS) {
  1273. /* Set the new address */
  1274. u32 new_address = (u32) udc->device_address;
  1275. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1276. &dr_regs->deviceaddr);
  1277. }
  1278. done(ep0, req, 0);
  1279. switch (udc->ep0_state) {
  1280. case DATA_STATE_XMIT:
  1281. /* receive status phase */
  1282. if (ep0_prime_status(udc, EP_DIR_OUT))
  1283. ep0stall(udc);
  1284. break;
  1285. case DATA_STATE_RECV:
  1286. /* send status phase */
  1287. if (ep0_prime_status(udc, EP_DIR_IN))
  1288. ep0stall(udc);
  1289. break;
  1290. case WAIT_FOR_OUT_STATUS:
  1291. udc->ep0_state = WAIT_FOR_SETUP;
  1292. break;
  1293. case WAIT_FOR_SETUP:
  1294. ERR("Unexpect ep0 packets\n");
  1295. break;
  1296. default:
  1297. ep0stall(udc);
  1298. break;
  1299. }
  1300. }
  1301. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1302. * being corrupted by another incoming setup packet */
  1303. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1304. {
  1305. u32 temp;
  1306. struct ep_queue_head *qh;
  1307. struct fsl_usb2_platform_data *pdata = udc->pdata;
  1308. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1309. /* Clear bit in ENDPTSETUPSTAT */
  1310. temp = fsl_readl(&dr_regs->endptsetupstat);
  1311. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1312. /* while a hazard exists when setup package arrives */
  1313. do {
  1314. /* Set Setup Tripwire */
  1315. temp = fsl_readl(&dr_regs->usbcmd);
  1316. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1317. /* Copy the setup packet to local buffer */
  1318. if (pdata->le_setup_buf) {
  1319. u32 *p = (u32 *)buffer_ptr;
  1320. u32 *s = (u32 *)qh->setup_buffer;
  1321. /* Convert little endian setup buffer to CPU endian */
  1322. *p++ = le32_to_cpu(*s++);
  1323. *p = le32_to_cpu(*s);
  1324. } else {
  1325. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1326. }
  1327. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1328. /* Clear Setup Tripwire */
  1329. temp = fsl_readl(&dr_regs->usbcmd);
  1330. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1331. }
  1332. /* process-ep_req(): free the completed Tds for this req */
  1333. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1334. struct fsl_req *curr_req)
  1335. {
  1336. struct ep_td_struct *curr_td;
  1337. int td_complete, actual, remaining_length, j, tmp;
  1338. int status = 0;
  1339. int errors = 0;
  1340. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1341. int direction = pipe % 2;
  1342. curr_td = curr_req->head;
  1343. td_complete = 0;
  1344. actual = curr_req->req.length;
  1345. for (j = 0; j < curr_req->dtd_count; j++) {
  1346. remaining_length = (hc32_to_cpu(curr_td->size_ioc_sts)
  1347. & DTD_PACKET_SIZE)
  1348. >> DTD_LENGTH_BIT_POS;
  1349. actual -= remaining_length;
  1350. errors = hc32_to_cpu(curr_td->size_ioc_sts);
  1351. if (errors & DTD_ERROR_MASK) {
  1352. if (errors & DTD_STATUS_HALTED) {
  1353. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1354. /* Clear the errors and Halt condition */
  1355. tmp = hc32_to_cpu(curr_qh->size_ioc_int_sts);
  1356. tmp &= ~errors;
  1357. curr_qh->size_ioc_int_sts = cpu_to_hc32(tmp);
  1358. status = -EPIPE;
  1359. /* FIXME: continue with next queued TD? */
  1360. break;
  1361. }
  1362. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1363. VDBG("Transfer overflow");
  1364. status = -EPROTO;
  1365. break;
  1366. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1367. VDBG("ISO error");
  1368. status = -EILSEQ;
  1369. break;
  1370. } else
  1371. ERR("Unknown error has occurred (0x%x)!\n",
  1372. errors);
  1373. } else if (hc32_to_cpu(curr_td->size_ioc_sts)
  1374. & DTD_STATUS_ACTIVE) {
  1375. VDBG("Request not complete");
  1376. status = REQ_UNCOMPLETE;
  1377. return status;
  1378. } else if (remaining_length) {
  1379. if (direction) {
  1380. VDBG("Transmit dTD remaining length not zero");
  1381. status = -EPROTO;
  1382. break;
  1383. } else {
  1384. td_complete++;
  1385. break;
  1386. }
  1387. } else {
  1388. td_complete++;
  1389. VDBG("dTD transmitted successful");
  1390. }
  1391. if (j != curr_req->dtd_count - 1)
  1392. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1393. }
  1394. if (status)
  1395. return status;
  1396. curr_req->req.actual = actual;
  1397. return 0;
  1398. }
  1399. /* Process a DTD completion interrupt */
  1400. static void dtd_complete_irq(struct fsl_udc *udc)
  1401. {
  1402. u32 bit_pos;
  1403. int i, ep_num, direction, bit_mask, status;
  1404. struct fsl_ep *curr_ep;
  1405. struct fsl_req *curr_req, *temp_req;
  1406. /* Clear the bits in the register */
  1407. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1408. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1409. if (!bit_pos)
  1410. return;
  1411. for (i = 0; i < udc->max_ep * 2; i++) {
  1412. ep_num = i >> 1;
  1413. direction = i % 2;
  1414. bit_mask = 1 << (ep_num + 16 * direction);
  1415. if (!(bit_pos & bit_mask))
  1416. continue;
  1417. curr_ep = get_ep_by_pipe(udc, i);
  1418. /* If the ep is configured */
  1419. if (curr_ep->name == NULL) {
  1420. WARNING("Invalid EP?");
  1421. continue;
  1422. }
  1423. /* process the req queue until an uncomplete request */
  1424. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1425. queue) {
  1426. status = process_ep_req(udc, i, curr_req);
  1427. VDBG("status of process_ep_req= %d, ep = %d",
  1428. status, ep_num);
  1429. if (status == REQ_UNCOMPLETE)
  1430. break;
  1431. /* write back status to req */
  1432. curr_req->req.status = status;
  1433. if (ep_num == 0) {
  1434. ep0_req_complete(udc, curr_ep, curr_req);
  1435. break;
  1436. } else
  1437. done(curr_ep, curr_req, status);
  1438. }
  1439. }
  1440. }
  1441. /* Process a port change interrupt */
  1442. static void port_change_irq(struct fsl_udc *udc)
  1443. {
  1444. u32 speed;
  1445. if (udc->bus_reset)
  1446. udc->bus_reset = 0;
  1447. /* Bus resetting is finished */
  1448. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1449. /* Get the speed */
  1450. speed = (fsl_readl(&dr_regs->portsc1)
  1451. & PORTSCX_PORT_SPEED_MASK);
  1452. switch (speed) {
  1453. case PORTSCX_PORT_SPEED_HIGH:
  1454. udc->gadget.speed = USB_SPEED_HIGH;
  1455. break;
  1456. case PORTSCX_PORT_SPEED_FULL:
  1457. udc->gadget.speed = USB_SPEED_FULL;
  1458. break;
  1459. case PORTSCX_PORT_SPEED_LOW:
  1460. udc->gadget.speed = USB_SPEED_LOW;
  1461. break;
  1462. default:
  1463. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1464. break;
  1465. }
  1466. }
  1467. /* Update USB state */
  1468. if (!udc->resume_state)
  1469. udc->usb_state = USB_STATE_DEFAULT;
  1470. }
  1471. /* Process suspend interrupt */
  1472. static void suspend_irq(struct fsl_udc *udc)
  1473. {
  1474. udc->resume_state = udc->usb_state;
  1475. udc->usb_state = USB_STATE_SUSPENDED;
  1476. /* report suspend to the driver, serial.c does not support this */
  1477. if (udc->driver->suspend)
  1478. udc->driver->suspend(&udc->gadget);
  1479. }
  1480. static void bus_resume(struct fsl_udc *udc)
  1481. {
  1482. udc->usb_state = udc->resume_state;
  1483. udc->resume_state = 0;
  1484. /* report resume to the driver, serial.c does not support this */
  1485. if (udc->driver->resume)
  1486. udc->driver->resume(&udc->gadget);
  1487. }
  1488. /* Clear up all ep queues */
  1489. static int reset_queues(struct fsl_udc *udc)
  1490. {
  1491. u8 pipe;
  1492. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1493. udc_reset_ep_queue(udc, pipe);
  1494. /* report disconnect; the driver is already quiesced */
  1495. spin_unlock(&udc->lock);
  1496. udc->driver->disconnect(&udc->gadget);
  1497. spin_lock(&udc->lock);
  1498. return 0;
  1499. }
  1500. /* Process reset interrupt */
  1501. static void reset_irq(struct fsl_udc *udc)
  1502. {
  1503. u32 temp;
  1504. unsigned long timeout;
  1505. /* Clear the device address */
  1506. temp = fsl_readl(&dr_regs->deviceaddr);
  1507. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1508. udc->device_address = 0;
  1509. /* Clear usb state */
  1510. udc->resume_state = 0;
  1511. udc->ep0_dir = 0;
  1512. udc->ep0_state = WAIT_FOR_SETUP;
  1513. udc->remote_wakeup = 0; /* default to 0 on reset */
  1514. udc->gadget.b_hnp_enable = 0;
  1515. udc->gadget.a_hnp_support = 0;
  1516. udc->gadget.a_alt_hnp_support = 0;
  1517. /* Clear all the setup token semaphores */
  1518. temp = fsl_readl(&dr_regs->endptsetupstat);
  1519. fsl_writel(temp, &dr_regs->endptsetupstat);
  1520. /* Clear all the endpoint complete status bits */
  1521. temp = fsl_readl(&dr_regs->endptcomplete);
  1522. fsl_writel(temp, &dr_regs->endptcomplete);
  1523. timeout = jiffies + 100;
  1524. while (fsl_readl(&dr_regs->endpointprime)) {
  1525. /* Wait until all endptprime bits cleared */
  1526. if (time_after(jiffies, timeout)) {
  1527. ERR("Timeout for reset\n");
  1528. break;
  1529. }
  1530. cpu_relax();
  1531. }
  1532. /* Write 1s to the flush register */
  1533. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1534. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1535. VDBG("Bus reset");
  1536. /* Bus is reseting */
  1537. udc->bus_reset = 1;
  1538. /* Reset all the queues, include XD, dTD, EP queue
  1539. * head and TR Queue */
  1540. reset_queues(udc);
  1541. udc->usb_state = USB_STATE_DEFAULT;
  1542. } else {
  1543. VDBG("Controller reset");
  1544. /* initialize usb hw reg except for regs for EP, not
  1545. * touch usbintr reg */
  1546. dr_controller_setup(udc);
  1547. /* Reset all internal used Queues */
  1548. reset_queues(udc);
  1549. ep0_setup(udc);
  1550. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1551. dr_controller_run(udc);
  1552. udc->usb_state = USB_STATE_ATTACHED;
  1553. }
  1554. }
  1555. /*
  1556. * USB device controller interrupt handler
  1557. */
  1558. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1559. {
  1560. struct fsl_udc *udc = _udc;
  1561. u32 irq_src;
  1562. irqreturn_t status = IRQ_NONE;
  1563. unsigned long flags;
  1564. /* Disable ISR for OTG host mode */
  1565. if (udc->stopped)
  1566. return IRQ_NONE;
  1567. spin_lock_irqsave(&udc->lock, flags);
  1568. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1569. /* Clear notification bits */
  1570. fsl_writel(irq_src, &dr_regs->usbsts);
  1571. /* VDBG("irq_src [0x%8x]", irq_src); */
  1572. /* Need to resume? */
  1573. if (udc->usb_state == USB_STATE_SUSPENDED)
  1574. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1575. bus_resume(udc);
  1576. /* USB Interrupt */
  1577. if (irq_src & USB_STS_INT) {
  1578. VDBG("Packet int");
  1579. /* Setup package, we only support ep0 as control ep */
  1580. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1581. tripwire_handler(udc, 0,
  1582. (u8 *) (&udc->local_setup_buff));
  1583. setup_received_irq(udc, &udc->local_setup_buff);
  1584. status = IRQ_HANDLED;
  1585. }
  1586. /* completion of dtd */
  1587. if (fsl_readl(&dr_regs->endptcomplete)) {
  1588. dtd_complete_irq(udc);
  1589. status = IRQ_HANDLED;
  1590. }
  1591. }
  1592. /* SOF (for ISO transfer) */
  1593. if (irq_src & USB_STS_SOF) {
  1594. status = IRQ_HANDLED;
  1595. }
  1596. /* Port Change */
  1597. if (irq_src & USB_STS_PORT_CHANGE) {
  1598. port_change_irq(udc);
  1599. status = IRQ_HANDLED;
  1600. }
  1601. /* Reset Received */
  1602. if (irq_src & USB_STS_RESET) {
  1603. VDBG("reset int");
  1604. reset_irq(udc);
  1605. status = IRQ_HANDLED;
  1606. }
  1607. /* Sleep Enable (Suspend) */
  1608. if (irq_src & USB_STS_SUSPEND) {
  1609. suspend_irq(udc);
  1610. status = IRQ_HANDLED;
  1611. }
  1612. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1613. VDBG("Error IRQ %x", irq_src);
  1614. }
  1615. spin_unlock_irqrestore(&udc->lock, flags);
  1616. return status;
  1617. }
  1618. /*----------------------------------------------------------------*
  1619. * Hook to gadget drivers
  1620. * Called by initialization code of gadget drivers
  1621. *----------------------------------------------------------------*/
  1622. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  1623. int (*bind)(struct usb_gadget *))
  1624. {
  1625. int retval = -ENODEV;
  1626. unsigned long flags = 0;
  1627. if (!udc_controller)
  1628. return -ENODEV;
  1629. if (!driver || (driver->speed != USB_SPEED_FULL
  1630. && driver->speed != USB_SPEED_HIGH)
  1631. || !bind || !driver->disconnect || !driver->setup)
  1632. return -EINVAL;
  1633. if (udc_controller->driver)
  1634. return -EBUSY;
  1635. /* lock is needed but whether should use this lock or another */
  1636. spin_lock_irqsave(&udc_controller->lock, flags);
  1637. driver->driver.bus = NULL;
  1638. /* hook up the driver */
  1639. udc_controller->driver = driver;
  1640. udc_controller->gadget.dev.driver = &driver->driver;
  1641. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1642. /* bind udc driver to gadget driver */
  1643. retval = bind(&udc_controller->gadget);
  1644. if (retval) {
  1645. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1646. udc_controller->gadget.dev.driver = NULL;
  1647. udc_controller->driver = NULL;
  1648. goto out;
  1649. }
  1650. if (udc_controller->transceiver) {
  1651. /* Suspend the controller until OTG enable it */
  1652. udc_controller->stopped = 1;
  1653. printk(KERN_INFO "Suspend udc for OTG auto detect\n");
  1654. /* connect to bus through transceiver */
  1655. if (udc_controller->transceiver) {
  1656. retval = otg_set_peripheral(udc_controller->transceiver,
  1657. &udc_controller->gadget);
  1658. if (retval < 0) {
  1659. ERR("can't bind to transceiver\n");
  1660. driver->unbind(&udc_controller->gadget);
  1661. udc_controller->gadget.dev.driver = 0;
  1662. udc_controller->driver = 0;
  1663. return retval;
  1664. }
  1665. }
  1666. } else {
  1667. /* Enable DR IRQ reg and set USBCMD reg Run bit */
  1668. dr_controller_run(udc_controller);
  1669. udc_controller->usb_state = USB_STATE_ATTACHED;
  1670. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1671. udc_controller->ep0_dir = 0;
  1672. }
  1673. printk(KERN_INFO "%s: bind to driver %s\n",
  1674. udc_controller->gadget.name, driver->driver.name);
  1675. out:
  1676. if (retval)
  1677. printk(KERN_WARNING "gadget driver register failed %d\n",
  1678. retval);
  1679. return retval;
  1680. }
  1681. EXPORT_SYMBOL(usb_gadget_probe_driver);
  1682. /* Disconnect from gadget driver */
  1683. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1684. {
  1685. struct fsl_ep *loop_ep;
  1686. unsigned long flags;
  1687. if (!udc_controller)
  1688. return -ENODEV;
  1689. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1690. return -EINVAL;
  1691. if (udc_controller->transceiver)
  1692. otg_set_peripheral(udc_controller->transceiver, NULL);
  1693. /* stop DR, disable intr */
  1694. dr_controller_stop(udc_controller);
  1695. /* in fact, no needed */
  1696. udc_controller->usb_state = USB_STATE_ATTACHED;
  1697. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1698. udc_controller->ep0_dir = 0;
  1699. /* stand operation */
  1700. spin_lock_irqsave(&udc_controller->lock, flags);
  1701. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1702. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1703. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1704. ep.ep_list)
  1705. nuke(loop_ep, -ESHUTDOWN);
  1706. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1707. /* report disconnect; the controller is already quiesced */
  1708. driver->disconnect(&udc_controller->gadget);
  1709. /* unbind gadget and unhook driver. */
  1710. driver->unbind(&udc_controller->gadget);
  1711. udc_controller->gadget.dev.driver = NULL;
  1712. udc_controller->driver = NULL;
  1713. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1714. driver->driver.name);
  1715. return 0;
  1716. }
  1717. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1718. /*-------------------------------------------------------------------------
  1719. PROC File System Support
  1720. -------------------------------------------------------------------------*/
  1721. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1722. #include <linux/seq_file.h>
  1723. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1724. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1725. int *eof, void *_dev)
  1726. {
  1727. char *buf = page;
  1728. char *next = buf;
  1729. unsigned size = count;
  1730. unsigned long flags;
  1731. int t, i;
  1732. u32 tmp_reg;
  1733. struct fsl_ep *ep = NULL;
  1734. struct fsl_req *req;
  1735. struct fsl_udc *udc = udc_controller;
  1736. if (off != 0)
  1737. return 0;
  1738. spin_lock_irqsave(&udc->lock, flags);
  1739. /* ------basic driver information ---- */
  1740. t = scnprintf(next, size,
  1741. DRIVER_DESC "\n"
  1742. "%s version: %s\n"
  1743. "Gadget driver: %s\n\n",
  1744. driver_name, DRIVER_VERSION,
  1745. udc->driver ? udc->driver->driver.name : "(none)");
  1746. size -= t;
  1747. next += t;
  1748. /* ------ DR Registers ----- */
  1749. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1750. t = scnprintf(next, size,
  1751. "USBCMD reg:\n"
  1752. "SetupTW: %d\n"
  1753. "Run/Stop: %s\n\n",
  1754. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1755. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1756. size -= t;
  1757. next += t;
  1758. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1759. t = scnprintf(next, size,
  1760. "USB Status Reg:\n"
  1761. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1762. "USB Error Interrupt: %s\n\n",
  1763. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1764. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1765. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1766. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1767. size -= t;
  1768. next += t;
  1769. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1770. t = scnprintf(next, size,
  1771. "USB Intrrupt Enable Reg:\n"
  1772. "Sleep Enable: %d SOF Received Enable: %d "
  1773. "Reset Enable: %d\n"
  1774. "System Error Enable: %d "
  1775. "Port Change Dectected Enable: %d\n"
  1776. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1777. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1778. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1779. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1780. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1781. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1782. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1783. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1784. size -= t;
  1785. next += t;
  1786. tmp_reg = fsl_readl(&dr_regs->frindex);
  1787. t = scnprintf(next, size,
  1788. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1789. (tmp_reg & USB_FRINDEX_MASKS));
  1790. size -= t;
  1791. next += t;
  1792. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1793. t = scnprintf(next, size,
  1794. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1795. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1796. size -= t;
  1797. next += t;
  1798. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1799. t = scnprintf(next, size,
  1800. "USB Endpoint List Address Reg: "
  1801. "Device Addr is 0x%x\n\n",
  1802. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1803. size -= t;
  1804. next += t;
  1805. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1806. t = scnprintf(next, size,
  1807. "USB Port Status&Control Reg:\n"
  1808. "Port Transceiver Type : %s Port Speed: %s\n"
  1809. "PHY Low Power Suspend: %s Port Reset: %s "
  1810. "Port Suspend Mode: %s\n"
  1811. "Over-current Change: %s "
  1812. "Port Enable/Disable Change: %s\n"
  1813. "Port Enabled/Disabled: %s "
  1814. "Current Connect Status: %s\n\n", ( {
  1815. char *s;
  1816. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1817. case PORTSCX_PTS_UTMI:
  1818. s = "UTMI"; break;
  1819. case PORTSCX_PTS_ULPI:
  1820. s = "ULPI "; break;
  1821. case PORTSCX_PTS_FSLS:
  1822. s = "FS/LS Serial"; break;
  1823. default:
  1824. s = "None"; break;
  1825. }
  1826. s;} ), ( {
  1827. char *s;
  1828. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1829. case PORTSCX_PORT_SPEED_FULL:
  1830. s = "Full Speed"; break;
  1831. case PORTSCX_PORT_SPEED_LOW:
  1832. s = "Low Speed"; break;
  1833. case PORTSCX_PORT_SPEED_HIGH:
  1834. s = "High Speed"; break;
  1835. default:
  1836. s = "Undefined"; break;
  1837. }
  1838. s;
  1839. } ),
  1840. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1841. "Normal PHY mode" : "Low power mode",
  1842. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1843. "Not in Reset",
  1844. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1845. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1846. "No",
  1847. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1848. "Not change",
  1849. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1850. "Not correct",
  1851. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1852. "Attached" : "Not-Att");
  1853. size -= t;
  1854. next += t;
  1855. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1856. t = scnprintf(next, size,
  1857. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1858. char *s;
  1859. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1860. case USB_MODE_CTRL_MODE_IDLE:
  1861. s = "Idle"; break;
  1862. case USB_MODE_CTRL_MODE_DEVICE:
  1863. s = "Device Controller"; break;
  1864. case USB_MODE_CTRL_MODE_HOST:
  1865. s = "Host Controller"; break;
  1866. default:
  1867. s = "None"; break;
  1868. }
  1869. s;
  1870. } ));
  1871. size -= t;
  1872. next += t;
  1873. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1874. t = scnprintf(next, size,
  1875. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1876. (tmp_reg & EP_SETUP_STATUS_MASK));
  1877. size -= t;
  1878. next += t;
  1879. for (i = 0; i < udc->max_ep / 2; i++) {
  1880. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1881. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1882. i, tmp_reg);
  1883. size -= t;
  1884. next += t;
  1885. }
  1886. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1887. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1888. size -= t;
  1889. next += t;
  1890. #ifndef CONFIG_ARCH_MXC
  1891. if (udc->pdata->have_sysif_regs) {
  1892. tmp_reg = usb_sys_regs->snoop1;
  1893. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1894. size -= t;
  1895. next += t;
  1896. tmp_reg = usb_sys_regs->control;
  1897. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1898. tmp_reg);
  1899. size -= t;
  1900. next += t;
  1901. }
  1902. #endif
  1903. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1904. ep = &udc->eps[0];
  1905. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1906. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1907. size -= t;
  1908. next += t;
  1909. if (list_empty(&ep->queue)) {
  1910. t = scnprintf(next, size, "its req queue is empty\n\n");
  1911. size -= t;
  1912. next += t;
  1913. } else {
  1914. list_for_each_entry(req, &ep->queue, queue) {
  1915. t = scnprintf(next, size,
  1916. "req %p actual 0x%x length 0x%x buf %p\n",
  1917. &req->req, req->req.actual,
  1918. req->req.length, req->req.buf);
  1919. size -= t;
  1920. next += t;
  1921. }
  1922. }
  1923. /* other gadget->eplist ep */
  1924. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1925. if (ep->desc) {
  1926. t = scnprintf(next, size,
  1927. "\nFor %s Maxpkt is 0x%x "
  1928. "index is 0x%x\n",
  1929. ep->ep.name, ep_maxpacket(ep),
  1930. ep_index(ep));
  1931. size -= t;
  1932. next += t;
  1933. if (list_empty(&ep->queue)) {
  1934. t = scnprintf(next, size,
  1935. "its req queue is empty\n\n");
  1936. size -= t;
  1937. next += t;
  1938. } else {
  1939. list_for_each_entry(req, &ep->queue, queue) {
  1940. t = scnprintf(next, size,
  1941. "req %p actual 0x%x length "
  1942. "0x%x buf %p\n",
  1943. &req->req, req->req.actual,
  1944. req->req.length, req->req.buf);
  1945. size -= t;
  1946. next += t;
  1947. } /* end for each_entry of ep req */
  1948. } /* end for else */
  1949. } /* end for if(ep->queue) */
  1950. } /* end (ep->desc) */
  1951. spin_unlock_irqrestore(&udc->lock, flags);
  1952. *eof = 1;
  1953. return count - size;
  1954. }
  1955. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1956. 0, NULL, fsl_proc_read, NULL)
  1957. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1958. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1959. #define create_proc_file() do {} while (0)
  1960. #define remove_proc_file() do {} while (0)
  1961. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1962. /*-------------------------------------------------------------------------*/
  1963. /* Release udc structures */
  1964. static void fsl_udc_release(struct device *dev)
  1965. {
  1966. complete(udc_controller->done);
  1967. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1968. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1969. kfree(udc_controller);
  1970. }
  1971. /******************************************************************
  1972. Internal structure setup functions
  1973. *******************************************************************/
  1974. /*------------------------------------------------------------------
  1975. * init resource for globle controller
  1976. * Return the udc handle on success or NULL on failure
  1977. ------------------------------------------------------------------*/
  1978. static int __init struct_udc_setup(struct fsl_udc *udc,
  1979. struct platform_device *pdev)
  1980. {
  1981. struct fsl_usb2_platform_data *pdata;
  1982. size_t size;
  1983. pdata = pdev->dev.platform_data;
  1984. udc->phy_mode = pdata->phy_mode;
  1985. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1986. if (!udc->eps) {
  1987. ERR("malloc fsl_ep failed\n");
  1988. return -1;
  1989. }
  1990. /* initialized QHs, take care of alignment */
  1991. size = udc->max_ep * sizeof(struct ep_queue_head);
  1992. if (size < QH_ALIGNMENT)
  1993. size = QH_ALIGNMENT;
  1994. else if ((size % QH_ALIGNMENT) != 0) {
  1995. size += QH_ALIGNMENT + 1;
  1996. size &= ~(QH_ALIGNMENT - 1);
  1997. }
  1998. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1999. &udc->ep_qh_dma, GFP_KERNEL);
  2000. if (!udc->ep_qh) {
  2001. ERR("malloc QHs for udc failed\n");
  2002. kfree(udc->eps);
  2003. return -1;
  2004. }
  2005. udc->ep_qh_size = size;
  2006. /* Initialize ep0 status request structure */
  2007. /* FIXME: fsl_alloc_request() ignores ep argument */
  2008. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  2009. struct fsl_req, req);
  2010. /* allocate a small amount of memory to get valid address */
  2011. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2012. udc->resume_state = USB_STATE_NOTATTACHED;
  2013. udc->usb_state = USB_STATE_POWERED;
  2014. udc->ep0_dir = 0;
  2015. udc->remote_wakeup = 0; /* default to 0 on reset */
  2016. return 0;
  2017. }
  2018. /*----------------------------------------------------------------
  2019. * Setup the fsl_ep struct for eps
  2020. * Link fsl_ep->ep to gadget->ep_list
  2021. * ep0out is not used so do nothing here
  2022. * ep0in should be taken care
  2023. *--------------------------------------------------------------*/
  2024. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  2025. char *name, int link)
  2026. {
  2027. struct fsl_ep *ep = &udc->eps[index];
  2028. ep->udc = udc;
  2029. strcpy(ep->name, name);
  2030. ep->ep.name = ep->name;
  2031. ep->ep.ops = &fsl_ep_ops;
  2032. ep->stopped = 0;
  2033. /* for ep0: maxP defined in desc
  2034. * for other eps, maxP is set by epautoconfig() called by gadget layer
  2035. */
  2036. ep->ep.maxpacket = (unsigned short) ~0;
  2037. /* the queue lists any req for this ep */
  2038. INIT_LIST_HEAD(&ep->queue);
  2039. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  2040. if (link)
  2041. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  2042. ep->gadget = &udc->gadget;
  2043. ep->qh = &udc->ep_qh[index];
  2044. return 0;
  2045. }
  2046. /* Driver probe function
  2047. * all intialization operations implemented here except enabling usb_intr reg
  2048. * board setup should have been done in the platform code
  2049. */
  2050. static int __init fsl_udc_probe(struct platform_device *pdev)
  2051. {
  2052. struct fsl_usb2_platform_data *pdata;
  2053. struct resource *res;
  2054. int ret = -ENODEV;
  2055. unsigned int i;
  2056. u32 dccparams;
  2057. if (strcmp(pdev->name, driver_name)) {
  2058. VDBG("Wrong device");
  2059. return -ENODEV;
  2060. }
  2061. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  2062. if (udc_controller == NULL) {
  2063. ERR("malloc udc failed\n");
  2064. return -ENOMEM;
  2065. }
  2066. pdata = pdev->dev.platform_data;
  2067. udc_controller->pdata = pdata;
  2068. spin_lock_init(&udc_controller->lock);
  2069. udc_controller->stopped = 1;
  2070. #ifdef CONFIG_USB_OTG
  2071. if (pdata->operating_mode == FSL_USB2_DR_OTG) {
  2072. udc_controller->transceiver = otg_get_transceiver();
  2073. if (!udc_controller->transceiver) {
  2074. ERR("Can't find OTG driver!\n");
  2075. ret = -ENODEV;
  2076. goto err_kfree;
  2077. }
  2078. }
  2079. #endif
  2080. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2081. if (!res) {
  2082. ret = -ENXIO;
  2083. goto err_kfree;
  2084. }
  2085. if (pdata->operating_mode == FSL_USB2_DR_DEVICE) {
  2086. if (!request_mem_region(res->start, res->end - res->start + 1,
  2087. driver_name)) {
  2088. ERR("request mem region for %s failed\n", pdev->name);
  2089. ret = -EBUSY;
  2090. goto err_kfree;
  2091. }
  2092. }
  2093. dr_regs = ioremap(res->start, resource_size(res));
  2094. if (!dr_regs) {
  2095. ret = -ENOMEM;
  2096. goto err_release_mem_region;
  2097. }
  2098. pdata->regs = (void *)dr_regs;
  2099. /*
  2100. * do platform specific init: check the clock, grab/config pins, etc.
  2101. */
  2102. if (pdata->init && pdata->init(pdev)) {
  2103. ret = -ENODEV;
  2104. goto err_iounmap_noclk;
  2105. }
  2106. /* Set accessors only after pdata->init() ! */
  2107. fsl_set_accessors(pdata);
  2108. #ifndef CONFIG_ARCH_MXC
  2109. if (pdata->have_sysif_regs)
  2110. usb_sys_regs = (struct usb_sys_interface *)
  2111. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  2112. #endif
  2113. /* Initialize USB clocks */
  2114. ret = fsl_udc_clk_init(pdev);
  2115. if (ret < 0)
  2116. goto err_iounmap_noclk;
  2117. /* Read Device Controller Capability Parameters register */
  2118. dccparams = fsl_readl(&dr_regs->dccparams);
  2119. if (!(dccparams & DCCPARAMS_DC)) {
  2120. ERR("This SOC doesn't support device role\n");
  2121. ret = -ENODEV;
  2122. goto err_iounmap;
  2123. }
  2124. /* Get max device endpoints */
  2125. /* DEN is bidirectional ep number, max_ep doubles the number */
  2126. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  2127. udc_controller->irq = platform_get_irq(pdev, 0);
  2128. if (!udc_controller->irq) {
  2129. ret = -ENODEV;
  2130. goto err_iounmap;
  2131. }
  2132. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  2133. driver_name, udc_controller);
  2134. if (ret != 0) {
  2135. ERR("cannot request irq %d err %d\n",
  2136. udc_controller->irq, ret);
  2137. goto err_iounmap;
  2138. }
  2139. /* Initialize the udc structure including QH member and other member */
  2140. if (struct_udc_setup(udc_controller, pdev)) {
  2141. ERR("Can't initialize udc data structure\n");
  2142. ret = -ENOMEM;
  2143. goto err_free_irq;
  2144. }
  2145. if (!udc_controller->transceiver) {
  2146. /* initialize usb hw reg except for regs for EP,
  2147. * leave usbintr reg untouched */
  2148. dr_controller_setup(udc_controller);
  2149. }
  2150. fsl_udc_clk_finalize(pdev);
  2151. /* Setup gadget structure */
  2152. udc_controller->gadget.ops = &fsl_gadget_ops;
  2153. udc_controller->gadget.is_dualspeed = 1;
  2154. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  2155. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  2156. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  2157. udc_controller->gadget.name = driver_name;
  2158. /* Setup gadget.dev and register with kernel */
  2159. dev_set_name(&udc_controller->gadget.dev, "gadget");
  2160. udc_controller->gadget.dev.release = fsl_udc_release;
  2161. udc_controller->gadget.dev.parent = &pdev->dev;
  2162. ret = device_register(&udc_controller->gadget.dev);
  2163. if (ret < 0)
  2164. goto err_free_irq;
  2165. if (udc_controller->transceiver)
  2166. udc_controller->gadget.is_otg = 1;
  2167. /* setup QH and epctrl for ep0 */
  2168. ep0_setup(udc_controller);
  2169. /* setup udc->eps[] for ep0 */
  2170. struct_ep_setup(udc_controller, 0, "ep0", 0);
  2171. /* for ep0: the desc defined here;
  2172. * for other eps, gadget layer called ep_enable with defined desc
  2173. */
  2174. udc_controller->eps[0].desc = &fsl_ep0_desc;
  2175. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  2176. /* setup the udc->eps[] for non-control endpoints and link
  2177. * to gadget.ep_list */
  2178. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2179. char name[14];
  2180. sprintf(name, "ep%dout", i);
  2181. struct_ep_setup(udc_controller, i * 2, name, 1);
  2182. sprintf(name, "ep%din", i);
  2183. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2184. }
  2185. /* use dma_pool for TD management */
  2186. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2187. sizeof(struct ep_td_struct),
  2188. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2189. if (udc_controller->td_pool == NULL) {
  2190. ret = -ENOMEM;
  2191. goto err_unregister;
  2192. }
  2193. create_proc_file();
  2194. return 0;
  2195. err_unregister:
  2196. device_unregister(&udc_controller->gadget.dev);
  2197. err_free_irq:
  2198. free_irq(udc_controller->irq, udc_controller);
  2199. err_iounmap:
  2200. if (pdata->exit)
  2201. pdata->exit(pdev);
  2202. fsl_udc_clk_release();
  2203. err_iounmap_noclk:
  2204. iounmap(dr_regs);
  2205. err_release_mem_region:
  2206. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2207. release_mem_region(res->start, res->end - res->start + 1);
  2208. err_kfree:
  2209. kfree(udc_controller);
  2210. udc_controller = NULL;
  2211. return ret;
  2212. }
  2213. /* Driver removal function
  2214. * Free resources and finish pending transactions
  2215. */
  2216. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2217. {
  2218. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2219. struct fsl_usb2_platform_data *pdata = pdev->dev.platform_data;
  2220. DECLARE_COMPLETION(done);
  2221. if (!udc_controller)
  2222. return -ENODEV;
  2223. udc_controller->done = &done;
  2224. fsl_udc_clk_release();
  2225. /* DR has been stopped in usb_gadget_unregister_driver() */
  2226. remove_proc_file();
  2227. /* Free allocated memory */
  2228. kfree(udc_controller->status_req->req.buf);
  2229. kfree(udc_controller->status_req);
  2230. kfree(udc_controller->eps);
  2231. dma_pool_destroy(udc_controller->td_pool);
  2232. free_irq(udc_controller->irq, udc_controller);
  2233. iounmap(dr_regs);
  2234. if (pdata->operating_mode == FSL_USB2_DR_DEVICE)
  2235. release_mem_region(res->start, res->end - res->start + 1);
  2236. device_unregister(&udc_controller->gadget.dev);
  2237. /* free udc --wait for the release() finished */
  2238. wait_for_completion(&done);
  2239. /*
  2240. * do platform specific un-initialization:
  2241. * release iomux pins, etc.
  2242. */
  2243. if (pdata->exit)
  2244. pdata->exit(pdev);
  2245. return 0;
  2246. }
  2247. /*-----------------------------------------------------------------
  2248. * Modify Power management attributes
  2249. * Used by OTG statemachine to disable gadget temporarily
  2250. -----------------------------------------------------------------*/
  2251. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2252. {
  2253. dr_controller_stop(udc_controller);
  2254. return 0;
  2255. }
  2256. /*-----------------------------------------------------------------
  2257. * Invoked on USB resume. May be called in_interrupt.
  2258. * Here we start the DR controller and enable the irq
  2259. *-----------------------------------------------------------------*/
  2260. static int fsl_udc_resume(struct platform_device *pdev)
  2261. {
  2262. /* Enable DR irq reg and set controller Run */
  2263. if (udc_controller->stopped) {
  2264. dr_controller_setup(udc_controller);
  2265. dr_controller_run(udc_controller);
  2266. }
  2267. udc_controller->usb_state = USB_STATE_ATTACHED;
  2268. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2269. udc_controller->ep0_dir = 0;
  2270. return 0;
  2271. }
  2272. static int fsl_udc_otg_suspend(struct device *dev, pm_message_t state)
  2273. {
  2274. struct fsl_udc *udc = udc_controller;
  2275. u32 mode, usbcmd;
  2276. mode = fsl_readl(&dr_regs->usbmode) & USB_MODE_CTRL_MODE_MASK;
  2277. pr_debug("%s(): mode 0x%x stopped %d\n", __func__, mode, udc->stopped);
  2278. /*
  2279. * If the controller is already stopped, then this must be a
  2280. * PM suspend. Remember this fact, so that we will leave the
  2281. * controller stopped at PM resume time.
  2282. */
  2283. if (udc->stopped) {
  2284. pr_debug("gadget already stopped, leaving early\n");
  2285. udc->already_stopped = 1;
  2286. return 0;
  2287. }
  2288. if (mode != USB_MODE_CTRL_MODE_DEVICE) {
  2289. pr_debug("gadget not in device mode, leaving early\n");
  2290. return 0;
  2291. }
  2292. /* stop the controller */
  2293. usbcmd = fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP;
  2294. fsl_writel(usbcmd, &dr_regs->usbcmd);
  2295. udc->stopped = 1;
  2296. pr_info("USB Gadget suspended\n");
  2297. return 0;
  2298. }
  2299. static int fsl_udc_otg_resume(struct device *dev)
  2300. {
  2301. pr_debug("%s(): stopped %d already_stopped %d\n", __func__,
  2302. udc_controller->stopped, udc_controller->already_stopped);
  2303. /*
  2304. * If the controller was stopped at suspend time, then
  2305. * don't resume it now.
  2306. */
  2307. if (udc_controller->already_stopped) {
  2308. udc_controller->already_stopped = 0;
  2309. pr_debug("gadget was already stopped, leaving early\n");
  2310. return 0;
  2311. }
  2312. pr_info("USB Gadget resume\n");
  2313. return fsl_udc_resume(NULL);
  2314. }
  2315. /*-------------------------------------------------------------------------
  2316. Register entry point for the peripheral controller driver
  2317. --------------------------------------------------------------------------*/
  2318. static struct platform_driver udc_driver = {
  2319. .remove = __exit_p(fsl_udc_remove),
  2320. /* these suspend and resume are not usb suspend and resume */
  2321. .suspend = fsl_udc_suspend,
  2322. .resume = fsl_udc_resume,
  2323. .driver = {
  2324. .name = (char *)driver_name,
  2325. .owner = THIS_MODULE,
  2326. /* udc suspend/resume called from OTG driver */
  2327. .suspend = fsl_udc_otg_suspend,
  2328. .resume = fsl_udc_otg_resume,
  2329. },
  2330. };
  2331. static int __init udc_init(void)
  2332. {
  2333. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2334. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2335. }
  2336. module_init(udc_init);
  2337. static void __exit udc_exit(void)
  2338. {
  2339. platform_driver_unregister(&udc_driver);
  2340. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2341. }
  2342. module_exit(udc_exit);
  2343. MODULE_DESCRIPTION(DRIVER_DESC);
  2344. MODULE_AUTHOR(DRIVER_AUTHOR);
  2345. MODULE_LICENSE("GPL");
  2346. MODULE_ALIAS("platform:fsl-usb2-udc");