altera_uart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * altera_uart.c -- Altera UART driver
  3. *
  4. * Based on mcf.c -- Freescale ColdFire UART driver
  5. *
  6. * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7. * (C) Copyright 2008, Thomas Chou <thomas@wytron.com.tw>
  8. * (C) Copyright 2010, Tobias Klauser <tklauser@distanz.ch>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/timer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/module.h>
  20. #include <linux/console.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/serial.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/of.h>
  27. #include <linux/io.h>
  28. #include <linux/altera_uart.h>
  29. #define DRV_NAME "altera_uart"
  30. #define SERIAL_ALTERA_MAJOR 204
  31. #define SERIAL_ALTERA_MINOR 213
  32. /*
  33. * Altera UART register definitions according to the Nios UART datasheet:
  34. * http://www.altera.com/literature/ds/ds_nios_uart.pdf
  35. */
  36. #define ALTERA_UART_SIZE 32
  37. #define ALTERA_UART_RXDATA_REG 0
  38. #define ALTERA_UART_TXDATA_REG 4
  39. #define ALTERA_UART_STATUS_REG 8
  40. #define ALTERA_UART_CONTROL_REG 12
  41. #define ALTERA_UART_DIVISOR_REG 16
  42. #define ALTERA_UART_EOP_REG 20
  43. #define ALTERA_UART_STATUS_PE_MSK 0x0001 /* parity error */
  44. #define ALTERA_UART_STATUS_FE_MSK 0x0002 /* framing error */
  45. #define ALTERA_UART_STATUS_BRK_MSK 0x0004 /* break */
  46. #define ALTERA_UART_STATUS_ROE_MSK 0x0008 /* RX overrun error */
  47. #define ALTERA_UART_STATUS_TOE_MSK 0x0010 /* TX overrun error */
  48. #define ALTERA_UART_STATUS_TMT_MSK 0x0020 /* TX shift register state */
  49. #define ALTERA_UART_STATUS_TRDY_MSK 0x0040 /* TX ready */
  50. #define ALTERA_UART_STATUS_RRDY_MSK 0x0080 /* RX ready */
  51. #define ALTERA_UART_STATUS_E_MSK 0x0100 /* exception condition */
  52. #define ALTERA_UART_STATUS_DCTS_MSK 0x0400 /* CTS logic-level change */
  53. #define ALTERA_UART_STATUS_CTS_MSK 0x0800 /* CTS logic state */
  54. #define ALTERA_UART_STATUS_EOP_MSK 0x1000 /* EOP written/read */
  55. /* Enable interrupt on... */
  56. #define ALTERA_UART_CONTROL_PE_MSK 0x0001 /* ...parity error */
  57. #define ALTERA_UART_CONTROL_FE_MSK 0x0002 /* ...framing error */
  58. #define ALTERA_UART_CONTROL_BRK_MSK 0x0004 /* ...break */
  59. #define ALTERA_UART_CONTROL_ROE_MSK 0x0008 /* ...RX overrun */
  60. #define ALTERA_UART_CONTROL_TOE_MSK 0x0010 /* ...TX overrun */
  61. #define ALTERA_UART_CONTROL_TMT_MSK 0x0020 /* ...TX shift register empty */
  62. #define ALTERA_UART_CONTROL_TRDY_MSK 0x0040 /* ...TX ready */
  63. #define ALTERA_UART_CONTROL_RRDY_MSK 0x0080 /* ...RX ready */
  64. #define ALTERA_UART_CONTROL_E_MSK 0x0100 /* ...exception*/
  65. #define ALTERA_UART_CONTROL_TRBK_MSK 0x0200 /* TX break */
  66. #define ALTERA_UART_CONTROL_DCTS_MSK 0x0400 /* Interrupt on CTS change */
  67. #define ALTERA_UART_CONTROL_RTS_MSK 0x0800 /* RTS signal */
  68. #define ALTERA_UART_CONTROL_EOP_MSK 0x1000 /* Interrupt on EOP */
  69. /*
  70. * Local per-uart structure.
  71. */
  72. struct altera_uart {
  73. struct uart_port port;
  74. struct timer_list tmr;
  75. unsigned int sigs; /* Local copy of line sigs */
  76. unsigned short imr; /* Local IMR mirror */
  77. };
  78. static u32 altera_uart_readl(struct uart_port *port, int reg)
  79. {
  80. return readl(port->membase + (reg << port->regshift));
  81. }
  82. static void altera_uart_writel(struct uart_port *port, u32 dat, int reg)
  83. {
  84. writel(dat, port->membase + (reg << port->regshift));
  85. }
  86. static unsigned int altera_uart_tx_empty(struct uart_port *port)
  87. {
  88. return (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  89. ALTERA_UART_STATUS_TMT_MSK) ? TIOCSER_TEMT : 0;
  90. }
  91. static unsigned int altera_uart_get_mctrl(struct uart_port *port)
  92. {
  93. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  94. unsigned int sigs;
  95. sigs = (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  96. ALTERA_UART_STATUS_CTS_MSK) ? TIOCM_CTS : 0;
  97. sigs |= (pp->sigs & TIOCM_RTS);
  98. return sigs;
  99. }
  100. static void altera_uart_set_mctrl(struct uart_port *port, unsigned int sigs)
  101. {
  102. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  103. pp->sigs = sigs;
  104. if (sigs & TIOCM_RTS)
  105. pp->imr |= ALTERA_UART_CONTROL_RTS_MSK;
  106. else
  107. pp->imr &= ~ALTERA_UART_CONTROL_RTS_MSK;
  108. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  109. }
  110. static void altera_uart_start_tx(struct uart_port *port)
  111. {
  112. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  113. pp->imr |= ALTERA_UART_CONTROL_TRDY_MSK;
  114. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  115. }
  116. static void altera_uart_stop_tx(struct uart_port *port)
  117. {
  118. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  119. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  120. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  121. }
  122. static void altera_uart_stop_rx(struct uart_port *port)
  123. {
  124. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  125. pp->imr &= ~ALTERA_UART_CONTROL_RRDY_MSK;
  126. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  127. }
  128. static void altera_uart_break_ctl(struct uart_port *port, int break_state)
  129. {
  130. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  131. unsigned long flags;
  132. spin_lock_irqsave(&port->lock, flags);
  133. if (break_state == -1)
  134. pp->imr |= ALTERA_UART_CONTROL_TRBK_MSK;
  135. else
  136. pp->imr &= ~ALTERA_UART_CONTROL_TRBK_MSK;
  137. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  138. spin_unlock_irqrestore(&port->lock, flags);
  139. }
  140. static void altera_uart_enable_ms(struct uart_port *port)
  141. {
  142. }
  143. static void altera_uart_set_termios(struct uart_port *port,
  144. struct ktermios *termios,
  145. struct ktermios *old)
  146. {
  147. unsigned long flags;
  148. unsigned int baud, baudclk;
  149. baud = uart_get_baud_rate(port, termios, old, 0, 4000000);
  150. baudclk = port->uartclk / baud;
  151. if (old)
  152. tty_termios_copy_hw(termios, old);
  153. tty_termios_encode_baud_rate(termios, baud, baud);
  154. spin_lock_irqsave(&port->lock, flags);
  155. uart_update_timeout(port, termios->c_cflag, baud);
  156. altera_uart_writel(port, baudclk, ALTERA_UART_DIVISOR_REG);
  157. spin_unlock_irqrestore(&port->lock, flags);
  158. }
  159. static void altera_uart_rx_chars(struct altera_uart *pp)
  160. {
  161. struct uart_port *port = &pp->port;
  162. unsigned char ch, flag;
  163. unsigned short status;
  164. while ((status = altera_uart_readl(port, ALTERA_UART_STATUS_REG)) &
  165. ALTERA_UART_STATUS_RRDY_MSK) {
  166. ch = altera_uart_readl(port, ALTERA_UART_RXDATA_REG);
  167. flag = TTY_NORMAL;
  168. port->icount.rx++;
  169. if (status & ALTERA_UART_STATUS_E_MSK) {
  170. altera_uart_writel(port, status,
  171. ALTERA_UART_STATUS_REG);
  172. if (status & ALTERA_UART_STATUS_BRK_MSK) {
  173. port->icount.brk++;
  174. if (uart_handle_break(port))
  175. continue;
  176. } else if (status & ALTERA_UART_STATUS_PE_MSK) {
  177. port->icount.parity++;
  178. } else if (status & ALTERA_UART_STATUS_ROE_MSK) {
  179. port->icount.overrun++;
  180. } else if (status & ALTERA_UART_STATUS_FE_MSK) {
  181. port->icount.frame++;
  182. }
  183. status &= port->read_status_mask;
  184. if (status & ALTERA_UART_STATUS_BRK_MSK)
  185. flag = TTY_BREAK;
  186. else if (status & ALTERA_UART_STATUS_PE_MSK)
  187. flag = TTY_PARITY;
  188. else if (status & ALTERA_UART_STATUS_FE_MSK)
  189. flag = TTY_FRAME;
  190. }
  191. if (uart_handle_sysrq_char(port, ch))
  192. continue;
  193. uart_insert_char(port, status, ALTERA_UART_STATUS_ROE_MSK, ch,
  194. flag);
  195. }
  196. tty_flip_buffer_push(port->state->port.tty);
  197. }
  198. static void altera_uart_tx_chars(struct altera_uart *pp)
  199. {
  200. struct uart_port *port = &pp->port;
  201. struct circ_buf *xmit = &port->state->xmit;
  202. if (port->x_char) {
  203. /* Send special char - probably flow control */
  204. altera_uart_writel(port, port->x_char, ALTERA_UART_TXDATA_REG);
  205. port->x_char = 0;
  206. port->icount.tx++;
  207. return;
  208. }
  209. while (altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  210. ALTERA_UART_STATUS_TRDY_MSK) {
  211. if (xmit->head == xmit->tail)
  212. break;
  213. altera_uart_writel(port, xmit->buf[xmit->tail],
  214. ALTERA_UART_TXDATA_REG);
  215. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  216. port->icount.tx++;
  217. }
  218. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  219. uart_write_wakeup(port);
  220. if (xmit->head == xmit->tail) {
  221. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  222. altera_uart_writel(port, pp->imr, ALTERA_UART_CONTROL_REG);
  223. }
  224. }
  225. static irqreturn_t altera_uart_interrupt(int irq, void *data)
  226. {
  227. struct uart_port *port = data;
  228. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  229. unsigned int isr;
  230. isr = altera_uart_readl(port, ALTERA_UART_STATUS_REG) & pp->imr;
  231. spin_lock(&port->lock);
  232. if (isr & ALTERA_UART_STATUS_RRDY_MSK)
  233. altera_uart_rx_chars(pp);
  234. if (isr & ALTERA_UART_STATUS_TRDY_MSK)
  235. altera_uart_tx_chars(pp);
  236. spin_unlock(&port->lock);
  237. return IRQ_RETVAL(isr);
  238. }
  239. static void altera_uart_timer(unsigned long data)
  240. {
  241. struct uart_port *port = (void *)data;
  242. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  243. altera_uart_interrupt(0, port);
  244. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  245. }
  246. static void altera_uart_config_port(struct uart_port *port, int flags)
  247. {
  248. port->type = PORT_ALTERA_UART;
  249. /* Clear mask, so no surprise interrupts. */
  250. altera_uart_writel(port, 0, ALTERA_UART_CONTROL_REG);
  251. /* Clear status register */
  252. altera_uart_writel(port, 0, ALTERA_UART_STATUS_REG);
  253. }
  254. static int altera_uart_startup(struct uart_port *port)
  255. {
  256. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  257. unsigned long flags;
  258. int ret;
  259. if (!port->irq) {
  260. setup_timer(&pp->tmr, altera_uart_timer, (unsigned long)port);
  261. mod_timer(&pp->tmr, jiffies + uart_poll_timeout(port));
  262. return 0;
  263. }
  264. ret = request_irq(port->irq, altera_uart_interrupt, IRQF_DISABLED,
  265. DRV_NAME, port);
  266. if (ret) {
  267. pr_err(DRV_NAME ": unable to attach Altera UART %d "
  268. "interrupt vector=%d\n", port->line, port->irq);
  269. return ret;
  270. }
  271. spin_lock_irqsave(&port->lock, flags);
  272. /* Enable RX interrupts now */
  273. pp->imr = ALTERA_UART_CONTROL_RRDY_MSK;
  274. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  275. spin_unlock_irqrestore(&port->lock, flags);
  276. return 0;
  277. }
  278. static void altera_uart_shutdown(struct uart_port *port)
  279. {
  280. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  281. unsigned long flags;
  282. spin_lock_irqsave(&port->lock, flags);
  283. /* Disable all interrupts now */
  284. pp->imr = 0;
  285. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  286. spin_unlock_irqrestore(&port->lock, flags);
  287. if (port->irq)
  288. free_irq(port->irq, port);
  289. else
  290. del_timer_sync(&pp->tmr);
  291. }
  292. static const char *altera_uart_type(struct uart_port *port)
  293. {
  294. return (port->type == PORT_ALTERA_UART) ? "Altera UART" : NULL;
  295. }
  296. static int altera_uart_request_port(struct uart_port *port)
  297. {
  298. /* UARTs always present */
  299. return 0;
  300. }
  301. static void altera_uart_release_port(struct uart_port *port)
  302. {
  303. /* Nothing to release... */
  304. }
  305. static int altera_uart_verify_port(struct uart_port *port,
  306. struct serial_struct *ser)
  307. {
  308. if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_ALTERA_UART))
  309. return -EINVAL;
  310. return 0;
  311. }
  312. /*
  313. * Define the basic serial functions we support.
  314. */
  315. static struct uart_ops altera_uart_ops = {
  316. .tx_empty = altera_uart_tx_empty,
  317. .get_mctrl = altera_uart_get_mctrl,
  318. .set_mctrl = altera_uart_set_mctrl,
  319. .start_tx = altera_uart_start_tx,
  320. .stop_tx = altera_uart_stop_tx,
  321. .stop_rx = altera_uart_stop_rx,
  322. .enable_ms = altera_uart_enable_ms,
  323. .break_ctl = altera_uart_break_ctl,
  324. .startup = altera_uart_startup,
  325. .shutdown = altera_uart_shutdown,
  326. .set_termios = altera_uart_set_termios,
  327. .type = altera_uart_type,
  328. .request_port = altera_uart_request_port,
  329. .release_port = altera_uart_release_port,
  330. .config_port = altera_uart_config_port,
  331. .verify_port = altera_uart_verify_port,
  332. };
  333. static struct altera_uart altera_uart_ports[CONFIG_SERIAL_ALTERA_UART_MAXPORTS];
  334. #if defined(CONFIG_SERIAL_ALTERA_UART_CONSOLE)
  335. int __init early_altera_uart_setup(struct altera_uart_platform_uart *platp)
  336. {
  337. struct uart_port *port;
  338. int i;
  339. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS && platp[i].mapbase; i++) {
  340. port = &altera_uart_ports[i].port;
  341. port->line = i;
  342. port->type = PORT_ALTERA_UART;
  343. port->mapbase = platp[i].mapbase;
  344. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  345. port->iotype = SERIAL_IO_MEM;
  346. port->irq = platp[i].irq;
  347. port->uartclk = platp[i].uartclk;
  348. port->flags = UPF_BOOT_AUTOCONF;
  349. port->ops = &altera_uart_ops;
  350. port->private_data = platp;
  351. }
  352. return 0;
  353. }
  354. static void altera_uart_console_putc(struct uart_port *port, const char c)
  355. {
  356. while (!(altera_uart_readl(port, ALTERA_UART_STATUS_REG) &
  357. ALTERA_UART_STATUS_TRDY_MSK))
  358. cpu_relax();
  359. writel(c, port->membase + ALTERA_UART_TXDATA_REG);
  360. }
  361. static void altera_uart_console_write(struct console *co, const char *s,
  362. unsigned int count)
  363. {
  364. struct uart_port *port = &(altera_uart_ports + co->index)->port;
  365. for (; count; count--, s++) {
  366. altera_uart_console_putc(port, *s);
  367. if (*s == '\n')
  368. altera_uart_console_putc(port, '\r');
  369. }
  370. }
  371. static int __init altera_uart_console_setup(struct console *co, char *options)
  372. {
  373. struct uart_port *port;
  374. int baud = CONFIG_SERIAL_ALTERA_UART_BAUDRATE;
  375. int bits = 8;
  376. int parity = 'n';
  377. int flow = 'n';
  378. if (co->index < 0 || co->index >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  379. return -EINVAL;
  380. port = &altera_uart_ports[co->index].port;
  381. if (!port->membase)
  382. return -ENODEV;
  383. if (options)
  384. uart_parse_options(options, &baud, &parity, &bits, &flow);
  385. return uart_set_options(port, co, baud, parity, bits, flow);
  386. }
  387. static struct uart_driver altera_uart_driver;
  388. static struct console altera_uart_console = {
  389. .name = "ttyAL",
  390. .write = altera_uart_console_write,
  391. .device = uart_console_device,
  392. .setup = altera_uart_console_setup,
  393. .flags = CON_PRINTBUFFER,
  394. .index = -1,
  395. .data = &altera_uart_driver,
  396. };
  397. static int __init altera_uart_console_init(void)
  398. {
  399. register_console(&altera_uart_console);
  400. return 0;
  401. }
  402. console_initcall(altera_uart_console_init);
  403. #define ALTERA_UART_CONSOLE (&altera_uart_console)
  404. #else
  405. #define ALTERA_UART_CONSOLE NULL
  406. #endif /* CONFIG_ALTERA_UART_CONSOLE */
  407. /*
  408. * Define the altera_uart UART driver structure.
  409. */
  410. static struct uart_driver altera_uart_driver = {
  411. .owner = THIS_MODULE,
  412. .driver_name = DRV_NAME,
  413. .dev_name = "ttyAL",
  414. .major = SERIAL_ALTERA_MAJOR,
  415. .minor = SERIAL_ALTERA_MINOR,
  416. .nr = CONFIG_SERIAL_ALTERA_UART_MAXPORTS,
  417. .cons = ALTERA_UART_CONSOLE,
  418. };
  419. #ifdef CONFIG_OF
  420. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  421. struct uart_port *port)
  422. {
  423. int len;
  424. const __be32 *clk;
  425. clk = of_get_property(pdev->dev.of_node, "clock-frequency", &len);
  426. if (!clk || len < sizeof(__be32))
  427. return -ENODEV;
  428. port->uartclk = be32_to_cpup(clk);
  429. return 0;
  430. }
  431. #else
  432. static int altera_uart_get_of_uartclk(struct platform_device *pdev,
  433. struct uart_port *port)
  434. {
  435. return -ENODEV;
  436. }
  437. #endif /* CONFIG_OF */
  438. static int __devinit altera_uart_probe(struct platform_device *pdev)
  439. {
  440. struct altera_uart_platform_uart *platp = pdev->dev.platform_data;
  441. struct uart_port *port;
  442. struct resource *res_mem;
  443. struct resource *res_irq;
  444. int i = pdev->id;
  445. int ret;
  446. /* if id is -1 scan for a free id and use that one */
  447. if (i == -1) {
  448. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS; i++)
  449. if (altera_uart_ports[i].port.mapbase == 0)
  450. break;
  451. }
  452. if (i < 0 || i >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  453. return -EINVAL;
  454. port = &altera_uart_ports[i].port;
  455. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  456. if (res_mem)
  457. port->mapbase = res_mem->start;
  458. else if (platp)
  459. port->mapbase = platp->mapbase;
  460. else
  461. return -EINVAL;
  462. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  463. if (res_irq)
  464. port->irq = res_irq->start;
  465. else if (platp)
  466. port->irq = platp->irq;
  467. /* Check platform data first so we can override device node data */
  468. if (platp)
  469. port->uartclk = platp->uartclk;
  470. else {
  471. ret = altera_uart_get_of_uartclk(pdev, port);
  472. if (ret)
  473. return ret;
  474. }
  475. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  476. if (!port->membase)
  477. return -ENOMEM;
  478. if (platp)
  479. port->regshift = platp->bus_shift;
  480. else
  481. port->regshift = 0;
  482. port->line = i;
  483. port->type = PORT_ALTERA_UART;
  484. port->iotype = SERIAL_IO_MEM;
  485. port->ops = &altera_uart_ops;
  486. port->flags = UPF_BOOT_AUTOCONF;
  487. dev_set_drvdata(&pdev->dev, port);
  488. uart_add_one_port(&altera_uart_driver, port);
  489. return 0;
  490. }
  491. static int __devexit altera_uart_remove(struct platform_device *pdev)
  492. {
  493. struct uart_port *port = dev_get_drvdata(&pdev->dev);
  494. if (port) {
  495. uart_remove_one_port(&altera_uart_driver, port);
  496. dev_set_drvdata(&pdev->dev, NULL);
  497. port->mapbase = 0;
  498. }
  499. return 0;
  500. }
  501. #ifdef CONFIG_OF
  502. static struct of_device_id altera_uart_match[] = {
  503. { .compatible = "ALTR,uart-1.0", },
  504. {},
  505. };
  506. MODULE_DEVICE_TABLE(of, altera_uart_match);
  507. #else
  508. #define altera_uart_match NULL
  509. #endif /* CONFIG_OF */
  510. static struct platform_driver altera_uart_platform_driver = {
  511. .probe = altera_uart_probe,
  512. .remove = __devexit_p(altera_uart_remove),
  513. .driver = {
  514. .name = DRV_NAME,
  515. .owner = THIS_MODULE,
  516. .of_match_table = altera_uart_match,
  517. },
  518. };
  519. static int __init altera_uart_init(void)
  520. {
  521. int rc;
  522. rc = uart_register_driver(&altera_uart_driver);
  523. if (rc)
  524. return rc;
  525. rc = platform_driver_register(&altera_uart_platform_driver);
  526. if (rc) {
  527. uart_unregister_driver(&altera_uart_driver);
  528. return rc;
  529. }
  530. return 0;
  531. }
  532. static void __exit altera_uart_exit(void)
  533. {
  534. platform_driver_unregister(&altera_uart_platform_driver);
  535. uart_unregister_driver(&altera_uart_driver);
  536. }
  537. module_init(altera_uart_init);
  538. module_exit(altera_uart_exit);
  539. MODULE_DESCRIPTION("Altera UART driver");
  540. MODULE_AUTHOR("Thomas Chou <thomas@wytron.com.tw>");
  541. MODULE_LICENSE("GPL");
  542. MODULE_ALIAS("platform:" DRV_NAME);
  543. MODULE_ALIAS_CHARDEV_MAJOR(SERIAL_ALTERA_MAJOR);