rf.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "reg.h"
  31. #include "def.h"
  32. #include "phy.h"
  33. #include "rf.h"
  34. #include "dm.h"
  35. static bool _rtl92ce_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
  36. void rtl92ce_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
  37. {
  38. struct rtl_priv *rtlpriv = rtl_priv(hw);
  39. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  40. switch (bandwidth) {
  41. case HT_CHANNEL_WIDTH_20:
  42. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  43. 0xfffff3ff) | 0x0400);
  44. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  45. rtlphy->rfreg_chnlval[0]);
  46. break;
  47. case HT_CHANNEL_WIDTH_20_40:
  48. rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
  49. 0xfffff3ff));
  50. rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
  51. rtlphy->rfreg_chnlval[0]);
  52. break;
  53. default:
  54. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  55. ("unknown bandwidth: %#X\n", bandwidth));
  56. break;
  57. }
  58. }
  59. void rtl92ce_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
  60. u8 *ppowerlevel)
  61. {
  62. struct rtl_priv *rtlpriv = rtl_priv(hw);
  63. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  64. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  65. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  66. u32 tx_agc[2] = {0, 0}, tmpval;
  67. bool turbo_scanoff = false;
  68. u8 idx1, idx2;
  69. u8 *ptr;
  70. if (rtlefuse->eeprom_regulatory != 0)
  71. turbo_scanoff = true;
  72. if (mac->act_scanning == true) {
  73. tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
  74. tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
  75. if (turbo_scanoff) {
  76. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  77. tx_agc[idx1] = ppowerlevel[idx1] |
  78. (ppowerlevel[idx1] << 8) |
  79. (ppowerlevel[idx1] << 16) |
  80. (ppowerlevel[idx1] << 24);
  81. }
  82. }
  83. } else {
  84. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  85. tx_agc[idx1] = ppowerlevel[idx1] |
  86. (ppowerlevel[idx1] << 8) |
  87. (ppowerlevel[idx1] << 16) |
  88. (ppowerlevel[idx1] << 24);
  89. }
  90. if (rtlefuse->eeprom_regulatory == 0) {
  91. tmpval =
  92. (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
  93. (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
  94. 8);
  95. tx_agc[RF90_PATH_A] += tmpval;
  96. tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
  97. (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
  98. 24);
  99. tx_agc[RF90_PATH_B] += tmpval;
  100. }
  101. }
  102. for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
  103. ptr = (u8 *) (&(tx_agc[idx1]));
  104. for (idx2 = 0; idx2 < 4; idx2++) {
  105. if (*ptr > RF6052_MAX_TX_PWR)
  106. *ptr = RF6052_MAX_TX_PWR;
  107. ptr++;
  108. }
  109. }
  110. tmpval = tx_agc[RF90_PATH_A] & 0xff;
  111. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
  112. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  113. ("CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  114. RTXAGC_A_CCK1_MCS32));
  115. tmpval = tx_agc[RF90_PATH_A] >> 8;
  116. tmpval = tmpval & 0xff00ffff;
  117. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
  118. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  119. ("CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
  120. RTXAGC_B_CCK11_A_CCK2_11));
  121. tmpval = tx_agc[RF90_PATH_B] >> 24;
  122. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
  123. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  124. ("CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  125. RTXAGC_B_CCK11_A_CCK2_11));
  126. tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
  127. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
  128. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  129. ("CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
  130. RTXAGC_B_CCK1_55_MCS32));
  131. }
  132. static void rtl92c_phy_get_power_base(struct ieee80211_hw *hw,
  133. u8 *ppowerlevel, u8 channel,
  134. u32 *ofdmbase, u32 *mcsbase)
  135. {
  136. struct rtl_priv *rtlpriv = rtl_priv(hw);
  137. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  138. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  139. u32 powerBase0, powerBase1;
  140. u8 legacy_pwrdiff, ht20_pwrdiff;
  141. u8 i, powerlevel[2];
  142. for (i = 0; i < 2; i++) {
  143. powerlevel[i] = ppowerlevel[i];
  144. legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff[i][channel - 1];
  145. powerBase0 = powerlevel[i] + legacy_pwrdiff;
  146. powerBase0 = (powerBase0 << 24) | (powerBase0 << 16) |
  147. (powerBase0 << 8) | powerBase0;
  148. *(ofdmbase + i) = powerBase0;
  149. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  150. (" [OFDM power base index rf(%c) = 0x%x]\n",
  151. ((i == 0) ? 'A' : 'B'), *(ofdmbase + i)));
  152. }
  153. for (i = 0; i < 2; i++) {
  154. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
  155. ht20_pwrdiff = rtlefuse->txpwr_ht20diff[i][channel - 1];
  156. powerlevel[i] += ht20_pwrdiff;
  157. }
  158. powerBase1 = powerlevel[i];
  159. powerBase1 = (powerBase1 << 24) |
  160. (powerBase1 << 16) | (powerBase1 << 8) | powerBase1;
  161. *(mcsbase + i) = powerBase1;
  162. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  163. (" [MCS power base index rf(%c) = 0x%x]\n",
  164. ((i == 0) ? 'A' : 'B'), *(mcsbase + i)));
  165. }
  166. }
  167. static void _rtl92c_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
  168. u8 channel, u8 index,
  169. u32 *powerBase0,
  170. u32 *powerBase1,
  171. u32 *p_outwriteval)
  172. {
  173. struct rtl_priv *rtlpriv = rtl_priv(hw);
  174. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  175. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  176. u8 i, chnlgroup = 0, pwr_diff_limit[4];
  177. u32 writeVal, customer_limit, rf;
  178. for (rf = 0; rf < 2; rf++) {
  179. switch (rtlefuse->eeprom_regulatory) {
  180. case 0:
  181. chnlgroup = 0;
  182. writeVal =
  183. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup][index +
  184. (rf ? 8 : 0)]
  185. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  186. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  187. ("RTK better performance, "
  188. "writeVal(%c) = 0x%x\n",
  189. ((rf == 0) ? 'A' : 'B'), writeVal));
  190. break;
  191. case 1:
  192. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  193. writeVal = ((index < 2) ? powerBase0[rf] :
  194. powerBase1[rf]);
  195. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  196. ("Realtek regulatory, 40MHz, "
  197. "writeVal(%c) = 0x%x\n",
  198. ((rf == 0) ? 'A' : 'B'), writeVal));
  199. } else {
  200. if (rtlphy->pwrgroup_cnt == 1)
  201. chnlgroup = 0;
  202. if (rtlphy->pwrgroup_cnt >= 3) {
  203. if (channel <= 3)
  204. chnlgroup = 0;
  205. else if (channel >= 4 && channel <= 9)
  206. chnlgroup = 1;
  207. else if (channel > 9)
  208. chnlgroup = 2;
  209. if (rtlphy->pwrgroup_cnt == 4)
  210. chnlgroup++;
  211. }
  212. writeVal =
  213. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  214. [index + (rf ? 8 : 0)] + ((index < 2) ?
  215. powerBase0[rf] :
  216. powerBase1[rf]);
  217. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  218. ("Realtek regulatory, 20MHz, "
  219. "writeVal(%c) = 0x%x\n",
  220. ((rf == 0) ? 'A' : 'B'), writeVal));
  221. }
  222. break;
  223. case 2:
  224. writeVal =
  225. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  226. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  227. ("Better regulatory, "
  228. "writeVal(%c) = 0x%x\n",
  229. ((rf == 0) ? 'A' : 'B'), writeVal));
  230. break;
  231. case 3:
  232. chnlgroup = 0;
  233. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  234. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  235. ("customer's limit, 40MHz "
  236. "rf(%c) = 0x%x\n",
  237. ((rf == 0) ? 'A' : 'B'),
  238. rtlefuse->pwrgroup_ht40[rf][channel -
  239. 1]));
  240. } else {
  241. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  242. ("customer's limit, 20MHz "
  243. "rf(%c) = 0x%x\n",
  244. ((rf == 0) ? 'A' : 'B'),
  245. rtlefuse->pwrgroup_ht20[rf][channel -
  246. 1]));
  247. }
  248. for (i = 0; i < 4; i++) {
  249. pwr_diff_limit[i] =
  250. (u8) ((rtlphy->mcs_txpwrlevel_origoffset
  251. [chnlgroup][index +
  252. (rf ? 8 : 0)] & (0x7f << (i * 8))) >>
  253. (i * 8));
  254. if (rtlphy->current_chan_bw ==
  255. HT_CHANNEL_WIDTH_20_40) {
  256. if (pwr_diff_limit[i] >
  257. rtlefuse->
  258. pwrgroup_ht40[rf][channel - 1])
  259. pwr_diff_limit[i] =
  260. rtlefuse->pwrgroup_ht40[rf]
  261. [channel - 1];
  262. } else {
  263. if (pwr_diff_limit[i] >
  264. rtlefuse->
  265. pwrgroup_ht20[rf][channel - 1])
  266. pwr_diff_limit[i] =
  267. rtlefuse->pwrgroup_ht20[rf]
  268. [channel - 1];
  269. }
  270. }
  271. customer_limit = (pwr_diff_limit[3] << 24) |
  272. (pwr_diff_limit[2] << 16) |
  273. (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
  274. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  275. ("Customer's limit rf(%c) = 0x%x\n",
  276. ((rf == 0) ? 'A' : 'B'), customer_limit));
  277. writeVal = customer_limit +
  278. ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  279. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  280. ("Customer, writeVal rf(%c)= 0x%x\n",
  281. ((rf == 0) ? 'A' : 'B'), writeVal));
  282. break;
  283. default:
  284. chnlgroup = 0;
  285. writeVal =
  286. rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
  287. [index + (rf ? 8 : 0)]
  288. + ((index < 2) ? powerBase0[rf] : powerBase1[rf]);
  289. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  290. ("RTK better performance, writeVal "
  291. "rf(%c) = 0x%x\n",
  292. ((rf == 0) ? 'A' : 'B'), writeVal));
  293. break;
  294. }
  295. if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
  296. writeVal = writeVal - 0x06060606;
  297. else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
  298. TXHIGHPWRLEVEL_BT2)
  299. writeVal = writeVal - 0x0c0c0c0c;
  300. *(p_outwriteval + rf) = writeVal;
  301. }
  302. }
  303. static void _rtl92c_write_ofdm_power_reg(struct ieee80211_hw *hw,
  304. u8 index, u32 *pValue)
  305. {
  306. struct rtl_priv *rtlpriv = rtl_priv(hw);
  307. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  308. u16 regoffset_a[6] = {
  309. RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
  310. RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
  311. RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
  312. };
  313. u16 regoffset_b[6] = {
  314. RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
  315. RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
  316. RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
  317. };
  318. u8 i, rf, pwr_val[4];
  319. u32 writeVal;
  320. u16 regoffset;
  321. for (rf = 0; rf < 2; rf++) {
  322. writeVal = pValue[rf];
  323. for (i = 0; i < 4; i++) {
  324. pwr_val[i] = (u8) ((writeVal & (0x7f <<
  325. (i * 8))) >> (i * 8));
  326. if (pwr_val[i] > RF6052_MAX_TX_PWR)
  327. pwr_val[i] = RF6052_MAX_TX_PWR;
  328. }
  329. writeVal = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
  330. (pwr_val[1] << 8) | pwr_val[0];
  331. if (rf == 0)
  332. regoffset = regoffset_a[index];
  333. else
  334. regoffset = regoffset_b[index];
  335. rtl_set_bbreg(hw, regoffset, MASKDWORD, writeVal);
  336. RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
  337. ("Set 0x%x = %08x\n", regoffset, writeVal));
  338. if (((get_rf_type(rtlphy) == RF_2T2R) &&
  339. (regoffset == RTXAGC_A_MCS15_MCS12 ||
  340. regoffset == RTXAGC_B_MCS15_MCS12)) ||
  341. ((get_rf_type(rtlphy) != RF_2T2R) &&
  342. (regoffset == RTXAGC_A_MCS07_MCS04 ||
  343. regoffset == RTXAGC_B_MCS07_MCS04))) {
  344. writeVal = pwr_val[3];
  345. if (regoffset == RTXAGC_A_MCS15_MCS12 ||
  346. regoffset == RTXAGC_A_MCS07_MCS04)
  347. regoffset = 0xc90;
  348. if (regoffset == RTXAGC_B_MCS15_MCS12 ||
  349. regoffset == RTXAGC_B_MCS07_MCS04)
  350. regoffset = 0xc98;
  351. for (i = 0; i < 3; i++) {
  352. writeVal = (writeVal > 6) ? (writeVal - 6) : 0;
  353. rtl_write_byte(rtlpriv, (u32) (regoffset + i),
  354. (u8) writeVal);
  355. }
  356. }
  357. }
  358. }
  359. void rtl92ce_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
  360. u8 *ppowerlevel, u8 channel)
  361. {
  362. u32 writeVal[2], powerBase0[2], powerBase1[2];
  363. u8 index;
  364. rtl92c_phy_get_power_base(hw, ppowerlevel,
  365. channel, &powerBase0[0], &powerBase1[0]);
  366. for (index = 0; index < 6; index++) {
  367. _rtl92c_get_txpower_writeval_by_regulatory(hw,
  368. channel, index,
  369. &powerBase0[0],
  370. &powerBase1[0],
  371. &writeVal[0]);
  372. _rtl92c_write_ofdm_power_reg(hw, index, &writeVal[0]);
  373. }
  374. }
  375. bool rtl92ce_phy_rf6052_config(struct ieee80211_hw *hw)
  376. {
  377. struct rtl_priv *rtlpriv = rtl_priv(hw);
  378. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  379. if (rtlphy->rf_type == RF_1T1R)
  380. rtlphy->num_total_rfpath = 1;
  381. else
  382. rtlphy->num_total_rfpath = 2;
  383. return _rtl92ce_phy_rf6052_config_parafile(hw);
  384. }
  385. static bool _rtl92ce_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
  386. {
  387. struct rtl_priv *rtlpriv = rtl_priv(hw);
  388. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  389. u32 u4_regvalue = 0;
  390. u8 rfpath;
  391. bool rtstatus = true;
  392. struct bb_reg_def *pphyreg;
  393. for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
  394. pphyreg = &rtlphy->phyreg_def[rfpath];
  395. switch (rfpath) {
  396. case RF90_PATH_A:
  397. case RF90_PATH_C:
  398. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  399. BRFSI_RFENV);
  400. break;
  401. case RF90_PATH_B:
  402. case RF90_PATH_D:
  403. u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
  404. BRFSI_RFENV << 16);
  405. break;
  406. }
  407. rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
  408. udelay(1);
  409. rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
  410. udelay(1);
  411. rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
  412. B3WIREADDREAALENGTH, 0x0);
  413. udelay(1);
  414. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
  415. udelay(1);
  416. switch (rfpath) {
  417. case RF90_PATH_A:
  418. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  419. (enum radio_path)rfpath);
  420. break;
  421. case RF90_PATH_B:
  422. rtstatus = rtl92c_phy_config_rf_with_headerfile(hw,
  423. (enum radio_path)rfpath);
  424. break;
  425. case RF90_PATH_C:
  426. break;
  427. case RF90_PATH_D:
  428. break;
  429. }
  430. switch (rfpath) {
  431. case RF90_PATH_A:
  432. case RF90_PATH_C:
  433. rtl_set_bbreg(hw, pphyreg->rfintfs,
  434. BRFSI_RFENV, u4_regvalue);
  435. break;
  436. case RF90_PATH_B:
  437. case RF90_PATH_D:
  438. rtl_set_bbreg(hw, pphyreg->rfintfs,
  439. BRFSI_RFENV << 16, u4_regvalue);
  440. break;
  441. }
  442. if (rtstatus != true) {
  443. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  444. ("Radio[%d] Fail!!", rfpath));
  445. return false;
  446. }
  447. }
  448. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, ("<---\n"));
  449. return rtstatus;
  450. }