dm_common.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL92COMMON_DM_H__
  30. #define __RTL92COMMON_DM_H__
  31. #include "../wifi.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "../rtl8192ce/reg.h"
  34. #include "fw_common.h"
  35. #define HAL_DM_DIG_DISABLE BIT(0)
  36. #define HAL_DM_HIPWR_DISABLE BIT(1)
  37. #define OFDM_TABLE_LENGTH 37
  38. #define CCK_TABLE_LENGTH 33
  39. #define OFDM_TABLE_SIZE 37
  40. #define CCK_TABLE_SIZE 33
  41. #define BW_AUTO_SWITCH_HIGH_LOW 25
  42. #define BW_AUTO_SWITCH_LOW_HIGH 30
  43. #define DM_DIG_THRESH_HIGH 40
  44. #define DM_DIG_THRESH_LOW 35
  45. #define DM_FALSEALARM_THRESH_LOW 400
  46. #define DM_FALSEALARM_THRESH_HIGH 1000
  47. #define DM_DIG_MAX 0x3e
  48. #define DM_DIG_MIN 0x1e
  49. #define DM_DIG_FA_UPPER 0x32
  50. #define DM_DIG_FA_LOWER 0x20
  51. #define DM_DIG_FA_TH0 0x20
  52. #define DM_DIG_FA_TH1 0x100
  53. #define DM_DIG_FA_TH2 0x200
  54. #define DM_DIG_BACKOFF_MAX 12
  55. #define DM_DIG_BACKOFF_MIN -4
  56. #define DM_DIG_BACKOFF_DEFAULT 10
  57. #define RXPATHSELECTION_SS_TH_lOW 30
  58. #define RXPATHSELECTION_DIFF_TH 18
  59. #define DM_RATR_STA_INIT 0
  60. #define DM_RATR_STA_HIGH 1
  61. #define DM_RATR_STA_MIDDLE 2
  62. #define DM_RATR_STA_LOW 3
  63. #define CTS2SELF_THVAL 30
  64. #define REGC38_TH 20
  65. #define WAIOTTHVal 25
  66. #define TXHIGHPWRLEVEL_NORMAL 0
  67. #define TXHIGHPWRLEVEL_LEVEL1 1
  68. #define TXHIGHPWRLEVEL_LEVEL2 2
  69. #define TXHIGHPWRLEVEL_BT1 3
  70. #define TXHIGHPWRLEVEL_BT2 4
  71. #define DM_TYPE_BYFW 0
  72. #define DM_TYPE_BYDRIVER 1
  73. #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74
  74. #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67
  75. struct ps_t {
  76. u8 pre_ccastate;
  77. u8 cur_ccasate;
  78. u8 pre_rfstate;
  79. u8 cur_rfstate;
  80. long rssi_val_min;
  81. };
  82. struct dig_t {
  83. u8 dig_enable_flag;
  84. u8 dig_ext_port_stage;
  85. u32 rssi_lowthresh;
  86. u32 rssi_highthresh;
  87. u32 fa_lowthresh;
  88. u32 fa_highthresh;
  89. u8 cursta_connectctate;
  90. u8 presta_connectstate;
  91. u8 curmultista_connectstate;
  92. u8 pre_igvalue;
  93. u8 cur_igvalue;
  94. char backoff_val;
  95. char backoff_val_range_max;
  96. char backoff_val_range_min;
  97. u8 rx_gain_range_max;
  98. u8 rx_gain_range_min;
  99. u8 rssi_val_min;
  100. u8 pre_cck_pd_state;
  101. u8 cur_cck_pd_state;
  102. u8 pre_cck_fa_state;
  103. u8 cur_cck_fa_state;
  104. u8 pre_ccastate;
  105. u8 cur_ccasate;
  106. };
  107. struct swat_t {
  108. u8 failure_cnt;
  109. u8 try_flag;
  110. u8 stop_trying;
  111. long pre_rssi;
  112. long trying_threshold;
  113. u8 cur_antenna;
  114. u8 pre_antenna;
  115. };
  116. enum tag_dynamic_init_gain_operation_type_definition {
  117. DIG_TYPE_THRESH_HIGH = 0,
  118. DIG_TYPE_THRESH_LOW = 1,
  119. DIG_TYPE_BACKOFF = 2,
  120. DIG_TYPE_RX_GAIN_MIN = 3,
  121. DIG_TYPE_RX_GAIN_MAX = 4,
  122. DIG_TYPE_ENABLE = 5,
  123. DIG_TYPE_DISABLE = 6,
  124. DIG_OP_TYPE_MAX
  125. };
  126. enum tag_cck_packet_detection_threshold_type_definition {
  127. CCK_PD_STAGE_LowRssi = 0,
  128. CCK_PD_STAGE_HighRssi = 1,
  129. CCK_FA_STAGE_Low = 2,
  130. CCK_FA_STAGE_High = 3,
  131. CCK_PD_STAGE_MAX = 4,
  132. };
  133. enum dm_1r_cca_e {
  134. CCA_1R = 0,
  135. CCA_2R = 1,
  136. CCA_MAX = 2,
  137. };
  138. enum dm_rf_e {
  139. RF_SAVE = 0,
  140. RF_NORMAL = 1,
  141. RF_MAX = 2,
  142. };
  143. enum dm_sw_ant_switch_e {
  144. ANS_ANTENNA_B = 1,
  145. ANS_ANTENNA_A = 2,
  146. ANS_ANTENNA_MAX = 3,
  147. };
  148. enum dm_dig_ext_port_alg_e {
  149. DIG_EXT_PORT_STAGE_0 = 0,
  150. DIG_EXT_PORT_STAGE_1 = 1,
  151. DIG_EXT_PORT_STAGE_2 = 2,
  152. DIG_EXT_PORT_STAGE_3 = 3,
  153. DIG_EXT_PORT_STAGE_MAX = 4,
  154. };
  155. enum dm_dig_connect_e {
  156. DIG_STA_DISCONNECT = 0,
  157. DIG_STA_CONNECT = 1,
  158. DIG_STA_BEFORE_CONNECT = 2,
  159. DIG_MULTISTA_DISCONNECT = 3,
  160. DIG_MULTISTA_CONNECT = 4,
  161. DIG_CONNECT_MAX
  162. };
  163. extern struct dig_t dm_digtable;
  164. void rtl92c_dm_init(struct ieee80211_hw *hw);
  165. void rtl92c_dm_watchdog(struct ieee80211_hw *hw);
  166. void rtl92c_dm_write_dig(struct ieee80211_hw *hw);
  167. void rtl92c_dm_init_edca_turbo(struct ieee80211_hw *hw);
  168. void rtl92c_dm_check_txpower_tracking(struct ieee80211_hw *hw);
  169. void rtl92c_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
  170. void rtl92c_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
  171. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta);
  172. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw);
  173. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery);
  174. void rtl92c_dm_dynamic_txpower(struct ieee80211_hw *hw);
  175. void rtl92c_dm_bt_coexist(struct ieee80211_hw *hw);
  176. #endif