pci.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  36. INTEL_VENDOR_ID,
  37. ATI_VENDOR_ID,
  38. AMD_VENDOR_ID,
  39. SIS_VENDOR_ID
  40. };
  41. static const u8 ac_to_hwq[] = {
  42. VO_QUEUE,
  43. VI_QUEUE,
  44. BE_QUEUE,
  45. BK_QUEUE
  46. };
  47. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  48. struct sk_buff *skb)
  49. {
  50. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  51. __le16 fc = rtl_get_fc(skb);
  52. u8 queue_index = skb_get_queue_mapping(skb);
  53. if (unlikely(ieee80211_is_beacon(fc)))
  54. return BEACON_QUEUE;
  55. if (ieee80211_is_mgmt(fc))
  56. return MGNT_QUEUE;
  57. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  58. if (ieee80211_is_nullfunc(fc))
  59. return HIGH_QUEUE;
  60. return ac_to_hwq[queue_index];
  61. }
  62. /* Update PCI dependent default settings*/
  63. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  67. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  70. u8 init_aspm;
  71. ppsc->reg_rfps_level = 0;
  72. ppsc->support_aspm = 0;
  73. /*Update PCI ASPM setting */
  74. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  75. switch (rtlpci->const_pci_aspm) {
  76. case 0:
  77. /*No ASPM */
  78. break;
  79. case 1:
  80. /*ASPM dynamically enabled/disable. */
  81. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  82. break;
  83. case 2:
  84. /*ASPM with Clock Req dynamically enabled/disable. */
  85. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  86. RT_RF_OFF_LEVL_CLK_REQ);
  87. break;
  88. case 3:
  89. /*
  90. * Always enable ASPM and Clock Req
  91. * from initialization to halt.
  92. * */
  93. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  94. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 4:
  98. /*
  99. * Always enable ASPM without Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  105. break;
  106. }
  107. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  108. /*Update Radio OFF setting */
  109. switch (rtlpci->const_hwsw_rfoff_d3) {
  110. case 1:
  111. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  113. break;
  114. case 2:
  115. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  118. break;
  119. case 3:
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  121. break;
  122. }
  123. /*Set HW definition to determine if it supports ASPM. */
  124. switch (rtlpci->const_support_pciaspm) {
  125. case 0:{
  126. /*Not support ASPM. */
  127. bool support_aspm = false;
  128. ppsc->support_aspm = support_aspm;
  129. break;
  130. }
  131. case 1:{
  132. /*Support ASPM. */
  133. bool support_aspm = true;
  134. bool support_backdoor = true;
  135. ppsc->support_aspm = support_aspm;
  136. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  137. !priv->ndis_adapter.amd_l1_patch)
  138. support_backdoor = false; */
  139. ppsc->support_backdoor = support_backdoor;
  140. break;
  141. }
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  145. bool support_aspm = true;
  146. ppsc->support_aspm = support_aspm;
  147. }
  148. break;
  149. default:
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. ("switch case not process\n"));
  152. break;
  153. }
  154. /* toshiba aspm issue, toshiba will set aspm selfly
  155. * so we should not set aspm in driver */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. return true;
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  219. pcicfg_addrport + (num4bytes << 2));
  220. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
  221. udelay(50);
  222. }
  223. /*
  224. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  225. *power saving We should follow the sequence to enable
  226. *RTL8192SE first then enable Pci Bridge ASPM
  227. *or the system will show bluescreen.
  228. */
  229. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  230. {
  231. struct rtl_priv *rtlpriv = rtl_priv(hw);
  232. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  233. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  234. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  235. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  236. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  237. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  238. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  239. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  240. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  241. u16 aspmlevel;
  242. u8 u_pcibridge_aspmsetting;
  243. u8 u_device_aspmsetting;
  244. if (!ppsc->support_aspm)
  245. return;
  246. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  247. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  248. ("PCI(Bridge) UNKNOWN.\n"));
  249. return;
  250. }
  251. /*4 Enable Pci Bridge ASPM */
  252. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  253. pcicfg_addrport + (num4bytes << 2));
  254. u_pcibridge_aspmsetting =
  255. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  256. rtlpci->const_hostpci_aspm_setting;
  257. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  258. u_pcibridge_aspmsetting &= ~BIT(0);
  259. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  262. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  263. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  264. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  265. u_pcibridge_aspmsetting));
  266. udelay(50);
  267. /*Get ASPM level (with/without Clock Req) */
  268. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  269. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  270. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  271. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  272. u_device_aspmsetting |= aspmlevel;
  273. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  274. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  275. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  276. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  277. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  278. }
  279. udelay(100);
  280. }
  281. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  284. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  285. bool status = false;
  286. u8 offset_e0;
  287. unsigned offset_e4;
  288. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  289. pcicfg_addrport + 0xE0);
  290. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
  291. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  292. pcicfg_addrport + 0xE0);
  293. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
  294. if (offset_e0 == 0xA0) {
  295. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  296. pcicfg_addrport + 0xE4);
  297. rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
  298. if (offset_e4 & BIT(23))
  299. status = true;
  300. }
  301. return status;
  302. }
  303. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  304. {
  305. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  306. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  307. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  308. u8 linkctrl_reg;
  309. u8 num4bbytes;
  310. num4bbytes = (capabilityoffset + 0x10) / 4;
  311. /*Read Link Control Register */
  312. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  313. pcicfg_addrport + (num4bbytes << 2));
  314. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
  315. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  316. }
  317. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  318. struct ieee80211_hw *hw)
  319. {
  320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  321. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  322. u8 tmp;
  323. int pos;
  324. u8 linkctrl_reg;
  325. /*Link Control Register */
  326. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  327. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  328. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  329. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  330. ("Link Control Register =%x\n",
  331. pcipriv->ndis_adapter.linkctrl_reg));
  332. pci_read_config_byte(pdev, 0x98, &tmp);
  333. tmp |= BIT(4);
  334. pci_write_config_byte(pdev, 0x98, tmp);
  335. tmp = 0x17;
  336. pci_write_config_byte(pdev, 0x70f, tmp);
  337. }
  338. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  339. {
  340. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  341. _rtl_pci_update_default_setting(hw);
  342. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  343. /*Always enable ASPM & Clock Req. */
  344. rtl_pci_enable_aspm(hw);
  345. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  346. }
  347. }
  348. static void _rtl_pci_io_handler_init(struct device *dev,
  349. struct ieee80211_hw *hw)
  350. {
  351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  352. rtlpriv->io.dev = dev;
  353. rtlpriv->io.write8_async = pci_write8_async;
  354. rtlpriv->io.write16_async = pci_write16_async;
  355. rtlpriv->io.write32_async = pci_write32_async;
  356. rtlpriv->io.read8_sync = pci_read8_sync;
  357. rtlpriv->io.read16_sync = pci_read16_sync;
  358. rtlpriv->io.read32_sync = pci_read32_sync;
  359. }
  360. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  361. {
  362. }
  363. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  364. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  365. {
  366. struct rtl_priv *rtlpriv = rtl_priv(hw);
  367. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  368. u8 additionlen = FCS_LEN;
  369. struct sk_buff *next_skb;
  370. /* here open is 4, wep/tkip is 8, aes is 12*/
  371. if (info->control.hw_key)
  372. additionlen += info->control.hw_key->icv_len;
  373. /* The most skb num is 6 */
  374. tcb_desc->empkt_num = 0;
  375. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  376. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  377. struct ieee80211_tx_info *next_info;
  378. next_info = IEEE80211_SKB_CB(next_skb);
  379. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  380. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  381. next_skb->len + additionlen;
  382. tcb_desc->empkt_num++;
  383. } else {
  384. break;
  385. }
  386. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  387. next_skb))
  388. break;
  389. if (tcb_desc->empkt_num >= 5)
  390. break;
  391. }
  392. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  393. return true;
  394. }
  395. /* just for early mode now */
  396. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  397. {
  398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  399. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  400. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  401. struct sk_buff *skb = NULL;
  402. struct ieee80211_tx_info *info = NULL;
  403. int tid; /* should be int */
  404. if (!rtlpriv->rtlhal.earlymode_enable)
  405. return;
  406. /* we juse use em for BE/BK/VI/VO */
  407. for (tid = 7; tid >= 0; tid--) {
  408. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  409. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  410. while (!mac->act_scanning &&
  411. rtlpriv->psc.rfpwr_state == ERFON) {
  412. struct rtl_tcb_desc tcb_desc;
  413. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  414. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  415. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  416. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  417. skb = skb_dequeue(&mac->skb_waitq[tid]);
  418. } else {
  419. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  420. break;
  421. }
  422. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  423. /* Some macaddr can't do early mode. like
  424. * multicast/broadcast/no_qos data */
  425. info = IEEE80211_SKB_CB(skb);
  426. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  427. _rtl_update_earlymode_info(hw, skb,
  428. &tcb_desc, tid);
  429. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  430. }
  431. }
  432. }
  433. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  437. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  438. while (skb_queue_len(&ring->queue)) {
  439. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  440. struct sk_buff *skb;
  441. struct ieee80211_tx_info *info;
  442. __le16 fc;
  443. u8 tid;
  444. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  445. HW_DESC_OWN);
  446. /*
  447. *beacon packet will only use the first
  448. *descriptor defautly,and the own may not
  449. *be cleared by the hardware
  450. */
  451. if (own)
  452. return;
  453. ring->idx = (ring->idx + 1) % ring->entries;
  454. skb = __skb_dequeue(&ring->queue);
  455. pci_unmap_single(rtlpci->pdev,
  456. rtlpriv->cfg->ops->
  457. get_desc((u8 *) entry, true,
  458. HW_DESC_TXBUFF_ADDR),
  459. skb->len, PCI_DMA_TODEVICE);
  460. /* remove early mode header */
  461. if (rtlpriv->rtlhal.earlymode_enable)
  462. skb_pull(skb, EM_HDR_LEN);
  463. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  464. ("new ring->idx:%d, "
  465. "free: skb_queue_len:%d, free: seq:%x\n",
  466. ring->idx,
  467. skb_queue_len(&ring->queue),
  468. *(u16 *) (skb->data + 22)));
  469. if (prio == TXCMD_QUEUE) {
  470. dev_kfree_skb(skb);
  471. goto tx_status_ok;
  472. }
  473. /* for sw LPS, just after NULL skb send out, we can
  474. * sure AP kown we are sleeped, our we should not let
  475. * rf to sleep*/
  476. fc = rtl_get_fc(skb);
  477. if (ieee80211_is_nullfunc(fc)) {
  478. if (ieee80211_has_pm(fc)) {
  479. rtlpriv->mac80211.offchan_deley = true;
  480. rtlpriv->psc.state_inap = 1;
  481. } else {
  482. rtlpriv->psc.state_inap = 0;
  483. }
  484. }
  485. /* update tid tx pkt num */
  486. tid = rtl_get_tid(skb);
  487. if (tid <= 7)
  488. rtlpriv->link_info.tidtx_inperiod[tid]++;
  489. info = IEEE80211_SKB_CB(skb);
  490. ieee80211_tx_info_clear_status(info);
  491. info->flags |= IEEE80211_TX_STAT_ACK;
  492. /*info->status.rates[0].count = 1; */
  493. ieee80211_tx_status_irqsafe(hw, skb);
  494. if ((ring->entries - skb_queue_len(&ring->queue))
  495. == 2) {
  496. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  497. ("more desc left, wake"
  498. "skb_queue@%d,ring->idx = %d,"
  499. "skb_queue_len = 0x%d\n",
  500. prio, ring->idx,
  501. skb_queue_len(&ring->queue)));
  502. ieee80211_wake_queue(hw,
  503. skb_get_queue_mapping
  504. (skb));
  505. }
  506. tx_status_ok:
  507. skb = NULL;
  508. }
  509. if (((rtlpriv->link_info.num_rx_inperiod +
  510. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  511. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  512. rtl_lps_leave(hw);
  513. }
  514. }
  515. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  516. {
  517. struct rtl_priv *rtlpriv = rtl_priv(hw);
  518. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  519. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  520. struct ieee80211_rx_status rx_status = { 0 };
  521. unsigned int count = rtlpci->rxringcount;
  522. u8 own;
  523. u8 tmp_one;
  524. u32 bufferaddress;
  525. bool unicast = false;
  526. struct rtl_stats stats = {
  527. .signal = 0,
  528. .noise = -98,
  529. .rate = 0,
  530. };
  531. /*RX NORMAL PKT */
  532. while (count--) {
  533. /*rx descriptor */
  534. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  535. rtlpci->rx_ring[rx_queue_idx].idx];
  536. /*rx pkt */
  537. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  538. rtlpci->rx_ring[rx_queue_idx].idx];
  539. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  540. false, HW_DESC_OWN);
  541. if (own) {
  542. /*wait data to be filled by hardware */
  543. return;
  544. } else {
  545. struct ieee80211_hdr *hdr;
  546. __le16 fc;
  547. struct sk_buff *new_skb = NULL;
  548. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  549. &rx_status,
  550. (u8 *) pdesc, skb);
  551. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  552. if (unlikely(!new_skb)) {
  553. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  554. DBG_DMESG,
  555. ("can't alloc skb for rx\n"));
  556. goto done;
  557. }
  558. pci_unmap_single(rtlpci->pdev,
  559. *((dma_addr_t *) skb->cb),
  560. rtlpci->rxbuffersize,
  561. PCI_DMA_FROMDEVICE);
  562. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  563. false,
  564. HW_DESC_RXPKT_LEN));
  565. skb_reserve(skb,
  566. stats.rx_drvinfo_size + stats.rx_bufshift);
  567. /*
  568. *NOTICE This can not be use for mac80211,
  569. *this is done in mac80211 code,
  570. *if you done here sec DHCP will fail
  571. *skb_trim(skb, skb->len - 4);
  572. */
  573. hdr = rtl_get_hdr(skb);
  574. fc = rtl_get_fc(skb);
  575. if (!stats.crc && !stats.hwerror) {
  576. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  577. sizeof(rx_status));
  578. if (is_broadcast_ether_addr(hdr->addr1)) {
  579. ;/*TODO*/
  580. } else if (is_multicast_ether_addr(hdr->addr1)) {
  581. ;/*TODO*/
  582. } else {
  583. unicast = true;
  584. rtlpriv->stats.rxbytesunicast +=
  585. skb->len;
  586. }
  587. rtl_is_special_data(hw, skb, false);
  588. if (ieee80211_is_data(fc)) {
  589. rtlpriv->cfg->ops->led_control(hw,
  590. LED_CTL_RX);
  591. if (unicast)
  592. rtlpriv->link_info.
  593. num_rx_inperiod++;
  594. }
  595. /* for sw lps */
  596. rtl_swlps_beacon(hw, (void *)skb->data,
  597. skb->len);
  598. rtl_recognize_peer(hw, (void *)skb->data,
  599. skb->len);
  600. if ((rtlpriv->mac80211.opmode ==
  601. NL80211_IFTYPE_AP) &&
  602. (rtlpriv->rtlhal.current_bandtype ==
  603. BAND_ON_2_4G) &&
  604. (ieee80211_is_beacon(fc) ||
  605. ieee80211_is_probe_resp(fc))) {
  606. dev_kfree_skb_any(skb);
  607. } else {
  608. if (unlikely(!rtl_action_proc(hw, skb,
  609. false))) {
  610. dev_kfree_skb_any(skb);
  611. } else {
  612. struct sk_buff *uskb = NULL;
  613. u8 *pdata;
  614. uskb = dev_alloc_skb(skb->len
  615. + 128);
  616. memcpy(IEEE80211_SKB_RXCB(uskb),
  617. &rx_status,
  618. sizeof(rx_status));
  619. pdata = (u8 *)skb_put(uskb,
  620. skb->len);
  621. memcpy(pdata, skb->data,
  622. skb->len);
  623. dev_kfree_skb_any(skb);
  624. ieee80211_rx_irqsafe(hw, uskb);
  625. }
  626. }
  627. } else {
  628. dev_kfree_skb_any(skb);
  629. }
  630. if (((rtlpriv->link_info.num_rx_inperiod +
  631. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  632. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  633. rtl_lps_leave(hw);
  634. }
  635. skb = new_skb;
  636. rtlpci->rx_ring[rx_queue_idx].rx_buf[rtlpci->
  637. rx_ring
  638. [rx_queue_idx].
  639. idx] = skb;
  640. *((dma_addr_t *) skb->cb) =
  641. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  642. rtlpci->rxbuffersize,
  643. PCI_DMA_FROMDEVICE);
  644. }
  645. done:
  646. bufferaddress = (*((dma_addr_t *)skb->cb));
  647. tmp_one = 1;
  648. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  649. HW_DESC_RXBUFF_ADDR,
  650. (u8 *)&bufferaddress);
  651. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  652. (u8 *)&tmp_one);
  653. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  654. HW_DESC_RXPKT_LEN,
  655. (u8 *)&rtlpci->rxbuffersize);
  656. if (rtlpci->rx_ring[rx_queue_idx].idx ==
  657. rtlpci->rxringcount - 1)
  658. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  659. HW_DESC_RXERO,
  660. (u8 *)&tmp_one);
  661. rtlpci->rx_ring[rx_queue_idx].idx =
  662. (rtlpci->rx_ring[rx_queue_idx].idx + 1) %
  663. rtlpci->rxringcount;
  664. }
  665. }
  666. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  667. {
  668. struct ieee80211_hw *hw = dev_id;
  669. struct rtl_priv *rtlpriv = rtl_priv(hw);
  670. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  671. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  672. unsigned long flags;
  673. u32 inta = 0;
  674. u32 intb = 0;
  675. if (rtlpci->irq_enabled == 0)
  676. return IRQ_HANDLED;
  677. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  678. /*read ISR: 4/8bytes */
  679. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  680. /*Shared IRQ or HW disappared */
  681. if (!inta || inta == 0xffff)
  682. goto done;
  683. /*<1> beacon related */
  684. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  685. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  686. ("beacon ok interrupt!\n"));
  687. }
  688. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  689. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  690. ("beacon err interrupt!\n"));
  691. }
  692. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  693. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  694. ("beacon interrupt!\n"));
  695. }
  696. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. ("prepare beacon for interrupt!\n"));
  699. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  700. }
  701. /*<3> Tx related */
  702. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  703. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  704. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  705. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  706. ("Manage ok interrupt!\n"));
  707. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  708. }
  709. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  710. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  711. ("HIGH_QUEUE ok interrupt!\n"));
  712. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  713. }
  714. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  715. rtlpriv->link_info.num_tx_inperiod++;
  716. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  717. ("BK Tx OK interrupt!\n"));
  718. _rtl_pci_tx_isr(hw, BK_QUEUE);
  719. }
  720. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  721. rtlpriv->link_info.num_tx_inperiod++;
  722. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  723. ("BE TX OK interrupt!\n"));
  724. _rtl_pci_tx_isr(hw, BE_QUEUE);
  725. }
  726. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  727. rtlpriv->link_info.num_tx_inperiod++;
  728. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  729. ("VI TX OK interrupt!\n"));
  730. _rtl_pci_tx_isr(hw, VI_QUEUE);
  731. }
  732. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  733. rtlpriv->link_info.num_tx_inperiod++;
  734. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  735. ("Vo TX OK interrupt!\n"));
  736. _rtl_pci_tx_isr(hw, VO_QUEUE);
  737. }
  738. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  739. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  740. rtlpriv->link_info.num_tx_inperiod++;
  741. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  742. ("CMD TX OK interrupt!\n"));
  743. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  744. }
  745. }
  746. /*<2> Rx related */
  747. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  748. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  749. _rtl_pci_rx_interrupt(hw);
  750. }
  751. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  752. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  753. ("rx descriptor unavailable!\n"));
  754. _rtl_pci_rx_interrupt(hw);
  755. }
  756. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  757. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  758. _rtl_pci_rx_interrupt(hw);
  759. }
  760. if (rtlpriv->rtlhal.earlymode_enable)
  761. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  762. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  763. return IRQ_HANDLED;
  764. done:
  765. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  766. return IRQ_HANDLED;
  767. }
  768. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  769. {
  770. _rtl_pci_tx_chk_waitq(hw);
  771. }
  772. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  773. {
  774. struct rtl_priv *rtlpriv = rtl_priv(hw);
  775. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  776. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  777. struct rtl8192_tx_ring *ring = NULL;
  778. struct ieee80211_hdr *hdr = NULL;
  779. struct ieee80211_tx_info *info = NULL;
  780. struct sk_buff *pskb = NULL;
  781. struct rtl_tx_desc *pdesc = NULL;
  782. struct rtl_tcb_desc tcb_desc;
  783. u8 temp_one = 1;
  784. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  785. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  786. pskb = __skb_dequeue(&ring->queue);
  787. if (pskb) {
  788. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  789. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  790. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  791. pskb->len, PCI_DMA_TODEVICE);
  792. kfree_skb(pskb);
  793. }
  794. /*NB: the beacon data buffer must be 32-bit aligned. */
  795. pskb = ieee80211_beacon_get(hw, mac->vif);
  796. if (pskb == NULL)
  797. return;
  798. hdr = rtl_get_hdr(pskb);
  799. info = IEEE80211_SKB_CB(pskb);
  800. pdesc = &ring->desc[0];
  801. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  802. info, pskb, BEACON_QUEUE, &tcb_desc);
  803. __skb_queue_tail(&ring->queue, pskb);
  804. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  805. (u8 *)&temp_one);
  806. return;
  807. }
  808. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  809. {
  810. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  811. u8 i;
  812. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  813. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  814. /*
  815. *we just alloc 2 desc for beacon queue,
  816. *because we just need first desc in hw beacon.
  817. */
  818. rtlpci->txringcount[BEACON_QUEUE] = 2;
  819. /*
  820. *BE queue need more descriptor for performance
  821. *consideration or, No more tx desc will happen,
  822. *and may cause mac80211 mem leakage.
  823. */
  824. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  825. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  826. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  827. }
  828. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  829. struct pci_dev *pdev)
  830. {
  831. struct rtl_priv *rtlpriv = rtl_priv(hw);
  832. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  833. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  834. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  835. rtlpci->up_first_time = true;
  836. rtlpci->being_init_adapter = false;
  837. rtlhal->hw = hw;
  838. rtlpci->pdev = pdev;
  839. /*Tx/Rx related var */
  840. _rtl_pci_init_trx_var(hw);
  841. /*IBSS*/ mac->beacon_interval = 100;
  842. /*AMPDU*/
  843. mac->min_space_cfg = 0;
  844. mac->max_mss_density = 0;
  845. /*set sane AMPDU defaults */
  846. mac->current_ampdu_density = 7;
  847. mac->current_ampdu_factor = 3;
  848. /*QOS*/
  849. rtlpci->acm_method = eAcmWay2_SW;
  850. /*task */
  851. tasklet_init(&rtlpriv->works.irq_tasklet,
  852. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  853. (unsigned long)hw);
  854. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  855. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  856. (unsigned long)hw);
  857. }
  858. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  859. unsigned int prio, unsigned int entries)
  860. {
  861. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  862. struct rtl_priv *rtlpriv = rtl_priv(hw);
  863. struct rtl_tx_desc *ring;
  864. dma_addr_t dma;
  865. u32 nextdescaddress;
  866. int i;
  867. ring = pci_alloc_consistent(rtlpci->pdev,
  868. sizeof(*ring) * entries, &dma);
  869. if (!ring || (unsigned long)ring & 0xFF) {
  870. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  871. ("Cannot allocate TX ring (prio = %d)\n", prio));
  872. return -ENOMEM;
  873. }
  874. memset(ring, 0, sizeof(*ring) * entries);
  875. rtlpci->tx_ring[prio].desc = ring;
  876. rtlpci->tx_ring[prio].dma = dma;
  877. rtlpci->tx_ring[prio].idx = 0;
  878. rtlpci->tx_ring[prio].entries = entries;
  879. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  880. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  881. ("queue:%d, ring_addr:%p\n", prio, ring));
  882. for (i = 0; i < entries; i++) {
  883. nextdescaddress = (u32) dma +
  884. ((i + 1) % entries) *
  885. sizeof(*ring);
  886. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  887. true, HW_DESC_TX_NEXTDESC_ADDR,
  888. (u8 *)&nextdescaddress);
  889. }
  890. return 0;
  891. }
  892. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  893. {
  894. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  895. struct rtl_priv *rtlpriv = rtl_priv(hw);
  896. struct rtl_rx_desc *entry = NULL;
  897. int i, rx_queue_idx;
  898. u8 tmp_one = 1;
  899. /*
  900. *rx_queue_idx 0:RX_MPDU_QUEUE
  901. *rx_queue_idx 1:RX_CMD_QUEUE
  902. */
  903. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  904. rx_queue_idx++) {
  905. rtlpci->rx_ring[rx_queue_idx].desc =
  906. pci_alloc_consistent(rtlpci->pdev,
  907. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  908. desc) * rtlpci->rxringcount,
  909. &rtlpci->rx_ring[rx_queue_idx].dma);
  910. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  911. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  912. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  913. ("Cannot allocate RX ring\n"));
  914. return -ENOMEM;
  915. }
  916. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  917. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  918. rtlpci->rxringcount);
  919. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  920. /* If amsdu_8k is disabled, set buffersize to 4096. This
  921. * change will reduce memory fragmentation.
  922. */
  923. if (rtlpci->rxbuffersize > 4096 &&
  924. rtlpriv->rtlhal.disable_amsdu_8k)
  925. rtlpci->rxbuffersize = 4096;
  926. for (i = 0; i < rtlpci->rxringcount; i++) {
  927. struct sk_buff *skb =
  928. dev_alloc_skb(rtlpci->rxbuffersize);
  929. u32 bufferaddress;
  930. if (!skb)
  931. return 0;
  932. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  933. /*skb->dev = dev; */
  934. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  935. /*
  936. *just set skb->cb to mapping addr
  937. *for pci_unmap_single use
  938. */
  939. *((dma_addr_t *) skb->cb) =
  940. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  941. rtlpci->rxbuffersize,
  942. PCI_DMA_FROMDEVICE);
  943. bufferaddress = (*((dma_addr_t *)skb->cb));
  944. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  945. HW_DESC_RXBUFF_ADDR,
  946. (u8 *)&bufferaddress);
  947. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  948. HW_DESC_RXPKT_LEN,
  949. (u8 *)&rtlpci->
  950. rxbuffersize);
  951. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  952. HW_DESC_RXOWN,
  953. (u8 *)&tmp_one);
  954. }
  955. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  956. HW_DESC_RXERO, (u8 *)&tmp_one);
  957. }
  958. return 0;
  959. }
  960. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  961. unsigned int prio)
  962. {
  963. struct rtl_priv *rtlpriv = rtl_priv(hw);
  964. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  965. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  966. while (skb_queue_len(&ring->queue)) {
  967. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  968. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  969. pci_unmap_single(rtlpci->pdev,
  970. rtlpriv->cfg->
  971. ops->get_desc((u8 *) entry, true,
  972. HW_DESC_TXBUFF_ADDR),
  973. skb->len, PCI_DMA_TODEVICE);
  974. kfree_skb(skb);
  975. ring->idx = (ring->idx + 1) % ring->entries;
  976. }
  977. if (ring->desc) {
  978. pci_free_consistent(rtlpci->pdev,
  979. sizeof(*ring->desc) * ring->entries,
  980. ring->desc, ring->dma);
  981. ring->desc = NULL;
  982. }
  983. }
  984. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  985. {
  986. int i, rx_queue_idx;
  987. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  988. /*rx_queue_idx 1:RX_CMD_QUEUE */
  989. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  990. rx_queue_idx++) {
  991. for (i = 0; i < rtlpci->rxringcount; i++) {
  992. struct sk_buff *skb =
  993. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  994. if (!skb)
  995. continue;
  996. pci_unmap_single(rtlpci->pdev,
  997. *((dma_addr_t *) skb->cb),
  998. rtlpci->rxbuffersize,
  999. PCI_DMA_FROMDEVICE);
  1000. kfree_skb(skb);
  1001. }
  1002. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1003. pci_free_consistent(rtlpci->pdev,
  1004. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1005. desc) * rtlpci->rxringcount,
  1006. rtlpci->rx_ring[rx_queue_idx].desc,
  1007. rtlpci->rx_ring[rx_queue_idx].dma);
  1008. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1009. }
  1010. }
  1011. }
  1012. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1013. {
  1014. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1015. int ret;
  1016. int i;
  1017. ret = _rtl_pci_init_rx_ring(hw);
  1018. if (ret)
  1019. return ret;
  1020. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1021. ret = _rtl_pci_init_tx_ring(hw, i,
  1022. rtlpci->txringcount[i]);
  1023. if (ret)
  1024. goto err_free_rings;
  1025. }
  1026. return 0;
  1027. err_free_rings:
  1028. _rtl_pci_free_rx_ring(rtlpci);
  1029. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1030. if (rtlpci->tx_ring[i].desc)
  1031. _rtl_pci_free_tx_ring(hw, i);
  1032. return 1;
  1033. }
  1034. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1035. {
  1036. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1037. u32 i;
  1038. /*free rx rings */
  1039. _rtl_pci_free_rx_ring(rtlpci);
  1040. /*free tx rings */
  1041. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1042. _rtl_pci_free_tx_ring(hw, i);
  1043. return 0;
  1044. }
  1045. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1046. {
  1047. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1048. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1049. int i, rx_queue_idx;
  1050. unsigned long flags;
  1051. u8 tmp_one = 1;
  1052. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1053. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1054. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1055. rx_queue_idx++) {
  1056. /*
  1057. *force the rx_ring[RX_MPDU_QUEUE/
  1058. *RX_CMD_QUEUE].idx to the first one
  1059. */
  1060. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1061. struct rtl_rx_desc *entry = NULL;
  1062. for (i = 0; i < rtlpci->rxringcount; i++) {
  1063. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1064. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1065. false,
  1066. HW_DESC_RXOWN,
  1067. (u8 *)&tmp_one);
  1068. }
  1069. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1070. }
  1071. }
  1072. /*
  1073. *after reset, release previous pending packet,
  1074. *and force the tx idx to the first one
  1075. */
  1076. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1077. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1078. if (rtlpci->tx_ring[i].desc) {
  1079. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1080. while (skb_queue_len(&ring->queue)) {
  1081. struct rtl_tx_desc *entry =
  1082. &ring->desc[ring->idx];
  1083. struct sk_buff *skb =
  1084. __skb_dequeue(&ring->queue);
  1085. pci_unmap_single(rtlpci->pdev,
  1086. rtlpriv->cfg->ops->
  1087. get_desc((u8 *)
  1088. entry,
  1089. true,
  1090. HW_DESC_TXBUFF_ADDR),
  1091. skb->len, PCI_DMA_TODEVICE);
  1092. kfree_skb(skb);
  1093. ring->idx = (ring->idx + 1) % ring->entries;
  1094. }
  1095. ring->idx = 0;
  1096. }
  1097. }
  1098. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1099. return 0;
  1100. }
  1101. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1102. struct sk_buff *skb)
  1103. {
  1104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1105. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1106. struct ieee80211_sta *sta = info->control.sta;
  1107. struct rtl_sta_info *sta_entry = NULL;
  1108. u8 tid = rtl_get_tid(skb);
  1109. if (!sta)
  1110. return false;
  1111. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1112. if (!rtlpriv->rtlhal.earlymode_enable)
  1113. return false;
  1114. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1115. return false;
  1116. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1117. return false;
  1118. if (tid > 7)
  1119. return false;
  1120. /* maybe every tid should be checked */
  1121. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1122. return false;
  1123. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1124. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1125. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1126. return true;
  1127. }
  1128. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1129. struct rtl_tcb_desc *ptcb_desc)
  1130. {
  1131. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1132. struct rtl_sta_info *sta_entry = NULL;
  1133. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1134. struct ieee80211_sta *sta = info->control.sta;
  1135. struct rtl8192_tx_ring *ring;
  1136. struct rtl_tx_desc *pdesc;
  1137. u8 idx;
  1138. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1139. unsigned long flags;
  1140. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1141. __le16 fc = rtl_get_fc(skb);
  1142. u8 *pda_addr = hdr->addr1;
  1143. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1144. /*ssn */
  1145. u8 tid = 0;
  1146. u16 seq_number = 0;
  1147. u8 own;
  1148. u8 temp_one = 1;
  1149. if (ieee80211_is_auth(fc)) {
  1150. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1151. rtl_ips_nic_on(hw);
  1152. }
  1153. if (rtlpriv->psc.sw_ps_enabled) {
  1154. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1155. !ieee80211_has_pm(fc))
  1156. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1157. }
  1158. rtl_action_proc(hw, skb, true);
  1159. if (is_multicast_ether_addr(pda_addr))
  1160. rtlpriv->stats.txbytesmulticast += skb->len;
  1161. else if (is_broadcast_ether_addr(pda_addr))
  1162. rtlpriv->stats.txbytesbroadcast += skb->len;
  1163. else
  1164. rtlpriv->stats.txbytesunicast += skb->len;
  1165. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1166. ring = &rtlpci->tx_ring[hw_queue];
  1167. if (hw_queue != BEACON_QUEUE)
  1168. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1169. ring->entries;
  1170. else
  1171. idx = 0;
  1172. pdesc = &ring->desc[idx];
  1173. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1174. true, HW_DESC_OWN);
  1175. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1176. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1177. ("No more TX desc@%d, ring->idx = %d,"
  1178. "idx = %d, skb_queue_len = 0x%d\n",
  1179. hw_queue, ring->idx, idx,
  1180. skb_queue_len(&ring->queue)));
  1181. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1182. return skb->len;
  1183. }
  1184. if (ieee80211_is_data_qos(fc)) {
  1185. tid = rtl_get_tid(skb);
  1186. if (sta) {
  1187. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1188. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1189. IEEE80211_SCTL_SEQ) >> 4;
  1190. seq_number += 1;
  1191. if (!ieee80211_has_morefrags(hdr->frame_control))
  1192. sta_entry->tids[tid].seq_number = seq_number;
  1193. }
  1194. }
  1195. if (ieee80211_is_data(fc))
  1196. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1197. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1198. info, skb, hw_queue, ptcb_desc);
  1199. __skb_queue_tail(&ring->queue, skb);
  1200. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1201. HW_DESC_OWN, (u8 *)&temp_one);
  1202. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1203. hw_queue != BEACON_QUEUE) {
  1204. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1205. ("less desc left, stop skb_queue@%d, "
  1206. "ring->idx = %d,"
  1207. "idx = %d, skb_queue_len = 0x%d\n",
  1208. hw_queue, ring->idx, idx,
  1209. skb_queue_len(&ring->queue)));
  1210. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1211. }
  1212. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1213. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1214. return 0;
  1215. }
  1216. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1217. {
  1218. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1219. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1220. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1221. u16 i = 0;
  1222. int queue_id;
  1223. struct rtl8192_tx_ring *ring;
  1224. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1225. u32 queue_len;
  1226. ring = &pcipriv->dev.tx_ring[queue_id];
  1227. queue_len = skb_queue_len(&ring->queue);
  1228. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1229. queue_id == TXCMD_QUEUE) {
  1230. queue_id--;
  1231. continue;
  1232. } else {
  1233. msleep(20);
  1234. i++;
  1235. }
  1236. /* we just wait 1s for all queues */
  1237. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1238. is_hal_stop(rtlhal) || i >= 200)
  1239. return;
  1240. }
  1241. }
  1242. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1243. {
  1244. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1245. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1246. _rtl_pci_deinit_trx_ring(hw);
  1247. synchronize_irq(rtlpci->pdev->irq);
  1248. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1249. flush_workqueue(rtlpriv->works.rtl_wq);
  1250. destroy_workqueue(rtlpriv->works.rtl_wq);
  1251. }
  1252. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1253. {
  1254. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1255. int err;
  1256. _rtl_pci_init_struct(hw, pdev);
  1257. err = _rtl_pci_init_trx_ring(hw);
  1258. if (err) {
  1259. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1260. ("tx ring initialization failed"));
  1261. return err;
  1262. }
  1263. return 1;
  1264. }
  1265. static int rtl_pci_start(struct ieee80211_hw *hw)
  1266. {
  1267. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1268. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1269. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1270. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1271. int err;
  1272. rtl_pci_reset_trx_ring(hw);
  1273. rtlpci->driver_is_goingto_unload = false;
  1274. err = rtlpriv->cfg->ops->hw_init(hw);
  1275. if (err) {
  1276. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1277. ("Failed to config hardware!\n"));
  1278. return err;
  1279. }
  1280. rtlpriv->cfg->ops->enable_interrupt(hw);
  1281. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1282. rtl_init_rx_config(hw);
  1283. /*should after adapter start and interrupt enable. */
  1284. set_hal_start(rtlhal);
  1285. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1286. rtlpci->up_first_time = false;
  1287. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1288. return 0;
  1289. }
  1290. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1291. {
  1292. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1293. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1294. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1295. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1296. unsigned long flags;
  1297. u8 RFInProgressTimeOut = 0;
  1298. /*
  1299. *should before disable interrrupt&adapter
  1300. *and will do it immediately.
  1301. */
  1302. set_hal_stop(rtlhal);
  1303. rtlpriv->cfg->ops->disable_interrupt(hw);
  1304. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1305. while (ppsc->rfchange_inprogress) {
  1306. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1307. if (RFInProgressTimeOut > 100) {
  1308. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1309. break;
  1310. }
  1311. mdelay(1);
  1312. RFInProgressTimeOut++;
  1313. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1314. }
  1315. ppsc->rfchange_inprogress = true;
  1316. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1317. rtlpci->driver_is_goingto_unload = true;
  1318. rtlpriv->cfg->ops->hw_disable(hw);
  1319. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1320. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1321. ppsc->rfchange_inprogress = false;
  1322. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1323. rtl_pci_enable_aspm(hw);
  1324. }
  1325. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1326. struct ieee80211_hw *hw)
  1327. {
  1328. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1329. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1330. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1331. struct pci_dev *bridge_pdev = pdev->bus->self;
  1332. u16 venderid;
  1333. u16 deviceid;
  1334. u8 revisionid;
  1335. u16 irqline;
  1336. u8 tmp;
  1337. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1338. venderid = pdev->vendor;
  1339. deviceid = pdev->device;
  1340. pci_read_config_byte(pdev, 0x8, &revisionid);
  1341. pci_read_config_word(pdev, 0x3C, &irqline);
  1342. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1343. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1344. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1345. * the correct driver is r8192e_pci, thus this routine should
  1346. * return false.
  1347. */
  1348. if (deviceid == RTL_PCI_8192SE_DID &&
  1349. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1350. return false;
  1351. if (deviceid == RTL_PCI_8192_DID ||
  1352. deviceid == RTL_PCI_0044_DID ||
  1353. deviceid == RTL_PCI_0047_DID ||
  1354. deviceid == RTL_PCI_8192SE_DID ||
  1355. deviceid == RTL_PCI_8174_DID ||
  1356. deviceid == RTL_PCI_8173_DID ||
  1357. deviceid == RTL_PCI_8172_DID ||
  1358. deviceid == RTL_PCI_8171_DID) {
  1359. switch (revisionid) {
  1360. case RTL_PCI_REVISION_ID_8192PCIE:
  1361. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1362. ("8192 PCI-E is found - "
  1363. "vid/did=%x/%x\n", venderid, deviceid));
  1364. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1365. break;
  1366. case RTL_PCI_REVISION_ID_8192SE:
  1367. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1368. ("8192SE is found - "
  1369. "vid/did=%x/%x\n", venderid, deviceid));
  1370. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1371. break;
  1372. default:
  1373. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1374. ("Err: Unknown device - "
  1375. "vid/did=%x/%x\n", venderid, deviceid));
  1376. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1377. break;
  1378. }
  1379. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1380. deviceid == RTL_PCI_8192CE_DID ||
  1381. deviceid == RTL_PCI_8191CE_DID ||
  1382. deviceid == RTL_PCI_8188CE_DID) {
  1383. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1384. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1385. ("8192C PCI-E is found - "
  1386. "vid/did=%x/%x\n", venderid, deviceid));
  1387. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1388. deviceid == RTL_PCI_8192DE_DID2) {
  1389. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1390. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1391. ("8192D PCI-E is found - "
  1392. "vid/did=%x/%x\n", venderid, deviceid));
  1393. } else {
  1394. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1395. ("Err: Unknown device -"
  1396. " vid/did=%x/%x\n", venderid, deviceid));
  1397. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1398. }
  1399. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1400. if (revisionid == 0 || revisionid == 1) {
  1401. if (revisionid == 0) {
  1402. RT_TRACE(rtlpriv, COMP_INIT,
  1403. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1404. rtlhal->interfaceindex = 0;
  1405. } else if (revisionid == 1) {
  1406. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1407. ("Find 92DE MAC1.\n"));
  1408. rtlhal->interfaceindex = 1;
  1409. }
  1410. } else {
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1412. ("Unknown device - "
  1413. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1414. venderid, deviceid, revisionid));
  1415. rtlhal->interfaceindex = 0;
  1416. }
  1417. }
  1418. /*find bus info */
  1419. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1420. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1421. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1422. if (bridge_pdev) {
  1423. /*find bridge info if available */
  1424. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1425. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1426. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1427. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1428. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1429. ("Pci Bridge Vendor is found index:"
  1430. " %d\n", tmp));
  1431. break;
  1432. }
  1433. }
  1434. }
  1435. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1436. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1437. pcipriv->ndis_adapter.pcibridge_busnum =
  1438. bridge_pdev->bus->number;
  1439. pcipriv->ndis_adapter.pcibridge_devnum =
  1440. PCI_SLOT(bridge_pdev->devfn);
  1441. pcipriv->ndis_adapter.pcibridge_funcnum =
  1442. PCI_FUNC(bridge_pdev->devfn);
  1443. pcipriv->ndis_adapter.pcicfg_addrport =
  1444. (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
  1445. (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
  1446. (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
  1447. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1448. pci_pcie_cap(bridge_pdev);
  1449. pcipriv->ndis_adapter.num4bytes =
  1450. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1451. rtl_pci_get_linkcontrol_field(hw);
  1452. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1453. PCI_BRIDGE_VENDOR_AMD) {
  1454. pcipriv->ndis_adapter.amd_l1_patch =
  1455. rtl_pci_get_amd_l1_patch(hw);
  1456. }
  1457. }
  1458. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1459. ("pcidev busnumber:devnumber:funcnumber:"
  1460. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1461. pcipriv->ndis_adapter.busnumber,
  1462. pcipriv->ndis_adapter.devnumber,
  1463. pcipriv->ndis_adapter.funcnumber,
  1464. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1465. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1466. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1467. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1468. pcipriv->ndis_adapter.pcibridge_busnum,
  1469. pcipriv->ndis_adapter.pcibridge_devnum,
  1470. pcipriv->ndis_adapter.pcibridge_funcnum,
  1471. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1472. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1473. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1474. pcipriv->ndis_adapter.amd_l1_patch));
  1475. rtl_pci_parse_configuration(pdev, hw);
  1476. return true;
  1477. }
  1478. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1479. const struct pci_device_id *id)
  1480. {
  1481. struct ieee80211_hw *hw = NULL;
  1482. struct rtl_priv *rtlpriv = NULL;
  1483. struct rtl_pci_priv *pcipriv = NULL;
  1484. struct rtl_pci *rtlpci;
  1485. unsigned long pmem_start, pmem_len, pmem_flags;
  1486. int err;
  1487. err = pci_enable_device(pdev);
  1488. if (err) {
  1489. RT_ASSERT(false,
  1490. ("%s : Cannot enable new PCI device\n",
  1491. pci_name(pdev)));
  1492. return err;
  1493. }
  1494. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1495. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1496. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1497. "for consistent allocations\n"));
  1498. pci_disable_device(pdev);
  1499. return -ENOMEM;
  1500. }
  1501. }
  1502. pci_set_master(pdev);
  1503. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1504. sizeof(struct rtl_priv), &rtl_ops);
  1505. if (!hw) {
  1506. RT_ASSERT(false,
  1507. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1508. err = -ENOMEM;
  1509. goto fail1;
  1510. }
  1511. SET_IEEE80211_DEV(hw, &pdev->dev);
  1512. pci_set_drvdata(pdev, hw);
  1513. rtlpriv = hw->priv;
  1514. pcipriv = (void *)rtlpriv->priv;
  1515. pcipriv->dev.pdev = pdev;
  1516. /* init cfg & intf_ops */
  1517. rtlpriv->rtlhal.interface = INTF_PCI;
  1518. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1519. rtlpriv->intf_ops = &rtl_pci_ops;
  1520. /*
  1521. *init dbgp flags before all
  1522. *other functions, because we will
  1523. *use it in other funtions like
  1524. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1525. *you can not use these macro
  1526. *before this
  1527. */
  1528. rtl_dbgp_flag_init(hw);
  1529. /* MEM map */
  1530. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1531. if (err) {
  1532. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1533. return err;
  1534. }
  1535. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1536. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1537. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1538. /*shared mem start */
  1539. rtlpriv->io.pci_mem_start =
  1540. (unsigned long)pci_iomap(pdev,
  1541. rtlpriv->cfg->bar_id, pmem_len);
  1542. if (rtlpriv->io.pci_mem_start == 0) {
  1543. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1544. goto fail2;
  1545. }
  1546. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1547. ("mem mapped space: start: 0x%08lx len:%08lx "
  1548. "flags:%08lx, after map:0x%08lx\n",
  1549. pmem_start, pmem_len, pmem_flags,
  1550. rtlpriv->io.pci_mem_start));
  1551. /* Disable Clk Request */
  1552. pci_write_config_byte(pdev, 0x81, 0);
  1553. /* leave D3 mode */
  1554. pci_write_config_byte(pdev, 0x44, 0);
  1555. pci_write_config_byte(pdev, 0x04, 0x06);
  1556. pci_write_config_byte(pdev, 0x04, 0x07);
  1557. /* find adapter */
  1558. if (!_rtl_pci_find_adapter(pdev, hw))
  1559. goto fail3;
  1560. /* Init IO handler */
  1561. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1562. /*like read eeprom and so on */
  1563. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1564. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1565. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1566. ("Can't init_sw_vars.\n"));
  1567. goto fail3;
  1568. }
  1569. rtlpriv->cfg->ops->init_sw_leds(hw);
  1570. /*aspm */
  1571. rtl_pci_init_aspm(hw);
  1572. /* Init mac80211 sw */
  1573. err = rtl_init_core(hw);
  1574. if (err) {
  1575. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1576. ("Can't allocate sw for mac80211.\n"));
  1577. goto fail3;
  1578. }
  1579. /* Init PCI sw */
  1580. err = !rtl_pci_init(hw, pdev);
  1581. if (err) {
  1582. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1583. ("Failed to init PCI.\n"));
  1584. goto fail3;
  1585. }
  1586. err = ieee80211_register_hw(hw);
  1587. if (err) {
  1588. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1589. ("Can't register mac80211 hw.\n"));
  1590. goto fail3;
  1591. } else {
  1592. rtlpriv->mac80211.mac80211_registered = 1;
  1593. }
  1594. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1595. if (err) {
  1596. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1597. ("failed to create sysfs device attributes\n"));
  1598. goto fail3;
  1599. }
  1600. /*init rfkill */
  1601. rtl_init_rfkill(hw);
  1602. rtlpci = rtl_pcidev(pcipriv);
  1603. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1604. IRQF_SHARED, KBUILD_MODNAME, hw);
  1605. if (err) {
  1606. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1607. ("%s: failed to register IRQ handler\n",
  1608. wiphy_name(hw->wiphy)));
  1609. goto fail3;
  1610. } else {
  1611. rtlpci->irq_alloc = 1;
  1612. }
  1613. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1614. return 0;
  1615. fail3:
  1616. pci_set_drvdata(pdev, NULL);
  1617. rtl_deinit_core(hw);
  1618. _rtl_pci_io_handler_release(hw);
  1619. ieee80211_free_hw(hw);
  1620. if (rtlpriv->io.pci_mem_start != 0)
  1621. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1622. fail2:
  1623. pci_release_regions(pdev);
  1624. fail1:
  1625. pci_disable_device(pdev);
  1626. return -ENODEV;
  1627. }
  1628. EXPORT_SYMBOL(rtl_pci_probe);
  1629. void rtl_pci_disconnect(struct pci_dev *pdev)
  1630. {
  1631. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1632. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1633. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1634. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1635. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1636. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1637. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1638. /*ieee80211_unregister_hw will call ops_stop */
  1639. if (rtlmac->mac80211_registered == 1) {
  1640. ieee80211_unregister_hw(hw);
  1641. rtlmac->mac80211_registered = 0;
  1642. } else {
  1643. rtl_deinit_deferred_work(hw);
  1644. rtlpriv->intf_ops->adapter_stop(hw);
  1645. }
  1646. rtlpriv->cfg->ops->disable_interrupt(hw);
  1647. /*deinit rfkill */
  1648. rtl_deinit_rfkill(hw);
  1649. rtl_pci_deinit(hw);
  1650. rtl_deinit_core(hw);
  1651. _rtl_pci_io_handler_release(hw);
  1652. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1653. if (rtlpci->irq_alloc) {
  1654. free_irq(rtlpci->pdev->irq, hw);
  1655. rtlpci->irq_alloc = 0;
  1656. }
  1657. if (rtlpriv->io.pci_mem_start != 0) {
  1658. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1659. pci_release_regions(pdev);
  1660. }
  1661. pci_disable_device(pdev);
  1662. rtl_pci_disable_aspm(hw);
  1663. pci_set_drvdata(pdev, NULL);
  1664. ieee80211_free_hw(hw);
  1665. }
  1666. EXPORT_SYMBOL(rtl_pci_disconnect);
  1667. /***************************************
  1668. kernel pci power state define:
  1669. PCI_D0 ((pci_power_t __force) 0)
  1670. PCI_D1 ((pci_power_t __force) 1)
  1671. PCI_D2 ((pci_power_t __force) 2)
  1672. PCI_D3hot ((pci_power_t __force) 3)
  1673. PCI_D3cold ((pci_power_t __force) 4)
  1674. PCI_UNKNOWN ((pci_power_t __force) 5)
  1675. This function is called when system
  1676. goes into suspend state mac80211 will
  1677. call rtl_mac_stop() from the mac80211
  1678. suspend function first, So there is
  1679. no need to call hw_disable here.
  1680. ****************************************/
  1681. int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1682. {
  1683. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1684. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1685. rtlpriv->cfg->ops->hw_suspend(hw);
  1686. rtl_deinit_rfkill(hw);
  1687. pci_save_state(pdev);
  1688. pci_disable_device(pdev);
  1689. pci_set_power_state(pdev, PCI_D3hot);
  1690. return 0;
  1691. }
  1692. EXPORT_SYMBOL(rtl_pci_suspend);
  1693. int rtl_pci_resume(struct pci_dev *pdev)
  1694. {
  1695. int ret;
  1696. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1698. pci_set_power_state(pdev, PCI_D0);
  1699. ret = pci_enable_device(pdev);
  1700. if (ret) {
  1701. RT_ASSERT(false, ("ERR: <======\n"));
  1702. return ret;
  1703. }
  1704. pci_restore_state(pdev);
  1705. rtlpriv->cfg->ops->hw_resume(hw);
  1706. rtl_init_rfkill(hw);
  1707. return 0;
  1708. }
  1709. EXPORT_SYMBOL(rtl_pci_resume);
  1710. struct rtl_intf_ops rtl_pci_ops = {
  1711. .read_efuse_byte = read_efuse_byte,
  1712. .adapter_start = rtl_pci_start,
  1713. .adapter_stop = rtl_pci_stop,
  1714. .adapter_tx = rtl_pci_tx,
  1715. .flush = rtl_pci_flush,
  1716. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1717. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1718. .disable_aspm = rtl_pci_disable_aspm,
  1719. .enable_aspm = rtl_pci_enable_aspm,
  1720. };