p54spi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. /*
  2. * Copyright (C) 2008 Christian Lamparter <chunkeey@web.de>
  3. * Copyright 2008 Johannes Berg <johannes@sipsolutions.net>
  4. *
  5. * This driver is a port from stlc45xx:
  6. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/firmware.h>
  26. #include <linux/delay.h>
  27. #include <linux/irq.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/gpio.h>
  31. #include <linux/slab.h>
  32. #include "p54spi.h"
  33. #include "p54.h"
  34. #include "lmac.h"
  35. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  36. #include "p54spi_eeprom.h"
  37. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  38. MODULE_FIRMWARE("3826.arm");
  39. MODULE_ALIAS("stlc45xx");
  40. /*
  41. * gpios should be handled in board files and provided via platform data,
  42. * but because it's currently impossible for p54spi to have a header file
  43. * in include/linux, let's use module paramaters for now
  44. */
  45. static int p54spi_gpio_power = 97;
  46. module_param(p54spi_gpio_power, int, 0444);
  47. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  48. static int p54spi_gpio_irq = 87;
  49. module_param(p54spi_gpio_irq, int, 0444);
  50. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  51. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  52. void *buf, size_t len)
  53. {
  54. struct spi_transfer t[2];
  55. struct spi_message m;
  56. __le16 addr;
  57. /* We first push the address */
  58. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  59. spi_message_init(&m);
  60. memset(t, 0, sizeof(t));
  61. t[0].tx_buf = &addr;
  62. t[0].len = sizeof(addr);
  63. spi_message_add_tail(&t[0], &m);
  64. t[1].rx_buf = buf;
  65. t[1].len = len;
  66. spi_message_add_tail(&t[1], &m);
  67. spi_sync(priv->spi, &m);
  68. }
  69. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  70. const void *buf, size_t len)
  71. {
  72. struct spi_transfer t[3];
  73. struct spi_message m;
  74. __le16 addr;
  75. /* We first push the address */
  76. addr = cpu_to_le16(address << 8);
  77. spi_message_init(&m);
  78. memset(t, 0, sizeof(t));
  79. t[0].tx_buf = &addr;
  80. t[0].len = sizeof(addr);
  81. spi_message_add_tail(&t[0], &m);
  82. t[1].tx_buf = buf;
  83. t[1].len = len & ~1;
  84. spi_message_add_tail(&t[1], &m);
  85. if (len % 2) {
  86. __le16 last_word;
  87. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  88. t[2].tx_buf = &last_word;
  89. t[2].len = sizeof(last_word);
  90. spi_message_add_tail(&t[2], &m);
  91. }
  92. spi_sync(priv->spi, &m);
  93. }
  94. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  95. {
  96. __le32 val;
  97. p54spi_spi_read(priv, addr, &val, sizeof(val));
  98. return le32_to_cpu(val);
  99. }
  100. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  101. {
  102. p54spi_spi_write(priv, addr, &val, sizeof(val));
  103. }
  104. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  105. {
  106. p54spi_spi_write(priv, addr, &val, sizeof(val));
  107. }
  108. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, u32 bits)
  109. {
  110. int i;
  111. for (i = 0; i < 2000; i++) {
  112. u32 buffer = p54spi_read32(priv, reg);
  113. if ((buffer & bits) == bits)
  114. return 1;
  115. }
  116. return 0;
  117. }
  118. static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
  119. const void *buf, size_t len)
  120. {
  121. if (!p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL, HOST_ALLOWED)) {
  122. dev_err(&priv->spi->dev, "spi_write_dma not allowed "
  123. "to DMA write.\n");
  124. return -EAGAIN;
  125. }
  126. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  127. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  128. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
  129. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
  130. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
  131. return 0;
  132. }
  133. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  134. {
  135. struct p54s_priv *priv = dev->priv;
  136. int ret;
  137. /* FIXME: should driver use it's own struct device? */
  138. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  139. if (ret < 0) {
  140. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  141. return ret;
  142. }
  143. ret = p54_parse_firmware(dev, priv->firmware);
  144. if (ret) {
  145. release_firmware(priv->firmware);
  146. return ret;
  147. }
  148. return 0;
  149. }
  150. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  151. {
  152. struct p54s_priv *priv = dev->priv;
  153. const struct firmware *eeprom;
  154. int ret;
  155. /*
  156. * allow users to customize their eeprom.
  157. */
  158. ret = request_firmware(&eeprom, "3826.eeprom", &priv->spi->dev);
  159. if (ret < 0) {
  160. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  161. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  162. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  163. sizeof(p54spi_eeprom));
  164. #else
  165. dev_err(&priv->spi->dev, "Failed to request user eeprom\n");
  166. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  167. } else {
  168. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  169. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  170. (int)eeprom->size);
  171. release_firmware(eeprom);
  172. }
  173. return ret;
  174. }
  175. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  176. {
  177. struct p54s_priv *priv = dev->priv;
  178. unsigned long fw_len, _fw_len;
  179. unsigned int offset = 0;
  180. int err = 0;
  181. u8 *fw;
  182. fw_len = priv->firmware->size;
  183. fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
  184. if (!fw)
  185. return -ENOMEM;
  186. /* stop the device */
  187. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  188. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  189. SPI_CTRL_STAT_START_HALTED));
  190. msleep(TARGET_BOOT_SLEEP);
  191. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  192. SPI_CTRL_STAT_HOST_OVERRIDE |
  193. SPI_CTRL_STAT_START_HALTED));
  194. msleep(TARGET_BOOT_SLEEP);
  195. while (fw_len > 0) {
  196. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  197. err = p54spi_spi_write_dma(priv, cpu_to_le32(
  198. ISL38XX_DEV_FIRMWARE_ADDR + offset),
  199. (fw + offset), _fw_len);
  200. if (err < 0)
  201. goto out;
  202. fw_len -= _fw_len;
  203. offset += _fw_len;
  204. }
  205. BUG_ON(fw_len != 0);
  206. /* enable host interrupts */
  207. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  208. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  209. /* boot the device */
  210. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  211. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  212. SPI_CTRL_STAT_RAM_BOOT));
  213. msleep(TARGET_BOOT_SLEEP);
  214. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  215. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  216. msleep(TARGET_BOOT_SLEEP);
  217. out:
  218. kfree(fw);
  219. return err;
  220. }
  221. static void p54spi_power_off(struct p54s_priv *priv)
  222. {
  223. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  224. gpio_set_value(p54spi_gpio_power, 0);
  225. }
  226. static void p54spi_power_on(struct p54s_priv *priv)
  227. {
  228. gpio_set_value(p54spi_gpio_power, 1);
  229. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  230. /*
  231. * need to wait a while before device can be accessed, the length
  232. * is just a guess
  233. */
  234. msleep(10);
  235. }
  236. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  237. {
  238. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  239. }
  240. static int p54spi_wakeup(struct p54s_priv *priv)
  241. {
  242. /* wake the chip */
  243. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  244. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  245. /* And wait for the READY interrupt */
  246. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  247. SPI_HOST_INT_READY)) {
  248. dev_err(&priv->spi->dev, "INT_READY timeout\n");
  249. return -EBUSY;
  250. }
  251. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  252. return 0;
  253. }
  254. static inline void p54spi_sleep(struct p54s_priv *priv)
  255. {
  256. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  257. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  258. }
  259. static void p54spi_int_ready(struct p54s_priv *priv)
  260. {
  261. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  262. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  263. switch (priv->fw_state) {
  264. case FW_STATE_BOOTING:
  265. priv->fw_state = FW_STATE_READY;
  266. complete(&priv->fw_comp);
  267. break;
  268. case FW_STATE_RESETTING:
  269. priv->fw_state = FW_STATE_READY;
  270. /* TODO: reinitialize state */
  271. break;
  272. default:
  273. break;
  274. }
  275. }
  276. static int p54spi_rx(struct p54s_priv *priv)
  277. {
  278. struct sk_buff *skb;
  279. u16 len;
  280. u16 rx_head[2];
  281. #define READAHEAD_SZ (sizeof(rx_head)-sizeof(u16))
  282. if (p54spi_wakeup(priv) < 0)
  283. return -EBUSY;
  284. /* Read data size and first data word in one SPI transaction
  285. * This is workaround for firmware/DMA bug,
  286. * when first data word gets lost under high load.
  287. */
  288. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, rx_head, sizeof(rx_head));
  289. len = rx_head[0];
  290. if (len == 0) {
  291. p54spi_sleep(priv);
  292. dev_err(&priv->spi->dev, "rx request of zero bytes\n");
  293. return 0;
  294. }
  295. /* Firmware may insert up to 4 padding bytes after the lmac header,
  296. * but it does not amend the size of SPI data transfer.
  297. * Such packets has correct data size in header, thus referencing
  298. * past the end of allocated skb. Reserve extra 4 bytes for this case */
  299. skb = dev_alloc_skb(len + 4);
  300. if (!skb) {
  301. p54spi_sleep(priv);
  302. dev_err(&priv->spi->dev, "could not alloc skb");
  303. return -ENOMEM;
  304. }
  305. if (len <= READAHEAD_SZ) {
  306. memcpy(skb_put(skb, len), rx_head + 1, len);
  307. } else {
  308. memcpy(skb_put(skb, READAHEAD_SZ), rx_head + 1, READAHEAD_SZ);
  309. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA,
  310. skb_put(skb, len - READAHEAD_SZ),
  311. len - READAHEAD_SZ);
  312. }
  313. p54spi_sleep(priv);
  314. /* Put additional bytes to compensate for the possible
  315. * alignment-caused truncation */
  316. skb_put(skb, 4);
  317. if (p54_rx(priv->hw, skb) == 0)
  318. dev_kfree_skb(skb);
  319. return 0;
  320. }
  321. static irqreturn_t p54spi_interrupt(int irq, void *config)
  322. {
  323. struct spi_device *spi = config;
  324. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  325. ieee80211_queue_work(priv->hw, &priv->work);
  326. return IRQ_HANDLED;
  327. }
  328. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  329. {
  330. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  331. int ret = 0;
  332. if (p54spi_wakeup(priv) < 0)
  333. return -EBUSY;
  334. ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
  335. if (ret < 0)
  336. goto out;
  337. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  338. SPI_HOST_INT_WR_READY)) {
  339. dev_err(&priv->spi->dev, "WR_READY timeout\n");
  340. ret = -EAGAIN;
  341. goto out;
  342. }
  343. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  344. if (FREE_AFTER_TX(skb))
  345. p54_free_skb(priv->hw, skb);
  346. out:
  347. p54spi_sleep(priv);
  348. return ret;
  349. }
  350. static int p54spi_wq_tx(struct p54s_priv *priv)
  351. {
  352. struct p54s_tx_info *entry;
  353. struct sk_buff *skb;
  354. struct ieee80211_tx_info *info;
  355. struct p54_tx_info *minfo;
  356. struct p54s_tx_info *dinfo;
  357. unsigned long flags;
  358. int ret = 0;
  359. spin_lock_irqsave(&priv->tx_lock, flags);
  360. while (!list_empty(&priv->tx_pending)) {
  361. entry = list_entry(priv->tx_pending.next,
  362. struct p54s_tx_info, tx_list);
  363. list_del_init(&entry->tx_list);
  364. spin_unlock_irqrestore(&priv->tx_lock, flags);
  365. dinfo = container_of((void *) entry, struct p54s_tx_info,
  366. tx_list);
  367. minfo = container_of((void *) dinfo, struct p54_tx_info,
  368. data);
  369. info = container_of((void *) minfo, struct ieee80211_tx_info,
  370. rate_driver_data);
  371. skb = container_of((void *) info, struct sk_buff, cb);
  372. ret = p54spi_tx_frame(priv, skb);
  373. if (ret < 0) {
  374. p54_free_skb(priv->hw, skb);
  375. return ret;
  376. }
  377. spin_lock_irqsave(&priv->tx_lock, flags);
  378. }
  379. spin_unlock_irqrestore(&priv->tx_lock, flags);
  380. return ret;
  381. }
  382. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  383. {
  384. struct p54s_priv *priv = dev->priv;
  385. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  386. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  387. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  388. unsigned long flags;
  389. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  390. spin_lock_irqsave(&priv->tx_lock, flags);
  391. list_add_tail(&di->tx_list, &priv->tx_pending);
  392. spin_unlock_irqrestore(&priv->tx_lock, flags);
  393. ieee80211_queue_work(priv->hw, &priv->work);
  394. }
  395. static void p54spi_work(struct work_struct *work)
  396. {
  397. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  398. u32 ints;
  399. int ret;
  400. mutex_lock(&priv->mutex);
  401. if (priv->fw_state == FW_STATE_OFF)
  402. goto out;
  403. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  404. if (ints & SPI_HOST_INT_READY) {
  405. p54spi_int_ready(priv);
  406. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  407. }
  408. if (priv->fw_state != FW_STATE_READY)
  409. goto out;
  410. if (ints & SPI_HOST_INT_UPDATE) {
  411. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  412. ret = p54spi_rx(priv);
  413. if (ret < 0)
  414. goto out;
  415. }
  416. if (ints & SPI_HOST_INT_SW_UPDATE) {
  417. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  418. ret = p54spi_rx(priv);
  419. if (ret < 0)
  420. goto out;
  421. }
  422. ret = p54spi_wq_tx(priv);
  423. out:
  424. mutex_unlock(&priv->mutex);
  425. }
  426. static int p54spi_op_start(struct ieee80211_hw *dev)
  427. {
  428. struct p54s_priv *priv = dev->priv;
  429. unsigned long timeout;
  430. int ret = 0;
  431. if (mutex_lock_interruptible(&priv->mutex)) {
  432. ret = -EINTR;
  433. goto out;
  434. }
  435. priv->fw_state = FW_STATE_BOOTING;
  436. p54spi_power_on(priv);
  437. ret = p54spi_upload_firmware(dev);
  438. if (ret < 0) {
  439. p54spi_power_off(priv);
  440. goto out_unlock;
  441. }
  442. mutex_unlock(&priv->mutex);
  443. timeout = msecs_to_jiffies(2000);
  444. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  445. timeout);
  446. if (!timeout) {
  447. dev_err(&priv->spi->dev, "firmware boot failed");
  448. p54spi_power_off(priv);
  449. ret = -1;
  450. goto out;
  451. }
  452. if (mutex_lock_interruptible(&priv->mutex)) {
  453. ret = -EINTR;
  454. p54spi_power_off(priv);
  455. goto out;
  456. }
  457. WARN_ON(priv->fw_state != FW_STATE_READY);
  458. out_unlock:
  459. mutex_unlock(&priv->mutex);
  460. out:
  461. return ret;
  462. }
  463. static void p54spi_op_stop(struct ieee80211_hw *dev)
  464. {
  465. struct p54s_priv *priv = dev->priv;
  466. unsigned long flags;
  467. if (mutex_lock_interruptible(&priv->mutex)) {
  468. /* FIXME: how to handle this error? */
  469. return;
  470. }
  471. WARN_ON(priv->fw_state != FW_STATE_READY);
  472. p54spi_power_off(priv);
  473. spin_lock_irqsave(&priv->tx_lock, flags);
  474. INIT_LIST_HEAD(&priv->tx_pending);
  475. spin_unlock_irqrestore(&priv->tx_lock, flags);
  476. priv->fw_state = FW_STATE_OFF;
  477. mutex_unlock(&priv->mutex);
  478. cancel_work_sync(&priv->work);
  479. }
  480. static int __devinit p54spi_probe(struct spi_device *spi)
  481. {
  482. struct p54s_priv *priv = NULL;
  483. struct ieee80211_hw *hw;
  484. int ret = -EINVAL;
  485. hw = p54_init_common(sizeof(*priv));
  486. if (!hw) {
  487. dev_err(&spi->dev, "could not alloc ieee80211_hw");
  488. return -ENOMEM;
  489. }
  490. priv = hw->priv;
  491. priv->hw = hw;
  492. dev_set_drvdata(&spi->dev, priv);
  493. priv->spi = spi;
  494. spi->bits_per_word = 16;
  495. spi->max_speed_hz = 24000000;
  496. ret = spi_setup(spi);
  497. if (ret < 0) {
  498. dev_err(&priv->spi->dev, "spi_setup failed");
  499. goto err_free;
  500. }
  501. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  502. if (ret < 0) {
  503. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  504. goto err_free;
  505. }
  506. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  507. if (ret < 0) {
  508. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  509. goto err_free_gpio_power;
  510. }
  511. gpio_direction_output(p54spi_gpio_power, 0);
  512. gpio_direction_input(p54spi_gpio_irq);
  513. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  514. p54spi_interrupt, IRQF_DISABLED, "p54spi",
  515. priv->spi);
  516. if (ret < 0) {
  517. dev_err(&priv->spi->dev, "request_irq() failed");
  518. goto err_free_gpio_irq;
  519. }
  520. irq_set_irq_type(gpio_to_irq(p54spi_gpio_irq), IRQ_TYPE_EDGE_RISING);
  521. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  522. INIT_WORK(&priv->work, p54spi_work);
  523. init_completion(&priv->fw_comp);
  524. INIT_LIST_HEAD(&priv->tx_pending);
  525. mutex_init(&priv->mutex);
  526. spin_lock_init(&priv->tx_lock);
  527. SET_IEEE80211_DEV(hw, &spi->dev);
  528. priv->common.open = p54spi_op_start;
  529. priv->common.stop = p54spi_op_stop;
  530. priv->common.tx = p54spi_op_tx;
  531. ret = p54spi_request_firmware(hw);
  532. if (ret < 0)
  533. goto err_free_common;
  534. ret = p54spi_request_eeprom(hw);
  535. if (ret)
  536. goto err_free_common;
  537. ret = p54_register_common(hw, &priv->spi->dev);
  538. if (ret)
  539. goto err_free_common;
  540. return 0;
  541. err_free_common:
  542. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  543. err_free_gpio_irq:
  544. gpio_free(p54spi_gpio_irq);
  545. err_free_gpio_power:
  546. gpio_free(p54spi_gpio_power);
  547. err_free:
  548. p54_free_common(priv->hw);
  549. return ret;
  550. }
  551. static int __devexit p54spi_remove(struct spi_device *spi)
  552. {
  553. struct p54s_priv *priv = dev_get_drvdata(&spi->dev);
  554. p54_unregister_common(priv->hw);
  555. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  556. gpio_free(p54spi_gpio_power);
  557. gpio_free(p54spi_gpio_irq);
  558. release_firmware(priv->firmware);
  559. mutex_destroy(&priv->mutex);
  560. p54_free_common(priv->hw);
  561. return 0;
  562. }
  563. static struct spi_driver p54spi_driver = {
  564. .driver = {
  565. .name = "p54spi",
  566. .bus = &spi_bus_type,
  567. .owner = THIS_MODULE,
  568. },
  569. .probe = p54spi_probe,
  570. .remove = __devexit_p(p54spi_remove),
  571. };
  572. static int __init p54spi_init(void)
  573. {
  574. int ret;
  575. ret = spi_register_driver(&p54spi_driver);
  576. if (ret < 0) {
  577. printk(KERN_ERR "failed to register SPI driver: %d", ret);
  578. goto out;
  579. }
  580. out:
  581. return ret;
  582. }
  583. static void __exit p54spi_exit(void)
  584. {
  585. spi_unregister_driver(&p54spi_driver);
  586. }
  587. module_init(p54spi_init);
  588. module_exit(p54spi_exit);
  589. MODULE_LICENSE("GPL");
  590. MODULE_AUTHOR("Christian Lamparter <chunkeey@web.de>");
  591. MODULE_ALIAS("spi:cx3110x");
  592. MODULE_ALIAS("spi:p54spi");