adm8211.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/slab.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <linux/crc32.h>
  24. #include <linux/eeprom_93cx6.h>
  25. #include <net/mac80211.h>
  26. #include "adm8211.h"
  27. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  28. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  29. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  30. MODULE_SUPPORTED_DEVICE("ADM8211");
  31. MODULE_LICENSE("GPL");
  32. static unsigned int tx_ring_size __read_mostly = 16;
  33. static unsigned int rx_ring_size __read_mostly = 16;
  34. module_param(tx_ring_size, uint, 0);
  35. module_param(rx_ring_size, uint, 0);
  36. static DEFINE_PCI_DEVICE_TABLE(adm8211_pci_id_table) = {
  37. /* ADMtek ADM8211 */
  38. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  39. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  40. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  41. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  42. { 0 }
  43. };
  44. static struct ieee80211_rate adm8211_rates[] = {
  45. { .bitrate = 10, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  46. { .bitrate = 20, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  47. { .bitrate = 55, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  48. { .bitrate = 110, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  49. { .bitrate = 220, .flags = IEEE80211_RATE_SHORT_PREAMBLE }, /* XX ?? */
  50. };
  51. static const struct ieee80211_channel adm8211_channels[] = {
  52. { .center_freq = 2412},
  53. { .center_freq = 2417},
  54. { .center_freq = 2422},
  55. { .center_freq = 2427},
  56. { .center_freq = 2432},
  57. { .center_freq = 2437},
  58. { .center_freq = 2442},
  59. { .center_freq = 2447},
  60. { .center_freq = 2452},
  61. { .center_freq = 2457},
  62. { .center_freq = 2462},
  63. { .center_freq = 2467},
  64. { .center_freq = 2472},
  65. { .center_freq = 2484},
  66. };
  67. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  68. {
  69. struct adm8211_priv *priv = eeprom->data;
  70. u32 reg = ADM8211_CSR_READ(SPR);
  71. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  72. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  73. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  74. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  75. }
  76. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  77. {
  78. struct adm8211_priv *priv = eeprom->data;
  79. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  80. if (eeprom->reg_data_in)
  81. reg |= ADM8211_SPR_SDI;
  82. if (eeprom->reg_data_out)
  83. reg |= ADM8211_SPR_SDO;
  84. if (eeprom->reg_data_clock)
  85. reg |= ADM8211_SPR_SCLK;
  86. if (eeprom->reg_chip_select)
  87. reg |= ADM8211_SPR_SCS;
  88. ADM8211_CSR_WRITE(SPR, reg);
  89. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  90. }
  91. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  92. {
  93. struct adm8211_priv *priv = dev->priv;
  94. unsigned int words, i;
  95. struct ieee80211_chan_range chan_range;
  96. u16 cr49;
  97. struct eeprom_93cx6 eeprom = {
  98. .data = priv,
  99. .register_read = adm8211_eeprom_register_read,
  100. .register_write = adm8211_eeprom_register_write
  101. };
  102. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  103. /* 256 * 16-bit = 512 bytes */
  104. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  105. words = 256;
  106. } else {
  107. /* 64 * 16-bit = 128 bytes */
  108. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  109. words = 64;
  110. }
  111. priv->eeprom_len = words * 2;
  112. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  113. if (!priv->eeprom)
  114. return -ENOMEM;
  115. eeprom_93cx6_multiread(&eeprom, 0, (__le16 *)priv->eeprom, words);
  116. cr49 = le16_to_cpu(priv->eeprom->cr49);
  117. priv->rf_type = (cr49 >> 3) & 0x7;
  118. switch (priv->rf_type) {
  119. case ADM8211_TYPE_INTERSIL:
  120. case ADM8211_TYPE_RFMD:
  121. case ADM8211_TYPE_MARVEL:
  122. case ADM8211_TYPE_AIROHA:
  123. case ADM8211_TYPE_ADMTEK:
  124. break;
  125. default:
  126. if (priv->pdev->revision < ADM8211_REV_CA)
  127. priv->rf_type = ADM8211_TYPE_RFMD;
  128. else
  129. priv->rf_type = ADM8211_TYPE_AIROHA;
  130. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  131. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  132. }
  133. priv->bbp_type = cr49 & 0x7;
  134. switch (priv->bbp_type) {
  135. case ADM8211_TYPE_INTERSIL:
  136. case ADM8211_TYPE_RFMD:
  137. case ADM8211_TYPE_MARVEL:
  138. case ADM8211_TYPE_AIROHA:
  139. case ADM8211_TYPE_ADMTEK:
  140. break;
  141. default:
  142. if (priv->pdev->revision < ADM8211_REV_CA)
  143. priv->bbp_type = ADM8211_TYPE_RFMD;
  144. else
  145. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  146. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  147. pci_name(priv->pdev), cr49 >> 3);
  148. }
  149. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  150. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  151. pci_name(priv->pdev), priv->eeprom->country_code);
  152. chan_range = cranges[2];
  153. } else
  154. chan_range = cranges[priv->eeprom->country_code];
  155. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  156. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  157. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(adm8211_channels));
  158. memcpy(priv->channels, adm8211_channels, sizeof(priv->channels));
  159. priv->band.channels = priv->channels;
  160. priv->band.n_channels = ARRAY_SIZE(adm8211_channels);
  161. priv->band.bitrates = adm8211_rates;
  162. priv->band.n_bitrates = ARRAY_SIZE(adm8211_rates);
  163. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  164. if (i < chan_range.min || i > chan_range.max)
  165. priv->channels[i - 1].flags |= IEEE80211_CHAN_DISABLED;
  166. switch (priv->eeprom->specific_bbptype) {
  167. case ADM8211_BBP_RFMD3000:
  168. case ADM8211_BBP_RFMD3002:
  169. case ADM8211_BBP_ADM8011:
  170. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  171. break;
  172. default:
  173. if (priv->pdev->revision < ADM8211_REV_CA)
  174. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  175. else
  176. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  177. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  178. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  179. }
  180. switch (priv->eeprom->specific_rftype) {
  181. case ADM8211_RFMD2948:
  182. case ADM8211_RFMD2958:
  183. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  184. case ADM8211_MAX2820:
  185. case ADM8211_AL2210L:
  186. priv->transceiver_type = priv->eeprom->specific_rftype;
  187. break;
  188. default:
  189. if (priv->pdev->revision == ADM8211_REV_BA)
  190. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  191. else if (priv->pdev->revision == ADM8211_REV_CA)
  192. priv->transceiver_type = ADM8211_AL2210L;
  193. else if (priv->pdev->revision == ADM8211_REV_AB)
  194. priv->transceiver_type = ADM8211_RFMD2948;
  195. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  196. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  197. break;
  198. }
  199. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  200. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  201. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  202. return 0;
  203. }
  204. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  205. u32 addr, u32 data)
  206. {
  207. struct adm8211_priv *priv = dev->priv;
  208. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  209. (priv->pdev->revision < ADM8211_REV_BA ?
  210. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  211. ADM8211_CSR_READ(WEPCTL);
  212. msleep(1);
  213. ADM8211_CSR_WRITE(WESK, data);
  214. ADM8211_CSR_READ(WESK);
  215. msleep(1);
  216. }
  217. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  218. unsigned int addr, u8 *buf,
  219. unsigned int len)
  220. {
  221. struct adm8211_priv *priv = dev->priv;
  222. u32 reg = ADM8211_CSR_READ(WEPCTL);
  223. unsigned int i;
  224. if (priv->pdev->revision < ADM8211_REV_BA) {
  225. for (i = 0; i < len; i += 2) {
  226. u16 val = buf[i] | (buf[i + 1] << 8);
  227. adm8211_write_sram(dev, addr + i / 2, val);
  228. }
  229. } else {
  230. for (i = 0; i < len; i += 4) {
  231. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  232. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  233. adm8211_write_sram(dev, addr + i / 4, val);
  234. }
  235. }
  236. ADM8211_CSR_WRITE(WEPCTL, reg);
  237. }
  238. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  239. {
  240. struct adm8211_priv *priv = dev->priv;
  241. u32 reg = ADM8211_CSR_READ(WEPCTL);
  242. unsigned int addr;
  243. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  244. adm8211_write_sram(dev, addr, 0);
  245. ADM8211_CSR_WRITE(WEPCTL, reg);
  246. }
  247. static int adm8211_get_stats(struct ieee80211_hw *dev,
  248. struct ieee80211_low_level_stats *stats)
  249. {
  250. struct adm8211_priv *priv = dev->priv;
  251. memcpy(stats, &priv->stats, sizeof(*stats));
  252. return 0;
  253. }
  254. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  255. {
  256. struct adm8211_priv *priv = dev->priv;
  257. unsigned int dirty_tx;
  258. spin_lock(&priv->lock);
  259. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  260. unsigned int entry = dirty_tx % priv->tx_ring_size;
  261. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  262. struct ieee80211_tx_info *txi;
  263. struct adm8211_tx_ring_info *info;
  264. struct sk_buff *skb;
  265. if (status & TDES0_CONTROL_OWN ||
  266. !(status & TDES0_CONTROL_DONE))
  267. break;
  268. info = &priv->tx_buffers[entry];
  269. skb = info->skb;
  270. txi = IEEE80211_SKB_CB(skb);
  271. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  272. pci_unmap_single(priv->pdev, info->mapping,
  273. info->skb->len, PCI_DMA_TODEVICE);
  274. ieee80211_tx_info_clear_status(txi);
  275. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  276. memcpy(skb_push(skb, info->hdrlen), skb->cb, info->hdrlen);
  277. if (!(txi->flags & IEEE80211_TX_CTL_NO_ACK) &&
  278. !(status & TDES0_STATUS_ES))
  279. txi->flags |= IEEE80211_TX_STAT_ACK;
  280. ieee80211_tx_status_irqsafe(dev, skb);
  281. info->skb = NULL;
  282. }
  283. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  284. ieee80211_wake_queue(dev, 0);
  285. priv->dirty_tx = dirty_tx;
  286. spin_unlock(&priv->lock);
  287. }
  288. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  289. {
  290. struct adm8211_priv *priv = dev->priv;
  291. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  292. u32 status;
  293. unsigned int pktlen;
  294. struct sk_buff *skb, *newskb;
  295. unsigned int limit = priv->rx_ring_size;
  296. u8 rssi, rate;
  297. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  298. if (!limit--)
  299. break;
  300. status = le32_to_cpu(priv->rx_ring[entry].status);
  301. rate = (status & RDES0_STATUS_RXDR) >> 12;
  302. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  303. RDES1_STATUS_RSSI;
  304. pktlen = status & RDES0_STATUS_FL;
  305. if (pktlen > RX_PKT_SIZE) {
  306. if (net_ratelimit())
  307. wiphy_debug(dev->wiphy, "frame too long (%d)\n",
  308. pktlen);
  309. pktlen = RX_PKT_SIZE;
  310. }
  311. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  312. skb = NULL; /* old buffer will be reused */
  313. /* TODO: update RX error stats */
  314. /* TODO: check RDES0_STATUS_CRC*E */
  315. } else if (pktlen < RX_COPY_BREAK) {
  316. skb = dev_alloc_skb(pktlen);
  317. if (skb) {
  318. pci_dma_sync_single_for_cpu(
  319. priv->pdev,
  320. priv->rx_buffers[entry].mapping,
  321. pktlen, PCI_DMA_FROMDEVICE);
  322. memcpy(skb_put(skb, pktlen),
  323. skb_tail_pointer(priv->rx_buffers[entry].skb),
  324. pktlen);
  325. pci_dma_sync_single_for_device(
  326. priv->pdev,
  327. priv->rx_buffers[entry].mapping,
  328. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  329. }
  330. } else {
  331. newskb = dev_alloc_skb(RX_PKT_SIZE);
  332. if (newskb) {
  333. skb = priv->rx_buffers[entry].skb;
  334. skb_put(skb, pktlen);
  335. pci_unmap_single(
  336. priv->pdev,
  337. priv->rx_buffers[entry].mapping,
  338. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  339. priv->rx_buffers[entry].skb = newskb;
  340. priv->rx_buffers[entry].mapping =
  341. pci_map_single(priv->pdev,
  342. skb_tail_pointer(newskb),
  343. RX_PKT_SIZE,
  344. PCI_DMA_FROMDEVICE);
  345. } else {
  346. skb = NULL;
  347. /* TODO: update rx dropped stats */
  348. }
  349. priv->rx_ring[entry].buffer1 =
  350. cpu_to_le32(priv->rx_buffers[entry].mapping);
  351. }
  352. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  353. RDES0_STATUS_SQL);
  354. priv->rx_ring[entry].length =
  355. cpu_to_le32(RX_PKT_SIZE |
  356. (entry == priv->rx_ring_size - 1 ?
  357. RDES1_CONTROL_RER : 0));
  358. if (skb) {
  359. struct ieee80211_rx_status rx_status = {0};
  360. if (priv->pdev->revision < ADM8211_REV_CA)
  361. rx_status.signal = rssi;
  362. else
  363. rx_status.signal = 100 - rssi;
  364. rx_status.rate_idx = rate;
  365. rx_status.freq = adm8211_channels[priv->channel - 1].center_freq;
  366. rx_status.band = IEEE80211_BAND_2GHZ;
  367. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  368. ieee80211_rx_irqsafe(dev, skb);
  369. }
  370. entry = (++priv->cur_rx) % priv->rx_ring_size;
  371. }
  372. /* TODO: check LPC and update stats? */
  373. }
  374. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  375. {
  376. #define ADM8211_INT(x) \
  377. do { \
  378. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  379. wiphy_debug(dev->wiphy, "%s\n", #x); \
  380. } while (0)
  381. struct ieee80211_hw *dev = dev_id;
  382. struct adm8211_priv *priv = dev->priv;
  383. u32 stsr = ADM8211_CSR_READ(STSR);
  384. ADM8211_CSR_WRITE(STSR, stsr);
  385. if (stsr == 0xffffffff)
  386. return IRQ_HANDLED;
  387. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  388. return IRQ_HANDLED;
  389. if (stsr & ADM8211_STSR_RCI)
  390. adm8211_interrupt_rci(dev);
  391. if (stsr & ADM8211_STSR_TCI)
  392. adm8211_interrupt_tci(dev);
  393. ADM8211_INT(PCF);
  394. ADM8211_INT(BCNTC);
  395. ADM8211_INT(GPINT);
  396. ADM8211_INT(ATIMTC);
  397. ADM8211_INT(TSFTF);
  398. ADM8211_INT(TSCZ);
  399. ADM8211_INT(SQL);
  400. ADM8211_INT(WEPTD);
  401. ADM8211_INT(ATIME);
  402. ADM8211_INT(TEIS);
  403. ADM8211_INT(FBE);
  404. ADM8211_INT(REIS);
  405. ADM8211_INT(GPTT);
  406. ADM8211_INT(RPS);
  407. ADM8211_INT(RDU);
  408. ADM8211_INT(TUF);
  409. ADM8211_INT(TPS);
  410. return IRQ_HANDLED;
  411. #undef ADM8211_INT
  412. }
  413. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  414. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  415. u16 addr, u32 value) { \
  416. struct adm8211_priv *priv = dev->priv; \
  417. unsigned int i; \
  418. u32 reg, bitbuf; \
  419. \
  420. value &= v_mask; \
  421. addr &= a_mask; \
  422. bitbuf = (value << v_shift) | (addr << a_shift); \
  423. \
  424. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  425. ADM8211_CSR_READ(SYNRF); \
  426. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  427. ADM8211_CSR_READ(SYNRF); \
  428. \
  429. if (prewrite) { \
  430. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  431. ADM8211_CSR_READ(SYNRF); \
  432. } \
  433. \
  434. for (i = 0; i <= bits; i++) { \
  435. if (bitbuf & (1 << (bits - i))) \
  436. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  437. else \
  438. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  439. \
  440. ADM8211_CSR_WRITE(SYNRF, reg); \
  441. ADM8211_CSR_READ(SYNRF); \
  442. \
  443. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  444. ADM8211_CSR_READ(SYNRF); \
  445. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  446. ADM8211_CSR_READ(SYNRF); \
  447. } \
  448. \
  449. if (postwrite == 1) { \
  450. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  451. ADM8211_CSR_READ(SYNRF); \
  452. } \
  453. if (postwrite == 2) { \
  454. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  455. ADM8211_CSR_READ(SYNRF); \
  456. } \
  457. \
  458. ADM8211_CSR_WRITE(SYNRF, 0); \
  459. ADM8211_CSR_READ(SYNRF); \
  460. }
  461. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  462. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  463. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  464. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  465. #undef WRITE_SYN
  466. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  467. {
  468. struct adm8211_priv *priv = dev->priv;
  469. unsigned int timeout;
  470. u32 reg;
  471. timeout = 10;
  472. while (timeout > 0) {
  473. reg = ADM8211_CSR_READ(BBPCTL);
  474. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  475. break;
  476. timeout--;
  477. msleep(2);
  478. }
  479. if (timeout == 0) {
  480. wiphy_debug(dev->wiphy,
  481. "adm8211_write_bbp(%d,%d) failed prewrite (reg=0x%08x)\n",
  482. addr, data, reg);
  483. return -ETIMEDOUT;
  484. }
  485. switch (priv->bbp_type) {
  486. case ADM8211_TYPE_INTERSIL:
  487. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  488. break;
  489. case ADM8211_TYPE_RFMD:
  490. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  491. (0x01 << 18);
  492. break;
  493. case ADM8211_TYPE_ADMTEK:
  494. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  495. (0x05 << 18);
  496. break;
  497. }
  498. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  499. ADM8211_CSR_WRITE(BBPCTL, reg);
  500. timeout = 10;
  501. while (timeout > 0) {
  502. reg = ADM8211_CSR_READ(BBPCTL);
  503. if (!(reg & ADM8211_BBPCTL_WR))
  504. break;
  505. timeout--;
  506. msleep(2);
  507. }
  508. if (timeout == 0) {
  509. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  510. ~ADM8211_BBPCTL_WR);
  511. wiphy_debug(dev->wiphy,
  512. "adm8211_write_bbp(%d,%d) failed postwrite (reg=0x%08x)\n",
  513. addr, data, reg);
  514. return -ETIMEDOUT;
  515. }
  516. return 0;
  517. }
  518. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  519. {
  520. static const u32 adm8211_rfmd2958_reg5[] =
  521. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  522. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  523. static const u32 adm8211_rfmd2958_reg6[] =
  524. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  525. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  526. struct adm8211_priv *priv = dev->priv;
  527. u8 ant_power = priv->ant_power > 0x3F ?
  528. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  529. u8 tx_power = priv->tx_power > 0x3F ?
  530. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  531. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  532. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  533. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  534. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  535. u32 reg;
  536. ADM8211_IDLE();
  537. /* Program synthesizer to new channel */
  538. switch (priv->transceiver_type) {
  539. case ADM8211_RFMD2958:
  540. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  541. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  542. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  543. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  544. adm8211_rfmd2958_reg5[chan - 1]);
  545. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  546. adm8211_rfmd2958_reg6[chan - 1]);
  547. break;
  548. case ADM8211_RFMD2948:
  549. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  550. SI4126_MAIN_XINDIV2);
  551. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  552. SI4126_POWERDOWN_PDIB |
  553. SI4126_POWERDOWN_PDRB);
  554. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  555. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  556. (chan == 14 ?
  557. 2110 : (2033 + (chan * 5))));
  558. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  559. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  560. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  561. break;
  562. case ADM8211_MAX2820:
  563. adm8211_rf_write_syn_max2820(dev, 0x3,
  564. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  565. break;
  566. case ADM8211_AL2210L:
  567. adm8211_rf_write_syn_al2210l(dev, 0x0,
  568. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  569. break;
  570. default:
  571. wiphy_debug(dev->wiphy, "unsupported transceiver type %d\n",
  572. priv->transceiver_type);
  573. break;
  574. }
  575. /* write BBP regs */
  576. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  577. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  578. /* TODO: remove if SMC 2635W doesn't need this */
  579. if (priv->transceiver_type == ADM8211_RFMD2948) {
  580. reg = ADM8211_CSR_READ(GPIO);
  581. reg &= 0xfffc0000;
  582. reg |= ADM8211_CSR_GPIO_EN0;
  583. if (chan != 14)
  584. reg |= ADM8211_CSR_GPIO_O0;
  585. ADM8211_CSR_WRITE(GPIO, reg);
  586. }
  587. if (priv->transceiver_type == ADM8211_RFMD2958) {
  588. /* set PCNT2 */
  589. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  590. /* set PCNT1 P_DESIRED/MID_BIAS */
  591. reg = le16_to_cpu(priv->eeprom->cr49);
  592. reg >>= 13;
  593. reg <<= 15;
  594. reg |= ant_power << 9;
  595. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  596. /* set TXRX TX_GAIN */
  597. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  598. (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
  599. } else {
  600. reg = ADM8211_CSR_READ(PLCPHD);
  601. reg &= 0xff00ffff;
  602. reg |= tx_power << 18;
  603. ADM8211_CSR_WRITE(PLCPHD, reg);
  604. }
  605. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  606. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  607. ADM8211_CSR_READ(SYNRF);
  608. msleep(30);
  609. /* RF3000 BBP */
  610. if (priv->transceiver_type != ADM8211_RFMD2958)
  611. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  612. tx_power<<2);
  613. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  614. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  615. adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
  616. priv->eeprom->cr28 : 0);
  617. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  618. ADM8211_CSR_WRITE(SYNRF, 0);
  619. /* Nothing to do for ADMtek BBP */
  620. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  621. wiphy_debug(dev->wiphy, "unsupported BBP type %d\n",
  622. priv->bbp_type);
  623. ADM8211_RESTORE();
  624. /* update current channel for adhoc (and maybe AP mode) */
  625. reg = ADM8211_CSR_READ(CAP0);
  626. reg &= ~0xF;
  627. reg |= chan;
  628. ADM8211_CSR_WRITE(CAP0, reg);
  629. return 0;
  630. }
  631. static void adm8211_update_mode(struct ieee80211_hw *dev)
  632. {
  633. struct adm8211_priv *priv = dev->priv;
  634. ADM8211_IDLE();
  635. priv->soft_rx_crc = 0;
  636. switch (priv->mode) {
  637. case NL80211_IFTYPE_STATION:
  638. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  639. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  640. break;
  641. case NL80211_IFTYPE_ADHOC:
  642. priv->nar &= ~ADM8211_NAR_PR;
  643. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  644. /* don't trust the error bits on rev 0x20 and up in adhoc */
  645. if (priv->pdev->revision >= ADM8211_REV_BA)
  646. priv->soft_rx_crc = 1;
  647. break;
  648. case NL80211_IFTYPE_MONITOR:
  649. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  650. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  651. break;
  652. }
  653. ADM8211_RESTORE();
  654. }
  655. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  656. {
  657. struct adm8211_priv *priv = dev->priv;
  658. switch (priv->transceiver_type) {
  659. case ADM8211_RFMD2958:
  660. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  661. /* comments taken from ADMtek vendor driver */
  662. /* Reset RF2958 after power on */
  663. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  664. /* Initialize RF VCO Core Bias to maximum */
  665. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  666. /* Initialize IF PLL */
  667. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  668. /* Initialize IF PLL Coarse Tuning */
  669. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  670. /* Initialize RF PLL */
  671. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  672. /* Initialize RF PLL Coarse Tuning */
  673. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  674. /* Initialize TX gain and filter BW (R9) */
  675. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  676. (priv->transceiver_type == ADM8211_RFMD2958 ?
  677. 0x10050 : 0x00050));
  678. /* Initialize CAL register */
  679. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  680. break;
  681. case ADM8211_MAX2820:
  682. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  683. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  684. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  685. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  686. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  687. break;
  688. case ADM8211_AL2210L:
  689. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  690. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  691. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  692. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  693. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  694. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  695. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  696. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  697. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  698. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  699. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  700. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  701. break;
  702. case ADM8211_RFMD2948:
  703. default:
  704. break;
  705. }
  706. }
  707. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  708. {
  709. struct adm8211_priv *priv = dev->priv;
  710. u32 reg;
  711. /* write addresses */
  712. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  713. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  714. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  715. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  716. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  717. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  718. /* check specific BBP type */
  719. switch (priv->specific_bbptype) {
  720. case ADM8211_BBP_RFMD3000:
  721. case ADM8211_BBP_RFMD3002:
  722. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  723. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  724. break;
  725. case ADM8211_BBP_ADM8011:
  726. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  727. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  728. reg = ADM8211_CSR_READ(BBPCTL);
  729. reg &= ~ADM8211_BBPCTL_TYPE;
  730. reg |= 0x5 << 18;
  731. ADM8211_CSR_WRITE(BBPCTL, reg);
  732. break;
  733. }
  734. switch (priv->pdev->revision) {
  735. case ADM8211_REV_CA:
  736. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  737. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  738. priv->transceiver_type == ADM8211_RFMD2948)
  739. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  740. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  741. priv->transceiver_type == ADM8211_AL2210L)
  742. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  743. break;
  744. case ADM8211_REV_BA:
  745. reg = ADM8211_CSR_READ(MMIRD1);
  746. reg &= 0x0000FFFF;
  747. reg |= 0x7e100000;
  748. ADM8211_CSR_WRITE(MMIRD1, reg);
  749. break;
  750. case ADM8211_REV_AB:
  751. case ADM8211_REV_AF:
  752. default:
  753. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  754. break;
  755. }
  756. /* For RFMD */
  757. ADM8211_CSR_WRITE(MACTEST, 0x800);
  758. }
  759. adm8211_hw_init_syn(dev);
  760. /* Set RF Power control IF pin to PE1+PHYRST# */
  761. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  762. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  763. ADM8211_CSR_READ(SYNRF);
  764. msleep(20);
  765. /* write BBP regs */
  766. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  767. /* RF3000 BBP */
  768. /* another set:
  769. * 11: c8
  770. * 14: 14
  771. * 15: 50 (chan 1..13; chan 14: d0)
  772. * 1c: 00
  773. * 1d: 84
  774. */
  775. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  776. /* antenna selection: diversity */
  777. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  778. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  779. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  780. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  781. if (priv->eeprom->major_version < 2) {
  782. adm8211_write_bbp(dev, 0x1c, 0x00);
  783. adm8211_write_bbp(dev, 0x1d, 0x80);
  784. } else {
  785. if (priv->pdev->revision == ADM8211_REV_BA)
  786. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  787. else
  788. adm8211_write_bbp(dev, 0x1c, 0x00);
  789. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  790. }
  791. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  792. /* reset baseband */
  793. adm8211_write_bbp(dev, 0x00, 0xFF);
  794. /* antenna selection: diversity */
  795. adm8211_write_bbp(dev, 0x07, 0x0A);
  796. /* TODO: find documentation for this */
  797. switch (priv->transceiver_type) {
  798. case ADM8211_RFMD2958:
  799. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  800. adm8211_write_bbp(dev, 0x00, 0x00);
  801. adm8211_write_bbp(dev, 0x01, 0x00);
  802. adm8211_write_bbp(dev, 0x02, 0x00);
  803. adm8211_write_bbp(dev, 0x03, 0x00);
  804. adm8211_write_bbp(dev, 0x06, 0x0f);
  805. adm8211_write_bbp(dev, 0x09, 0x00);
  806. adm8211_write_bbp(dev, 0x0a, 0x00);
  807. adm8211_write_bbp(dev, 0x0b, 0x00);
  808. adm8211_write_bbp(dev, 0x0c, 0x00);
  809. adm8211_write_bbp(dev, 0x0f, 0xAA);
  810. adm8211_write_bbp(dev, 0x10, 0x8c);
  811. adm8211_write_bbp(dev, 0x11, 0x43);
  812. adm8211_write_bbp(dev, 0x18, 0x40);
  813. adm8211_write_bbp(dev, 0x20, 0x23);
  814. adm8211_write_bbp(dev, 0x21, 0x02);
  815. adm8211_write_bbp(dev, 0x22, 0x28);
  816. adm8211_write_bbp(dev, 0x23, 0x30);
  817. adm8211_write_bbp(dev, 0x24, 0x2d);
  818. adm8211_write_bbp(dev, 0x28, 0x35);
  819. adm8211_write_bbp(dev, 0x2a, 0x8c);
  820. adm8211_write_bbp(dev, 0x2b, 0x81);
  821. adm8211_write_bbp(dev, 0x2c, 0x44);
  822. adm8211_write_bbp(dev, 0x2d, 0x0A);
  823. adm8211_write_bbp(dev, 0x29, 0x40);
  824. adm8211_write_bbp(dev, 0x60, 0x08);
  825. adm8211_write_bbp(dev, 0x64, 0x01);
  826. break;
  827. case ADM8211_MAX2820:
  828. adm8211_write_bbp(dev, 0x00, 0x00);
  829. adm8211_write_bbp(dev, 0x01, 0x00);
  830. adm8211_write_bbp(dev, 0x02, 0x00);
  831. adm8211_write_bbp(dev, 0x03, 0x00);
  832. adm8211_write_bbp(dev, 0x06, 0x0f);
  833. adm8211_write_bbp(dev, 0x09, 0x05);
  834. adm8211_write_bbp(dev, 0x0a, 0x02);
  835. adm8211_write_bbp(dev, 0x0b, 0x00);
  836. adm8211_write_bbp(dev, 0x0c, 0x0f);
  837. adm8211_write_bbp(dev, 0x0f, 0x55);
  838. adm8211_write_bbp(dev, 0x10, 0x8d);
  839. adm8211_write_bbp(dev, 0x11, 0x43);
  840. adm8211_write_bbp(dev, 0x18, 0x4a);
  841. adm8211_write_bbp(dev, 0x20, 0x20);
  842. adm8211_write_bbp(dev, 0x21, 0x02);
  843. adm8211_write_bbp(dev, 0x22, 0x23);
  844. adm8211_write_bbp(dev, 0x23, 0x30);
  845. adm8211_write_bbp(dev, 0x24, 0x2d);
  846. adm8211_write_bbp(dev, 0x2a, 0x8c);
  847. adm8211_write_bbp(dev, 0x2b, 0x81);
  848. adm8211_write_bbp(dev, 0x2c, 0x44);
  849. adm8211_write_bbp(dev, 0x29, 0x4a);
  850. adm8211_write_bbp(dev, 0x60, 0x2b);
  851. adm8211_write_bbp(dev, 0x64, 0x01);
  852. break;
  853. case ADM8211_AL2210L:
  854. adm8211_write_bbp(dev, 0x00, 0x00);
  855. adm8211_write_bbp(dev, 0x01, 0x00);
  856. adm8211_write_bbp(dev, 0x02, 0x00);
  857. adm8211_write_bbp(dev, 0x03, 0x00);
  858. adm8211_write_bbp(dev, 0x06, 0x0f);
  859. adm8211_write_bbp(dev, 0x07, 0x05);
  860. adm8211_write_bbp(dev, 0x08, 0x03);
  861. adm8211_write_bbp(dev, 0x09, 0x00);
  862. adm8211_write_bbp(dev, 0x0a, 0x00);
  863. adm8211_write_bbp(dev, 0x0b, 0x00);
  864. adm8211_write_bbp(dev, 0x0c, 0x10);
  865. adm8211_write_bbp(dev, 0x0f, 0x55);
  866. adm8211_write_bbp(dev, 0x10, 0x8d);
  867. adm8211_write_bbp(dev, 0x11, 0x43);
  868. adm8211_write_bbp(dev, 0x18, 0x4a);
  869. adm8211_write_bbp(dev, 0x20, 0x20);
  870. adm8211_write_bbp(dev, 0x21, 0x02);
  871. adm8211_write_bbp(dev, 0x22, 0x23);
  872. adm8211_write_bbp(dev, 0x23, 0x30);
  873. adm8211_write_bbp(dev, 0x24, 0x2d);
  874. adm8211_write_bbp(dev, 0x2a, 0xaa);
  875. adm8211_write_bbp(dev, 0x2b, 0x81);
  876. adm8211_write_bbp(dev, 0x2c, 0x44);
  877. adm8211_write_bbp(dev, 0x29, 0xfa);
  878. adm8211_write_bbp(dev, 0x60, 0x2d);
  879. adm8211_write_bbp(dev, 0x64, 0x01);
  880. break;
  881. case ADM8211_RFMD2948:
  882. break;
  883. default:
  884. wiphy_debug(dev->wiphy, "unsupported transceiver %d\n",
  885. priv->transceiver_type);
  886. break;
  887. }
  888. } else
  889. wiphy_debug(dev->wiphy, "unsupported BBP %d\n", priv->bbp_type);
  890. ADM8211_CSR_WRITE(SYNRF, 0);
  891. /* Set RF CAL control source to MAC control */
  892. reg = ADM8211_CSR_READ(SYNCTL);
  893. reg |= ADM8211_SYNCTL_SELCAL;
  894. ADM8211_CSR_WRITE(SYNCTL, reg);
  895. return 0;
  896. }
  897. /* configures hw beacons/probe responses */
  898. static int adm8211_set_rate(struct ieee80211_hw *dev)
  899. {
  900. struct adm8211_priv *priv = dev->priv;
  901. u32 reg;
  902. int i = 0;
  903. u8 rate_buf[12] = {0};
  904. /* write supported rates */
  905. if (priv->pdev->revision != ADM8211_REV_BA) {
  906. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  907. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  908. rate_buf[i + 1] = (adm8211_rates[i].bitrate / 5) | 0x80;
  909. } else {
  910. /* workaround for rev BA specific bug */
  911. rate_buf[0] = 0x04;
  912. rate_buf[1] = 0x82;
  913. rate_buf[2] = 0x04;
  914. rate_buf[3] = 0x0b;
  915. rate_buf[4] = 0x16;
  916. }
  917. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  918. ARRAY_SIZE(adm8211_rates) + 1);
  919. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  920. reg |= 1 << 15; /* short preamble */
  921. reg |= 110 << 24;
  922. ADM8211_CSR_WRITE(PLCPHD, reg);
  923. /* MTMLT = 512 TU (max TX MSDU lifetime)
  924. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  925. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  926. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  927. return 0;
  928. }
  929. static void adm8211_hw_init(struct ieee80211_hw *dev)
  930. {
  931. struct adm8211_priv *priv = dev->priv;
  932. u32 reg;
  933. u8 cline;
  934. reg = ADM8211_CSR_READ(PAR);
  935. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  936. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  937. if (!pci_set_mwi(priv->pdev)) {
  938. reg |= 0x1 << 24;
  939. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  940. switch (cline) {
  941. case 0x8: reg |= (0x1 << 14);
  942. break;
  943. case 0x16: reg |= (0x2 << 14);
  944. break;
  945. case 0x32: reg |= (0x3 << 14);
  946. break;
  947. default: reg |= (0x0 << 14);
  948. break;
  949. }
  950. }
  951. ADM8211_CSR_WRITE(PAR, reg);
  952. reg = ADM8211_CSR_READ(CSR_TEST1);
  953. reg &= ~(0xF << 28);
  954. reg |= (1 << 28) | (1 << 31);
  955. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  956. /* lose link after 4 lost beacons */
  957. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  958. ADM8211_CSR_WRITE(WCSR, reg);
  959. /* Disable APM, enable receive FIFO threshold, and set drain receive
  960. * threshold to store-and-forward */
  961. reg = ADM8211_CSR_READ(CMDR);
  962. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  963. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  964. ADM8211_CSR_WRITE(CMDR, reg);
  965. adm8211_set_rate(dev);
  966. /* 4-bit values:
  967. * PWR1UP = 8 * 2 ms
  968. * PWR0PAPE = 8 us or 5 us
  969. * PWR1PAPE = 1 us or 3 us
  970. * PWR0TRSW = 5 us
  971. * PWR1TRSW = 12 us
  972. * PWR0PE2 = 13 us
  973. * PWR1PE2 = 1 us
  974. * PWR0TXPE = 8 or 6 */
  975. if (priv->pdev->revision < ADM8211_REV_CA)
  976. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  977. else
  978. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  979. /* Enable store and forward for transmit */
  980. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  981. ADM8211_CSR_WRITE(NAR, priv->nar);
  982. /* Reset RF */
  983. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  984. ADM8211_CSR_READ(SYNRF);
  985. msleep(10);
  986. ADM8211_CSR_WRITE(SYNRF, 0);
  987. ADM8211_CSR_READ(SYNRF);
  988. msleep(5);
  989. /* Set CFP Max Duration to 0x10 TU */
  990. reg = ADM8211_CSR_READ(CFPP);
  991. reg &= ~(0xffff << 8);
  992. reg |= 0x0010 << 8;
  993. ADM8211_CSR_WRITE(CFPP, reg);
  994. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  995. * TUCNT = 0x3ff - Tu counter 1024 us */
  996. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  997. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  998. * DIFS=50 us, EIFS=100 us */
  999. if (priv->pdev->revision < ADM8211_REV_CA)
  1000. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1001. (50 << 9) | 100);
  1002. else
  1003. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1004. (50 << 9) | 100);
  1005. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1006. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1007. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1008. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1009. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1010. /* Initialize BBP (and SYN) */
  1011. adm8211_hw_init_bbp(dev);
  1012. /* make sure interrupts are off */
  1013. ADM8211_CSR_WRITE(IER, 0);
  1014. /* ACK interrupts */
  1015. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1016. /* Setup WEP (turns it off for now) */
  1017. reg = ADM8211_CSR_READ(MACTEST);
  1018. reg &= ~(7 << 20);
  1019. ADM8211_CSR_WRITE(MACTEST, reg);
  1020. reg = ADM8211_CSR_READ(WEPCTL);
  1021. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1022. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1023. ADM8211_CSR_WRITE(WEPCTL, reg);
  1024. /* Clear the missed-packet counter. */
  1025. ADM8211_CSR_READ(LPC);
  1026. }
  1027. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1028. {
  1029. struct adm8211_priv *priv = dev->priv;
  1030. u32 reg, tmp;
  1031. int timeout = 100;
  1032. /* Power-on issue */
  1033. /* TODO: check if this is necessary */
  1034. ADM8211_CSR_WRITE(FRCTL, 0);
  1035. /* Reset the chip */
  1036. tmp = ADM8211_CSR_READ(PAR);
  1037. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1038. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1039. msleep(50);
  1040. if (timeout <= 0)
  1041. return -ETIMEDOUT;
  1042. ADM8211_CSR_WRITE(PAR, tmp);
  1043. if (priv->pdev->revision == ADM8211_REV_BA &&
  1044. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1045. priv->transceiver_type == ADM8211_RFMD2958)) {
  1046. reg = ADM8211_CSR_READ(CSR_TEST1);
  1047. reg |= (1 << 4) | (1 << 5);
  1048. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1049. } else if (priv->pdev->revision == ADM8211_REV_CA) {
  1050. reg = ADM8211_CSR_READ(CSR_TEST1);
  1051. reg &= ~((1 << 4) | (1 << 5));
  1052. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1053. }
  1054. ADM8211_CSR_WRITE(FRCTL, 0);
  1055. reg = ADM8211_CSR_READ(CSR_TEST0);
  1056. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1057. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1058. adm8211_clear_sram(dev);
  1059. return 0;
  1060. }
  1061. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1062. {
  1063. struct adm8211_priv *priv = dev->priv;
  1064. u32 tsftl;
  1065. u64 tsft;
  1066. tsftl = ADM8211_CSR_READ(TSFTL);
  1067. tsft = ADM8211_CSR_READ(TSFTH);
  1068. tsft <<= 32;
  1069. tsft |= tsftl;
  1070. return tsft;
  1071. }
  1072. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1073. unsigned short bi, unsigned short li)
  1074. {
  1075. struct adm8211_priv *priv = dev->priv;
  1076. u32 reg;
  1077. /* BP (beacon interval) = data->beacon_interval
  1078. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1079. reg = (bi << 16) | li;
  1080. ADM8211_CSR_WRITE(BPLI, reg);
  1081. }
  1082. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1083. {
  1084. struct adm8211_priv *priv = dev->priv;
  1085. u32 reg;
  1086. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1087. reg = ADM8211_CSR_READ(ABDA1);
  1088. reg &= 0x0000ffff;
  1089. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1090. ADM8211_CSR_WRITE(ABDA1, reg);
  1091. }
  1092. static int adm8211_config(struct ieee80211_hw *dev, u32 changed)
  1093. {
  1094. struct adm8211_priv *priv = dev->priv;
  1095. struct ieee80211_conf *conf = &dev->conf;
  1096. int channel = ieee80211_frequency_to_channel(conf->channel->center_freq);
  1097. if (channel != priv->channel) {
  1098. priv->channel = channel;
  1099. adm8211_rf_set_channel(dev, priv->channel);
  1100. }
  1101. return 0;
  1102. }
  1103. static void adm8211_bss_info_changed(struct ieee80211_hw *dev,
  1104. struct ieee80211_vif *vif,
  1105. struct ieee80211_bss_conf *conf,
  1106. u32 changes)
  1107. {
  1108. struct adm8211_priv *priv = dev->priv;
  1109. if (!(changes & BSS_CHANGED_BSSID))
  1110. return;
  1111. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1112. adm8211_set_bssid(dev, conf->bssid);
  1113. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1114. }
  1115. }
  1116. static u64 adm8211_prepare_multicast(struct ieee80211_hw *hw,
  1117. struct netdev_hw_addr_list *mc_list)
  1118. {
  1119. unsigned int bit_nr;
  1120. u32 mc_filter[2];
  1121. struct netdev_hw_addr *ha;
  1122. mc_filter[1] = mc_filter[0] = 0;
  1123. netdev_hw_addr_list_for_each(ha, mc_list) {
  1124. bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
  1125. bit_nr &= 0x3F;
  1126. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1127. }
  1128. return mc_filter[0] | ((u64)(mc_filter[1]) << 32);
  1129. }
  1130. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1131. unsigned int changed_flags,
  1132. unsigned int *total_flags,
  1133. u64 multicast)
  1134. {
  1135. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1136. struct adm8211_priv *priv = dev->priv;
  1137. unsigned int new_flags;
  1138. u32 mc_filter[2];
  1139. mc_filter[0] = multicast;
  1140. mc_filter[1] = multicast >> 32;
  1141. new_flags = 0;
  1142. if (*total_flags & FIF_PROMISC_IN_BSS) {
  1143. new_flags |= FIF_PROMISC_IN_BSS;
  1144. priv->nar |= ADM8211_NAR_PR;
  1145. priv->nar &= ~ADM8211_NAR_MM;
  1146. mc_filter[1] = mc_filter[0] = ~0;
  1147. } else if (*total_flags & FIF_ALLMULTI || multicast == ~(0ULL)) {
  1148. new_flags |= FIF_ALLMULTI;
  1149. priv->nar &= ~ADM8211_NAR_PR;
  1150. priv->nar |= ADM8211_NAR_MM;
  1151. mc_filter[1] = mc_filter[0] = ~0;
  1152. } else {
  1153. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1154. }
  1155. ADM8211_IDLE_RX();
  1156. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1157. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1158. ADM8211_CSR_READ(NAR);
  1159. if (priv->nar & ADM8211_NAR_PR)
  1160. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  1161. else
  1162. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  1163. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1164. adm8211_set_bssid(dev, bcast);
  1165. else
  1166. adm8211_set_bssid(dev, priv->bssid);
  1167. ADM8211_RESTORE();
  1168. *total_flags = new_flags;
  1169. }
  1170. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1171. struct ieee80211_vif *vif)
  1172. {
  1173. struct adm8211_priv *priv = dev->priv;
  1174. if (priv->mode != NL80211_IFTYPE_MONITOR)
  1175. return -EOPNOTSUPP;
  1176. switch (vif->type) {
  1177. case NL80211_IFTYPE_STATION:
  1178. priv->mode = vif->type;
  1179. break;
  1180. default:
  1181. return -EOPNOTSUPP;
  1182. }
  1183. ADM8211_IDLE();
  1184. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)vif->addr));
  1185. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  1186. adm8211_update_mode(dev);
  1187. ADM8211_RESTORE();
  1188. return 0;
  1189. }
  1190. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1191. struct ieee80211_vif *vif)
  1192. {
  1193. struct adm8211_priv *priv = dev->priv;
  1194. priv->mode = NL80211_IFTYPE_MONITOR;
  1195. }
  1196. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1197. {
  1198. struct adm8211_priv *priv = dev->priv;
  1199. struct adm8211_desc *desc = NULL;
  1200. struct adm8211_rx_ring_info *rx_info;
  1201. struct adm8211_tx_ring_info *tx_info;
  1202. unsigned int i;
  1203. for (i = 0; i < priv->rx_ring_size; i++) {
  1204. desc = &priv->rx_ring[i];
  1205. desc->status = 0;
  1206. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1207. priv->rx_buffers[i].skb = NULL;
  1208. }
  1209. /* Mark the end of RX ring; hw returns to base address after this
  1210. * descriptor */
  1211. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1212. for (i = 0; i < priv->rx_ring_size; i++) {
  1213. desc = &priv->rx_ring[i];
  1214. rx_info = &priv->rx_buffers[i];
  1215. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1216. if (rx_info->skb == NULL)
  1217. break;
  1218. rx_info->mapping = pci_map_single(priv->pdev,
  1219. skb_tail_pointer(rx_info->skb),
  1220. RX_PKT_SIZE,
  1221. PCI_DMA_FROMDEVICE);
  1222. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1223. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1224. }
  1225. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1226. for (i = 0; i < priv->tx_ring_size; i++) {
  1227. desc = &priv->tx_ring[i];
  1228. tx_info = &priv->tx_buffers[i];
  1229. tx_info->skb = NULL;
  1230. tx_info->mapping = 0;
  1231. desc->status = 0;
  1232. }
  1233. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1234. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1235. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1236. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1237. return 0;
  1238. }
  1239. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1240. {
  1241. struct adm8211_priv *priv = dev->priv;
  1242. unsigned int i;
  1243. for (i = 0; i < priv->rx_ring_size; i++) {
  1244. if (!priv->rx_buffers[i].skb)
  1245. continue;
  1246. pci_unmap_single(
  1247. priv->pdev,
  1248. priv->rx_buffers[i].mapping,
  1249. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1250. dev_kfree_skb(priv->rx_buffers[i].skb);
  1251. }
  1252. for (i = 0; i < priv->tx_ring_size; i++) {
  1253. if (!priv->tx_buffers[i].skb)
  1254. continue;
  1255. pci_unmap_single(priv->pdev,
  1256. priv->tx_buffers[i].mapping,
  1257. priv->tx_buffers[i].skb->len,
  1258. PCI_DMA_TODEVICE);
  1259. dev_kfree_skb(priv->tx_buffers[i].skb);
  1260. }
  1261. }
  1262. static int adm8211_start(struct ieee80211_hw *dev)
  1263. {
  1264. struct adm8211_priv *priv = dev->priv;
  1265. int retval;
  1266. /* Power up MAC and RF chips */
  1267. retval = adm8211_hw_reset(dev);
  1268. if (retval) {
  1269. wiphy_err(dev->wiphy, "hardware reset failed\n");
  1270. goto fail;
  1271. }
  1272. retval = adm8211_init_rings(dev);
  1273. if (retval) {
  1274. wiphy_err(dev->wiphy, "failed to initialize rings\n");
  1275. goto fail;
  1276. }
  1277. /* Init hardware */
  1278. adm8211_hw_init(dev);
  1279. adm8211_rf_set_channel(dev, priv->channel);
  1280. retval = request_irq(priv->pdev->irq, adm8211_interrupt,
  1281. IRQF_SHARED, "adm8211", dev);
  1282. if (retval) {
  1283. wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
  1284. goto fail;
  1285. }
  1286. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1287. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1288. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1289. priv->mode = NL80211_IFTYPE_MONITOR;
  1290. adm8211_update_mode(dev);
  1291. ADM8211_CSR_WRITE(RDR, 0);
  1292. adm8211_set_interval(dev, 100, 10);
  1293. return 0;
  1294. fail:
  1295. return retval;
  1296. }
  1297. static void adm8211_stop(struct ieee80211_hw *dev)
  1298. {
  1299. struct adm8211_priv *priv = dev->priv;
  1300. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1301. priv->nar = 0;
  1302. ADM8211_CSR_WRITE(NAR, 0);
  1303. ADM8211_CSR_WRITE(IER, 0);
  1304. ADM8211_CSR_READ(NAR);
  1305. free_irq(priv->pdev->irq, dev);
  1306. adm8211_free_rings(dev);
  1307. }
  1308. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1309. int plcp_signal, int short_preamble)
  1310. {
  1311. /* Alternative calculation from NetBSD: */
  1312. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1313. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1314. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1315. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1316. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1317. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1318. #define IEEE80211_DUR_DS_FAST_ACK 56
  1319. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1320. #define IEEE80211_DUR_DS_FAST_CTS 56
  1321. #define IEEE80211_DUR_DS_SLOT 20
  1322. #define IEEE80211_DUR_DS_SIFS 10
  1323. int remainder;
  1324. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1325. / plcp_signal;
  1326. if (plcp_signal <= PLCP_SIGNAL_2M)
  1327. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1328. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1329. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1330. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1331. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1332. else
  1333. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1334. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1335. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1336. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1337. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1338. /* lengthen duration if long preamble */
  1339. if (!short_preamble)
  1340. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1341. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1342. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1343. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1344. *plcp = (80 * len) / plcp_signal;
  1345. remainder = (80 * len) % plcp_signal;
  1346. if (plcp_signal == PLCP_SIGNAL_11M &&
  1347. remainder <= 30 && remainder > 0)
  1348. *plcp = (*plcp | 0x8000) + 1;
  1349. else if (remainder)
  1350. (*plcp)++;
  1351. }
  1352. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1353. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1354. u16 plcp_signal,
  1355. size_t hdrlen)
  1356. {
  1357. struct adm8211_priv *priv = dev->priv;
  1358. unsigned long flags;
  1359. dma_addr_t mapping;
  1360. unsigned int entry;
  1361. u32 flag;
  1362. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1363. PCI_DMA_TODEVICE);
  1364. spin_lock_irqsave(&priv->lock, flags);
  1365. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1366. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1367. else
  1368. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1369. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1370. ieee80211_stop_queue(dev, 0);
  1371. entry = priv->cur_tx % priv->tx_ring_size;
  1372. priv->tx_buffers[entry].skb = skb;
  1373. priv->tx_buffers[entry].mapping = mapping;
  1374. priv->tx_buffers[entry].hdrlen = hdrlen;
  1375. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1376. if (entry == priv->tx_ring_size - 1)
  1377. flag |= TDES1_CONTROL_TER;
  1378. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1379. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1380. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1381. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1382. priv->cur_tx++;
  1383. spin_unlock_irqrestore(&priv->lock, flags);
  1384. /* Trigger transmit poll */
  1385. ADM8211_CSR_WRITE(TDR, 0);
  1386. }
  1387. /* Put adm8211_tx_hdr on skb and transmit */
  1388. static void adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  1389. {
  1390. struct adm8211_tx_hdr *txhdr;
  1391. size_t payload_len, hdrlen;
  1392. int plcp, dur, len, plcp_signal, short_preamble;
  1393. struct ieee80211_hdr *hdr;
  1394. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1395. struct ieee80211_rate *txrate = ieee80211_get_tx_rate(dev, info);
  1396. u8 rc_flags;
  1397. rc_flags = info->control.rates[0].flags;
  1398. short_preamble = !!(rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1399. plcp_signal = txrate->bitrate;
  1400. hdr = (struct ieee80211_hdr *)skb->data;
  1401. hdrlen = ieee80211_hdrlen(hdr->frame_control);
  1402. memcpy(skb->cb, skb->data, hdrlen);
  1403. hdr = (struct ieee80211_hdr *)skb->cb;
  1404. skb_pull(skb, hdrlen);
  1405. payload_len = skb->len;
  1406. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1407. memset(txhdr, 0, sizeof(*txhdr));
  1408. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1409. txhdr->signal = plcp_signal;
  1410. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1411. txhdr->frame_control = hdr->frame_control;
  1412. len = hdrlen + payload_len + FCS_LEN;
  1413. txhdr->frag = cpu_to_le16(0x0FFF);
  1414. adm8211_calc_durations(&dur, &plcp, payload_len,
  1415. len, plcp_signal, short_preamble);
  1416. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1417. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1418. txhdr->dur_frag_head = cpu_to_le16(dur);
  1419. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1420. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1421. if (short_preamble)
  1422. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1423. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  1424. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1425. txhdr->retry_limit = info->control.rates[0].count;
  1426. adm8211_tx_raw(dev, skb, plcp_signal, hdrlen);
  1427. }
  1428. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1429. {
  1430. struct adm8211_priv *priv = dev->priv;
  1431. unsigned int ring_size;
  1432. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1433. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1434. if (!priv->rx_buffers)
  1435. return -ENOMEM;
  1436. priv->tx_buffers = (void *)priv->rx_buffers +
  1437. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1438. /* Allocate TX/RX descriptors */
  1439. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1440. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1441. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1442. &priv->rx_ring_dma);
  1443. if (!priv->rx_ring) {
  1444. kfree(priv->rx_buffers);
  1445. priv->rx_buffers = NULL;
  1446. priv->tx_buffers = NULL;
  1447. return -ENOMEM;
  1448. }
  1449. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1450. priv->rx_ring_size);
  1451. priv->tx_ring_dma = priv->rx_ring_dma +
  1452. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1453. return 0;
  1454. }
  1455. static const struct ieee80211_ops adm8211_ops = {
  1456. .tx = adm8211_tx,
  1457. .start = adm8211_start,
  1458. .stop = adm8211_stop,
  1459. .add_interface = adm8211_add_interface,
  1460. .remove_interface = adm8211_remove_interface,
  1461. .config = adm8211_config,
  1462. .bss_info_changed = adm8211_bss_info_changed,
  1463. .prepare_multicast = adm8211_prepare_multicast,
  1464. .configure_filter = adm8211_configure_filter,
  1465. .get_stats = adm8211_get_stats,
  1466. .get_tsf = adm8211_get_tsft
  1467. };
  1468. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1469. const struct pci_device_id *id)
  1470. {
  1471. struct ieee80211_hw *dev;
  1472. struct adm8211_priv *priv;
  1473. unsigned long mem_addr, mem_len;
  1474. unsigned int io_addr, io_len;
  1475. int err;
  1476. u32 reg;
  1477. u8 perm_addr[ETH_ALEN];
  1478. err = pci_enable_device(pdev);
  1479. if (err) {
  1480. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1481. pci_name(pdev));
  1482. return err;
  1483. }
  1484. io_addr = pci_resource_start(pdev, 0);
  1485. io_len = pci_resource_len(pdev, 0);
  1486. mem_addr = pci_resource_start(pdev, 1);
  1487. mem_len = pci_resource_len(pdev, 1);
  1488. if (io_len < 256 || mem_len < 1024) {
  1489. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1490. pci_name(pdev));
  1491. goto err_disable_pdev;
  1492. }
  1493. /* check signature */
  1494. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1495. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1496. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1497. pci_name(pdev), reg);
  1498. goto err_disable_pdev;
  1499. }
  1500. err = pci_request_regions(pdev, "adm8211");
  1501. if (err) {
  1502. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1503. pci_name(pdev));
  1504. return err; /* someone else grabbed it? don't disable it */
  1505. }
  1506. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) ||
  1507. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1508. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1509. pci_name(pdev));
  1510. goto err_free_reg;
  1511. }
  1512. pci_set_master(pdev);
  1513. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1514. if (!dev) {
  1515. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1516. pci_name(pdev));
  1517. err = -ENOMEM;
  1518. goto err_free_reg;
  1519. }
  1520. priv = dev->priv;
  1521. priv->pdev = pdev;
  1522. spin_lock_init(&priv->lock);
  1523. SET_IEEE80211_DEV(dev, &pdev->dev);
  1524. pci_set_drvdata(pdev, dev);
  1525. priv->map = pci_iomap(pdev, 1, mem_len);
  1526. if (!priv->map)
  1527. priv->map = pci_iomap(pdev, 0, io_len);
  1528. if (!priv->map) {
  1529. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1530. pci_name(pdev));
  1531. goto err_free_dev;
  1532. }
  1533. priv->rx_ring_size = rx_ring_size;
  1534. priv->tx_ring_size = tx_ring_size;
  1535. if (adm8211_alloc_rings(dev)) {
  1536. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1537. pci_name(pdev));
  1538. goto err_iounmap;
  1539. }
  1540. *(__le32 *)perm_addr = cpu_to_le32(ADM8211_CSR_READ(PAR0));
  1541. *(__le16 *)&perm_addr[4] =
  1542. cpu_to_le16(ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1543. if (!is_valid_ether_addr(perm_addr)) {
  1544. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1545. pci_name(pdev));
  1546. random_ether_addr(perm_addr);
  1547. }
  1548. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1549. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1550. /* dev->flags = IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1551. dev->flags = IEEE80211_HW_SIGNAL_UNSPEC;
  1552. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  1553. dev->channel_change_time = 1000;
  1554. dev->max_signal = 100; /* FIXME: find better value */
  1555. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1556. priv->retry_limit = 3;
  1557. priv->ant_power = 0x40;
  1558. priv->tx_power = 0x40;
  1559. priv->lpf_cutoff = 0xFF;
  1560. priv->lnags_threshold = 0xFF;
  1561. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1562. /* Power-on issue. EEPROM won't read correctly without */
  1563. if (pdev->revision >= ADM8211_REV_BA) {
  1564. ADM8211_CSR_WRITE(FRCTL, 0);
  1565. ADM8211_CSR_READ(FRCTL);
  1566. ADM8211_CSR_WRITE(FRCTL, 1);
  1567. ADM8211_CSR_READ(FRCTL);
  1568. msleep(100);
  1569. }
  1570. err = adm8211_read_eeprom(dev);
  1571. if (err) {
  1572. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1573. pci_name(pdev));
  1574. goto err_free_desc;
  1575. }
  1576. priv->channel = 1;
  1577. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  1578. err = ieee80211_register_hw(dev);
  1579. if (err) {
  1580. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1581. pci_name(pdev));
  1582. goto err_free_eeprom;
  1583. }
  1584. wiphy_info(dev->wiphy, "hwaddr %pM, Rev 0x%02x\n",
  1585. dev->wiphy->perm_addr, pdev->revision);
  1586. return 0;
  1587. err_free_eeprom:
  1588. kfree(priv->eeprom);
  1589. err_free_desc:
  1590. pci_free_consistent(pdev,
  1591. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1592. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1593. priv->rx_ring, priv->rx_ring_dma);
  1594. kfree(priv->rx_buffers);
  1595. err_iounmap:
  1596. pci_iounmap(pdev, priv->map);
  1597. err_free_dev:
  1598. pci_set_drvdata(pdev, NULL);
  1599. ieee80211_free_hw(dev);
  1600. err_free_reg:
  1601. pci_release_regions(pdev);
  1602. err_disable_pdev:
  1603. pci_disable_device(pdev);
  1604. return err;
  1605. }
  1606. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1607. {
  1608. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1609. struct adm8211_priv *priv;
  1610. if (!dev)
  1611. return;
  1612. ieee80211_unregister_hw(dev);
  1613. priv = dev->priv;
  1614. pci_free_consistent(pdev,
  1615. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1616. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1617. priv->rx_ring, priv->rx_ring_dma);
  1618. kfree(priv->rx_buffers);
  1619. kfree(priv->eeprom);
  1620. pci_iounmap(pdev, priv->map);
  1621. pci_release_regions(pdev);
  1622. pci_disable_device(pdev);
  1623. ieee80211_free_hw(dev);
  1624. }
  1625. #ifdef CONFIG_PM
  1626. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1627. {
  1628. pci_save_state(pdev);
  1629. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1630. return 0;
  1631. }
  1632. static int adm8211_resume(struct pci_dev *pdev)
  1633. {
  1634. pci_set_power_state(pdev, PCI_D0);
  1635. pci_restore_state(pdev);
  1636. return 0;
  1637. }
  1638. #endif /* CONFIG_PM */
  1639. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1640. /* TODO: implement enable_wake */
  1641. static struct pci_driver adm8211_driver = {
  1642. .name = "adm8211",
  1643. .id_table = adm8211_pci_id_table,
  1644. .probe = adm8211_probe,
  1645. .remove = __devexit_p(adm8211_remove),
  1646. #ifdef CONFIG_PM
  1647. .suspend = adm8211_suspend,
  1648. .resume = adm8211_resume,
  1649. #endif /* CONFIG_PM */
  1650. };
  1651. static int __init adm8211_init(void)
  1652. {
  1653. return pci_register_driver(&adm8211_driver);
  1654. }
  1655. static void __exit adm8211_exit(void)
  1656. {
  1657. pci_unregister_driver(&adm8211_driver);
  1658. }
  1659. module_init(adm8211_init);
  1660. module_exit(adm8211_exit);