atl1c.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #ifndef _ATL1C_H_
  22. #define _ATL1C_H_
  23. #include <linux/version.h>
  24. #include <linux/init.h>
  25. #include <linux/types.h>
  26. #include <linux/errno.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ioport.h>
  33. #include <linux/slab.h>
  34. #include <linux/list.h>
  35. #include <linux/delay.h>
  36. #include <linux/sched.h>
  37. #include <linux/in.h>
  38. #include <linux/ip.h>
  39. #include <linux/ipv6.h>
  40. #include <linux/udp.h>
  41. #include <linux/mii.h>
  42. #include <linux/io.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/tcp.h>
  46. #include <linux/ethtool.h>
  47. #include <linux/if_vlan.h>
  48. #include <linux/workqueue.h>
  49. #include <net/checksum.h>
  50. #include <net/ip6_checksum.h>
  51. #include "atl1c_hw.h"
  52. /* Wake Up Filter Control */
  53. #define AT_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  54. #define AT_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  55. #define AT_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  56. #define AT_WUFC_MC 0x00000008 /* Multicast Wakeup Enable */
  57. #define AT_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  58. #define AT_VLAN_TO_TAG(_vlan, _tag) \
  59. _tag = ((((_vlan) >> 8) & 0xFF) |\
  60. (((_vlan) & 0xFF) << 8))
  61. #define AT_TAG_TO_VLAN(_tag, _vlan) \
  62. _vlan = ((((_tag) >> 8) & 0xFF) |\
  63. (((_tag) & 0xFF) << 8))
  64. #define SPEED_0 0xffff
  65. #define HALF_DUPLEX 1
  66. #define FULL_DUPLEX 2
  67. #define AT_RX_BUF_SIZE (ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN)
  68. #define MAX_JUMBO_FRAME_SIZE (6*1024)
  69. #define MAX_TSO_FRAME_SIZE (7*1024)
  70. #define MAX_TX_OFFLOAD_THRESH (9*1024)
  71. #define AT_MAX_RECEIVE_QUEUE 4
  72. #define AT_DEF_RECEIVE_QUEUE 1
  73. #define AT_MAX_TRANSMIT_QUEUE 2
  74. #define AT_DMA_HI_ADDR_MASK 0xffffffff00000000ULL
  75. #define AT_DMA_LO_ADDR_MASK 0x00000000ffffffffULL
  76. #define AT_TX_WATCHDOG (5 * HZ)
  77. #define AT_MAX_INT_WORK 5
  78. #define AT_TWSI_EEPROM_TIMEOUT 100
  79. #define AT_HW_MAX_IDLE_DELAY 10
  80. #define AT_SUSPEND_LINK_TIMEOUT 100
  81. #define AT_ASPM_L0S_TIMER 6
  82. #define AT_ASPM_L1_TIMER 12
  83. #define AT_LCKDET_TIMER 12
  84. #define ATL1C_PCIE_L0S_L1_DISABLE 0x01
  85. #define ATL1C_PCIE_PHY_RESET 0x02
  86. #define ATL1C_ASPM_L0s_ENABLE 0x0001
  87. #define ATL1C_ASPM_L1_ENABLE 0x0002
  88. #define AT_REGS_LEN (75 * sizeof(u32))
  89. #define AT_EEPROM_LEN 512
  90. #define ATL1C_GET_DESC(R, i, type) (&(((type *)((R)->desc))[i]))
  91. #define ATL1C_RFD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_rx_free_desc)
  92. #define ATL1C_TPD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_tpd_desc)
  93. #define ATL1C_RRD_DESC(R, i) ATL1C_GET_DESC(R, i, struct atl1c_recv_ret_status)
  94. /* tpd word 1 bit 0:7 General Checksum task offload */
  95. #define TPD_L4HDR_OFFSET_MASK 0x00FF
  96. #define TPD_L4HDR_OFFSET_SHIFT 0
  97. /* tpd word 1 bit 0:7 Large Send task offload (IPv4/IPV6) */
  98. #define TPD_TCPHDR_OFFSET_MASK 0x00FF
  99. #define TPD_TCPHDR_OFFSET_SHIFT 0
  100. /* tpd word 1 bit 0:7 Custom Checksum task offload */
  101. #define TPD_PLOADOFFSET_MASK 0x00FF
  102. #define TPD_PLOADOFFSET_SHIFT 0
  103. /* tpd word 1 bit 8:17 */
  104. #define TPD_CCSUM_EN_MASK 0x0001
  105. #define TPD_CCSUM_EN_SHIFT 8
  106. #define TPD_IP_CSUM_MASK 0x0001
  107. #define TPD_IP_CSUM_SHIFT 9
  108. #define TPD_TCP_CSUM_MASK 0x0001
  109. #define TPD_TCP_CSUM_SHIFT 10
  110. #define TPD_UDP_CSUM_MASK 0x0001
  111. #define TPD_UDP_CSUM_SHIFT 11
  112. #define TPD_LSO_EN_MASK 0x0001 /* TCP Large Send Offload */
  113. #define TPD_LSO_EN_SHIFT 12
  114. #define TPD_LSO_VER_MASK 0x0001
  115. #define TPD_LSO_VER_SHIFT 13 /* 0 : ipv4; 1 : ipv4/ipv6 */
  116. #define TPD_CON_VTAG_MASK 0x0001
  117. #define TPD_CON_VTAG_SHIFT 14
  118. #define TPD_INS_VTAG_MASK 0x0001
  119. #define TPD_INS_VTAG_SHIFT 15
  120. #define TPD_IPV4_PACKET_MASK 0x0001 /* valid when LSO VER is 1 */
  121. #define TPD_IPV4_PACKET_SHIFT 16
  122. #define TPD_ETH_TYPE_MASK 0x0001
  123. #define TPD_ETH_TYPE_SHIFT 17 /* 0 : 802.3 frame; 1 : Ethernet */
  124. /* tpd word 18:25 Custom Checksum task offload */
  125. #define TPD_CCSUM_OFFSET_MASK 0x00FF
  126. #define TPD_CCSUM_OFFSET_SHIFT 18
  127. #define TPD_CCSUM_EPAD_MASK 0x0001
  128. #define TPD_CCSUM_EPAD_SHIFT 30
  129. /* tpd word 18:30 Large Send task offload (IPv4/IPV6) */
  130. #define TPD_MSS_MASK 0x1FFF
  131. #define TPD_MSS_SHIFT 18
  132. #define TPD_EOP_MASK 0x0001
  133. #define TPD_EOP_SHIFT 31
  134. struct atl1c_tpd_desc {
  135. __le16 buffer_len; /* include 4-byte CRC */
  136. __le16 vlan_tag;
  137. __le32 word1;
  138. __le64 buffer_addr;
  139. };
  140. struct atl1c_tpd_ext_desc {
  141. u32 reservd_0;
  142. __le32 word1;
  143. __le32 pkt_len;
  144. u32 reservd_1;
  145. };
  146. /* rrs word 0 bit 0:31 */
  147. #define RRS_RX_CSUM_MASK 0xFFFF
  148. #define RRS_RX_CSUM_SHIFT 0
  149. #define RRS_RX_RFD_CNT_MASK 0x000F
  150. #define RRS_RX_RFD_CNT_SHIFT 16
  151. #define RRS_RX_RFD_INDEX_MASK 0x0FFF
  152. #define RRS_RX_RFD_INDEX_SHIFT 20
  153. /* rrs flag bit 0:16 */
  154. #define RRS_HEAD_LEN_MASK 0x00FF
  155. #define RRS_HEAD_LEN_SHIFT 0
  156. #define RRS_HDS_TYPE_MASK 0x0003
  157. #define RRS_HDS_TYPE_SHIFT 8
  158. #define RRS_CPU_NUM_MASK 0x0003
  159. #define RRS_CPU_NUM_SHIFT 10
  160. #define RRS_HASH_FLG_MASK 0x000F
  161. #define RRS_HASH_FLG_SHIFT 12
  162. #define RRS_HDS_TYPE_HEAD 1
  163. #define RRS_HDS_TYPE_DATA 2
  164. #define RRS_IS_NO_HDS_TYPE(flag) \
  165. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == 0)
  166. #define RRS_IS_HDS_HEAD(flag) \
  167. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
  168. RRS_HDS_TYPE_HEAD)
  169. #define RRS_IS_HDS_DATA(flag) \
  170. ((((flag) >> (RRS_HDS_TYPE_SHIFT)) & RRS_HDS_TYPE_MASK) == \
  171. RRS_HDS_TYPE_DATA)
  172. /* rrs word 3 bit 0:31 */
  173. #define RRS_PKT_SIZE_MASK 0x3FFF
  174. #define RRS_PKT_SIZE_SHIFT 0
  175. #define RRS_ERR_L4_CSUM_MASK 0x0001
  176. #define RRS_ERR_L4_CSUM_SHIFT 14
  177. #define RRS_ERR_IP_CSUM_MASK 0x0001
  178. #define RRS_ERR_IP_CSUM_SHIFT 15
  179. #define RRS_VLAN_INS_MASK 0x0001
  180. #define RRS_VLAN_INS_SHIFT 16
  181. #define RRS_PROT_ID_MASK 0x0007
  182. #define RRS_PROT_ID_SHIFT 17
  183. #define RRS_RX_ERR_SUM_MASK 0x0001
  184. #define RRS_RX_ERR_SUM_SHIFT 20
  185. #define RRS_RX_ERR_CRC_MASK 0x0001
  186. #define RRS_RX_ERR_CRC_SHIFT 21
  187. #define RRS_RX_ERR_FAE_MASK 0x0001
  188. #define RRS_RX_ERR_FAE_SHIFT 22
  189. #define RRS_RX_ERR_TRUNC_MASK 0x0001
  190. #define RRS_RX_ERR_TRUNC_SHIFT 23
  191. #define RRS_RX_ERR_RUNC_MASK 0x0001
  192. #define RRS_RX_ERR_RUNC_SHIFT 24
  193. #define RRS_RX_ERR_ICMP_MASK 0x0001
  194. #define RRS_RX_ERR_ICMP_SHIFT 25
  195. #define RRS_PACKET_BCAST_MASK 0x0001
  196. #define RRS_PACKET_BCAST_SHIFT 26
  197. #define RRS_PACKET_MCAST_MASK 0x0001
  198. #define RRS_PACKET_MCAST_SHIFT 27
  199. #define RRS_PACKET_TYPE_MASK 0x0001
  200. #define RRS_PACKET_TYPE_SHIFT 28
  201. #define RRS_FIFO_FULL_MASK 0x0001
  202. #define RRS_FIFO_FULL_SHIFT 29
  203. #define RRS_802_3_LEN_ERR_MASK 0x0001
  204. #define RRS_802_3_LEN_ERR_SHIFT 30
  205. #define RRS_RXD_UPDATED_MASK 0x0001
  206. #define RRS_RXD_UPDATED_SHIFT 31
  207. #define RRS_ERR_L4_CSUM 0x00004000
  208. #define RRS_ERR_IP_CSUM 0x00008000
  209. #define RRS_VLAN_INS 0x00010000
  210. #define RRS_RX_ERR_SUM 0x00100000
  211. #define RRS_RX_ERR_CRC 0x00200000
  212. #define RRS_802_3_LEN_ERR 0x40000000
  213. #define RRS_RXD_UPDATED 0x80000000
  214. #define RRS_PACKET_TYPE_802_3 1
  215. #define RRS_PACKET_TYPE_ETH 0
  216. #define RRS_PACKET_IS_ETH(word) \
  217. ((((word) >> RRS_PACKET_TYPE_SHIFT) & RRS_PACKET_TYPE_MASK) == \
  218. RRS_PACKET_TYPE_ETH)
  219. #define RRS_RXD_IS_VALID(word) \
  220. ((((word) >> RRS_RXD_UPDATED_SHIFT) & RRS_RXD_UPDATED_MASK) == 1)
  221. #define RRS_PACKET_PROT_IS_IPV4_ONLY(word) \
  222. ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 1)
  223. #define RRS_PACKET_PROT_IS_IPV6_ONLY(word) \
  224. ((((word) >> RRS_PROT_ID_SHIFT) & RRS_PROT_ID_MASK) == 6)
  225. struct atl1c_recv_ret_status {
  226. __le32 word0;
  227. __le32 rss_hash;
  228. __le16 vlan_tag;
  229. __le16 flag;
  230. __le32 word3;
  231. };
  232. /* RFD descriptor */
  233. struct atl1c_rx_free_desc {
  234. __le64 buffer_addr;
  235. };
  236. /* DMA Order Settings */
  237. enum atl1c_dma_order {
  238. atl1c_dma_ord_in = 1,
  239. atl1c_dma_ord_enh = 2,
  240. atl1c_dma_ord_out = 4
  241. };
  242. enum atl1c_dma_rcb {
  243. atl1c_rcb_64 = 0,
  244. atl1c_rcb_128 = 1
  245. };
  246. enum atl1c_mac_speed {
  247. atl1c_mac_speed_0 = 0,
  248. atl1c_mac_speed_10_100 = 1,
  249. atl1c_mac_speed_1000 = 2
  250. };
  251. enum atl1c_dma_req_block {
  252. atl1c_dma_req_128 = 0,
  253. atl1c_dma_req_256 = 1,
  254. atl1c_dma_req_512 = 2,
  255. atl1c_dma_req_1024 = 3,
  256. atl1c_dma_req_2048 = 4,
  257. atl1c_dma_req_4096 = 5
  258. };
  259. enum atl1c_rss_mode {
  260. atl1c_rss_mode_disable = 0,
  261. atl1c_rss_sig_que = 1,
  262. atl1c_rss_mul_que_sig_int = 2,
  263. atl1c_rss_mul_que_mul_int = 4,
  264. };
  265. enum atl1c_rss_type {
  266. atl1c_rss_disable = 0,
  267. atl1c_rss_ipv4 = 1,
  268. atl1c_rss_ipv4_tcp = 2,
  269. atl1c_rss_ipv6 = 4,
  270. atl1c_rss_ipv6_tcp = 8
  271. };
  272. enum atl1c_nic_type {
  273. athr_l1c = 0,
  274. athr_l2c = 1,
  275. athr_l2c_b,
  276. athr_l2c_b2,
  277. athr_l1d,
  278. athr_l1d_2,
  279. };
  280. enum atl1c_trans_queue {
  281. atl1c_trans_normal = 0,
  282. atl1c_trans_high = 1
  283. };
  284. struct atl1c_hw_stats {
  285. /* rx */
  286. unsigned long rx_ok; /* The number of good packet received. */
  287. unsigned long rx_bcast; /* The number of good broadcast packet received. */
  288. unsigned long rx_mcast; /* The number of good multicast packet received. */
  289. unsigned long rx_pause; /* The number of Pause packet received. */
  290. unsigned long rx_ctrl; /* The number of Control packet received other than Pause frame. */
  291. unsigned long rx_fcs_err; /* The number of packets with bad FCS. */
  292. unsigned long rx_len_err; /* The number of packets with mismatch of length field and actual size. */
  293. unsigned long rx_byte_cnt; /* The number of bytes of good packet received. FCS is NOT included. */
  294. unsigned long rx_runt; /* The number of packets received that are less than 64 byte long and with good FCS. */
  295. unsigned long rx_frag; /* The number of packets received that are less than 64 byte long and with bad FCS. */
  296. unsigned long rx_sz_64; /* The number of good and bad packets received that are 64 byte long. */
  297. unsigned long rx_sz_65_127; /* The number of good and bad packets received that are between 65 and 127-byte long. */
  298. unsigned long rx_sz_128_255; /* The number of good and bad packets received that are between 128 and 255-byte long. */
  299. unsigned long rx_sz_256_511; /* The number of good and bad packets received that are between 256 and 511-byte long. */
  300. unsigned long rx_sz_512_1023; /* The number of good and bad packets received that are between 512 and 1023-byte long. */
  301. unsigned long rx_sz_1024_1518; /* The number of good and bad packets received that are between 1024 and 1518-byte long. */
  302. unsigned long rx_sz_1519_max; /* The number of good and bad packets received that are between 1519-byte and MTU. */
  303. unsigned long rx_sz_ov; /* The number of good and bad packets received that are more than MTU size truncated by Selene. */
  304. unsigned long rx_rxf_ov; /* The number of frame dropped due to occurrence of RX FIFO overflow. */
  305. unsigned long rx_rrd_ov; /* The number of frame dropped due to occurrence of RRD overflow. */
  306. unsigned long rx_align_err; /* Alignment Error */
  307. unsigned long rx_bcast_byte_cnt; /* The byte count of broadcast packet received, excluding FCS. */
  308. unsigned long rx_mcast_byte_cnt; /* The byte count of multicast packet received, excluding FCS. */
  309. unsigned long rx_err_addr; /* The number of packets dropped due to address filtering. */
  310. /* tx */
  311. unsigned long tx_ok; /* The number of good packet transmitted. */
  312. unsigned long tx_bcast; /* The number of good broadcast packet transmitted. */
  313. unsigned long tx_mcast; /* The number of good multicast packet transmitted. */
  314. unsigned long tx_pause; /* The number of Pause packet transmitted. */
  315. unsigned long tx_exc_defer; /* The number of packets transmitted with excessive deferral. */
  316. unsigned long tx_ctrl; /* The number of packets transmitted is a control frame, excluding Pause frame. */
  317. unsigned long tx_defer; /* The number of packets transmitted that is deferred. */
  318. unsigned long tx_byte_cnt; /* The number of bytes of data transmitted. FCS is NOT included. */
  319. unsigned long tx_sz_64; /* The number of good and bad packets transmitted that are 64 byte long. */
  320. unsigned long tx_sz_65_127; /* The number of good and bad packets transmitted that are between 65 and 127-byte long. */
  321. unsigned long tx_sz_128_255; /* The number of good and bad packets transmitted that are between 128 and 255-byte long. */
  322. unsigned long tx_sz_256_511; /* The number of good and bad packets transmitted that are between 256 and 511-byte long. */
  323. unsigned long tx_sz_512_1023; /* The number of good and bad packets transmitted that are between 512 and 1023-byte long. */
  324. unsigned long tx_sz_1024_1518; /* The number of good and bad packets transmitted that are between 1024 and 1518-byte long. */
  325. unsigned long tx_sz_1519_max; /* The number of good and bad packets transmitted that are between 1519-byte and MTU. */
  326. unsigned long tx_1_col; /* The number of packets subsequently transmitted successfully with a single prior collision. */
  327. unsigned long tx_2_col; /* The number of packets subsequently transmitted successfully with multiple prior collisions. */
  328. unsigned long tx_late_col; /* The number of packets transmitted with late collisions. */
  329. unsigned long tx_abort_col; /* The number of transmit packets aborted due to excessive collisions. */
  330. unsigned long tx_underrun; /* The number of transmit packets aborted due to transmit FIFO underrun, or TRD FIFO underrun */
  331. unsigned long tx_rd_eop; /* The number of times that read beyond the EOP into the next frame area when TRD was not written timely */
  332. unsigned long tx_len_err; /* The number of transmit packets with length field does NOT match the actual frame size. */
  333. unsigned long tx_trunc; /* The number of transmit packets truncated due to size exceeding MTU. */
  334. unsigned long tx_bcast_byte; /* The byte count of broadcast packet transmitted, excluding FCS. */
  335. unsigned long tx_mcast_byte; /* The byte count of multicast packet transmitted, excluding FCS. */
  336. };
  337. struct atl1c_hw {
  338. u8 __iomem *hw_addr; /* inner register address */
  339. struct atl1c_adapter *adapter;
  340. enum atl1c_nic_type nic_type;
  341. enum atl1c_dma_order dma_order;
  342. enum atl1c_dma_rcb rcb_value;
  343. enum atl1c_dma_req_block dmar_block;
  344. enum atl1c_dma_req_block dmaw_block;
  345. u16 device_id;
  346. u16 vendor_id;
  347. u16 subsystem_id;
  348. u16 subsystem_vendor_id;
  349. u8 revision_id;
  350. u16 phy_id1;
  351. u16 phy_id2;
  352. u32 intr_mask;
  353. u8 dmaw_dly_cnt;
  354. u8 dmar_dly_cnt;
  355. u8 preamble_len;
  356. u16 max_frame_size;
  357. u16 min_frame_size;
  358. enum atl1c_mac_speed mac_speed;
  359. bool mac_duplex;
  360. bool hibernate;
  361. u16 media_type;
  362. #define MEDIA_TYPE_AUTO_SENSOR 0
  363. #define MEDIA_TYPE_100M_FULL 1
  364. #define MEDIA_TYPE_100M_HALF 2
  365. #define MEDIA_TYPE_10M_FULL 3
  366. #define MEDIA_TYPE_10M_HALF 4
  367. u16 autoneg_advertised;
  368. u16 mii_autoneg_adv_reg;
  369. u16 mii_1000t_ctrl_reg;
  370. u16 tx_imt; /* TX Interrupt Moderator timer ( 2us resolution) */
  371. u16 rx_imt; /* RX Interrupt Moderator timer ( 2us resolution) */
  372. u16 ict; /* Interrupt Clear timer (2us resolution) */
  373. u16 ctrl_flags;
  374. #define ATL1C_INTR_CLEAR_ON_READ 0x0001
  375. #define ATL1C_INTR_MODRT_ENABLE 0x0002
  376. #define ATL1C_CMB_ENABLE 0x0004
  377. #define ATL1C_SMB_ENABLE 0x0010
  378. #define ATL1C_TXQ_MODE_ENHANCE 0x0020
  379. #define ATL1C_RX_IPV6_CHKSUM 0x0040
  380. #define ATL1C_ASPM_L0S_SUPPORT 0x0080
  381. #define ATL1C_ASPM_L1_SUPPORT 0x0100
  382. #define ATL1C_ASPM_CTRL_MON 0x0200
  383. #define ATL1C_HIB_DISABLE 0x0400
  384. #define ATL1C_APS_MODE_ENABLE 0x0800
  385. #define ATL1C_LINK_EXT_SYNC 0x1000
  386. #define ATL1C_CLK_GATING_EN 0x2000
  387. #define ATL1C_FPGA_VERSION 0x8000
  388. u16 link_cap_flags;
  389. #define ATL1C_LINK_CAP_1000M 0x0001
  390. u16 cmb_tpd;
  391. u16 cmb_rrd;
  392. u16 cmb_rx_timer; /* 2us resolution */
  393. u16 cmb_tx_timer;
  394. u32 smb_timer;
  395. u16 rrd_thresh; /* Threshold of number of RRD produced to trigger
  396. interrupt request */
  397. u16 tpd_thresh;
  398. u8 tpd_burst; /* Number of TPD to prefetch in cache-aligned burst. */
  399. u8 rfd_burst;
  400. enum atl1c_rss_type rss_type;
  401. enum atl1c_rss_mode rss_mode;
  402. u8 rss_hash_bits;
  403. u32 base_cpu;
  404. u32 indirect_tab;
  405. u8 mac_addr[ETH_ALEN];
  406. u8 perm_mac_addr[ETH_ALEN];
  407. bool phy_configured;
  408. bool re_autoneg;
  409. bool emi_ca;
  410. };
  411. /*
  412. * atl1c_ring_header represents a single, contiguous block of DMA space
  413. * mapped for the three descriptor rings (tpd, rfd, rrd) and the two
  414. * message blocks (cmb, smb) described below
  415. */
  416. struct atl1c_ring_header {
  417. void *desc; /* virtual address */
  418. dma_addr_t dma; /* physical address*/
  419. unsigned int size; /* length in bytes */
  420. };
  421. /*
  422. * atl1c_buffer is wrapper around a pointer to a socket buffer
  423. * so a DMA handle can be stored along with the skb
  424. */
  425. struct atl1c_buffer {
  426. struct sk_buff *skb; /* socket buffer */
  427. u16 length; /* rx buffer length */
  428. u16 flags; /* information of buffer */
  429. #define ATL1C_BUFFER_FREE 0x0001
  430. #define ATL1C_BUFFER_BUSY 0x0002
  431. #define ATL1C_BUFFER_STATE_MASK 0x0003
  432. #define ATL1C_PCIMAP_SINGLE 0x0004
  433. #define ATL1C_PCIMAP_PAGE 0x0008
  434. #define ATL1C_PCIMAP_TYPE_MASK 0x000C
  435. #define ATL1C_PCIMAP_TODEVICE 0x0010
  436. #define ATL1C_PCIMAP_FROMDEVICE 0x0020
  437. #define ATL1C_PCIMAP_DIRECTION_MASK 0x0030
  438. dma_addr_t dma;
  439. };
  440. #define ATL1C_SET_BUFFER_STATE(buff, state) do { \
  441. ((buff)->flags) &= ~ATL1C_BUFFER_STATE_MASK; \
  442. ((buff)->flags) |= (state); \
  443. } while (0)
  444. #define ATL1C_SET_PCIMAP_TYPE(buff, type, direction) do { \
  445. ((buff)->flags) &= ~ATL1C_PCIMAP_TYPE_MASK; \
  446. ((buff)->flags) |= (type); \
  447. ((buff)->flags) &= ~ATL1C_PCIMAP_DIRECTION_MASK; \
  448. ((buff)->flags) |= (direction); \
  449. } while (0)
  450. /* transimit packet descriptor (tpd) ring */
  451. struct atl1c_tpd_ring {
  452. void *desc; /* descriptor ring virtual address */
  453. dma_addr_t dma; /* descriptor ring physical address */
  454. u16 size; /* descriptor ring length in bytes */
  455. u16 count; /* number of descriptors in the ring */
  456. u16 next_to_use; /* this is protectd by adapter->tx_lock */
  457. atomic_t next_to_clean;
  458. struct atl1c_buffer *buffer_info;
  459. };
  460. /* receive free descriptor (rfd) ring */
  461. struct atl1c_rfd_ring {
  462. void *desc; /* descriptor ring virtual address */
  463. dma_addr_t dma; /* descriptor ring physical address */
  464. u16 size; /* descriptor ring length in bytes */
  465. u16 count; /* number of descriptors in the ring */
  466. u16 next_to_use;
  467. u16 next_to_clean;
  468. struct atl1c_buffer *buffer_info;
  469. };
  470. /* receive return descriptor (rrd) ring */
  471. struct atl1c_rrd_ring {
  472. void *desc; /* descriptor ring virtual address */
  473. dma_addr_t dma; /* descriptor ring physical address */
  474. u16 size; /* descriptor ring length in bytes */
  475. u16 count; /* number of descriptors in the ring */
  476. u16 next_to_use;
  477. u16 next_to_clean;
  478. };
  479. struct atl1c_cmb {
  480. void *cmb;
  481. dma_addr_t dma;
  482. };
  483. struct atl1c_smb {
  484. void *smb;
  485. dma_addr_t dma;
  486. };
  487. /* board specific private data structure */
  488. struct atl1c_adapter {
  489. struct net_device *netdev;
  490. struct pci_dev *pdev;
  491. struct vlan_group *vlgrp;
  492. struct napi_struct napi;
  493. struct atl1c_hw hw;
  494. struct atl1c_hw_stats hw_stats;
  495. struct mii_if_info mii; /* MII interface info */
  496. u16 rx_buffer_len;
  497. unsigned long flags;
  498. #define __AT_TESTING 0x0001
  499. #define __AT_RESETTING 0x0002
  500. #define __AT_DOWN 0x0003
  501. unsigned long work_event;
  502. #define ATL1C_WORK_EVENT_RESET 0
  503. #define ATL1C_WORK_EVENT_LINK_CHANGE 1
  504. u32 msg_enable;
  505. bool have_msi;
  506. u32 wol;
  507. u16 link_speed;
  508. u16 link_duplex;
  509. spinlock_t mdio_lock;
  510. spinlock_t tx_lock;
  511. atomic_t irq_sem;
  512. struct work_struct common_task;
  513. struct timer_list watchdog_timer;
  514. struct timer_list phy_config_timer;
  515. /* All Descriptor memory */
  516. struct atl1c_ring_header ring_header;
  517. struct atl1c_tpd_ring tpd_ring[AT_MAX_TRANSMIT_QUEUE];
  518. struct atl1c_rfd_ring rfd_ring[AT_MAX_RECEIVE_QUEUE];
  519. struct atl1c_rrd_ring rrd_ring[AT_MAX_RECEIVE_QUEUE];
  520. struct atl1c_cmb cmb;
  521. struct atl1c_smb smb;
  522. int num_rx_queues;
  523. u32 bd_number; /* board number;*/
  524. };
  525. #define AT_WRITE_REG(a, reg, value) ( \
  526. writel((value), ((a)->hw_addr + reg)))
  527. #define AT_WRITE_FLUSH(a) (\
  528. readl((a)->hw_addr))
  529. #define AT_READ_REG(a, reg, pdata) do { \
  530. if (unlikely((a)->hibernate)) { \
  531. readl((a)->hw_addr + reg); \
  532. *(u32 *)pdata = readl((a)->hw_addr + reg); \
  533. } else { \
  534. *(u32 *)pdata = readl((a)->hw_addr + reg); \
  535. } \
  536. } while (0)
  537. #define AT_WRITE_REGB(a, reg, value) (\
  538. writeb((value), ((a)->hw_addr + reg)))
  539. #define AT_READ_REGB(a, reg) (\
  540. readb((a)->hw_addr + reg))
  541. #define AT_WRITE_REGW(a, reg, value) (\
  542. writew((value), ((a)->hw_addr + reg)))
  543. #define AT_READ_REGW(a, reg) (\
  544. readw((a)->hw_addr + reg))
  545. #define AT_WRITE_REG_ARRAY(a, reg, offset, value) ( \
  546. writel((value), (((a)->hw_addr + reg) + ((offset) << 2))))
  547. #define AT_READ_REG_ARRAY(a, reg, offset) ( \
  548. readl(((a)->hw_addr + reg) + ((offset) << 2)))
  549. extern char atl1c_driver_name[];
  550. extern char atl1c_driver_version[];
  551. extern void atl1c_reinit_locked(struct atl1c_adapter *adapter);
  552. extern s32 atl1c_reset_hw(struct atl1c_hw *hw);
  553. extern void atl1c_set_ethtool_ops(struct net_device *netdev);
  554. #endif /* _ATL1C_H_ */