drxd_map_firm.h 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014
  1. /*
  2. * drx3973d_map_firm.h
  3. *
  4. * Copyright (C) 2006-2007 Micronas
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 only, as published by the Free Software Foundation.
  9. *
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301, USA
  21. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  22. */
  23. #ifndef __DRX3973D_MAP__H__
  24. #define __DRX3973D_MAP__H__
  25. /*
  26. * Note: originally, this file contained 12000+ lines of data
  27. * Probably a few lines for every firwmare assembler instruction. However,
  28. * only a few defines were actually used. So, removed all uneeded lines.
  29. * If ever needed, the other lines can be easily obtained via git history.
  30. */
  31. #define HI_COMM_EXEC__A 0x400000
  32. #define HI_COMM_MB__A 0x400002
  33. #define HI_CT_REG_COMM_STATE__A 0x410001
  34. #define HI_RA_RAM_SRV_RES__A 0x420031
  35. #define HI_RA_RAM_SRV_CMD__A 0x420032
  36. #define HI_RA_RAM_SRV_CMD_RESET 0x2
  37. #define HI_RA_RAM_SRV_CMD_CONFIG 0x3
  38. #define HI_RA_RAM_SRV_CMD_EXECUTE 0x6
  39. #define HI_RA_RAM_SRV_RST_KEY__A 0x420033
  40. #define HI_RA_RAM_SRV_RST_KEY_ACT 0x3973
  41. #define HI_RA_RAM_SRV_CFG_KEY__A 0x420033
  42. #define HI_RA_RAM_SRV_CFG_DIV__A 0x420034
  43. #define HI_RA_RAM_SRV_CFG_BDL__A 0x420035
  44. #define HI_RA_RAM_SRV_CFG_WUP__A 0x420036
  45. #define HI_RA_RAM_SRV_CFG_ACT__A 0x420037
  46. #define HI_RA_RAM_SRV_CFG_ACT_SLV0_ON 0x1
  47. #define HI_RA_RAM_SRV_CFG_ACT_BRD__M 0x4
  48. #define HI_RA_RAM_SRV_CFG_ACT_BRD_OFF 0x0
  49. #define HI_RA_RAM_SRV_CFG_ACT_BRD_ON 0x4
  50. #define HI_RA_RAM_SRV_CFG_ACT_PWD_EXE 0x8
  51. #define HI_RA_RAM_USR_BEGIN__A 0x420040
  52. #define HI_IF_RAM_TRP_BPT0__AX 0x430000
  53. #define HI_IF_RAM_USR_BEGIN__A 0x430200
  54. #define SC_COMM_EXEC__A 0x800000
  55. #define SC_COMM_EXEC_CTL_STOP 0x0
  56. #define SC_COMM_STATE__A 0x800001
  57. #define SC_RA_RAM_PARAM0__A 0x820040
  58. #define SC_RA_RAM_PARAM1__A 0x820041
  59. #define SC_RA_RAM_CMD_ADDR__A 0x820042
  60. #define SC_RA_RAM_CMD__A 0x820043
  61. #define SC_RA_RAM_CMD_PROC_START 0x1
  62. #define SC_RA_RAM_CMD_SET_PREF_PARAM 0x3
  63. #define SC_RA_RAM_CMD_GET_OP_PARAM 0x5
  64. #define SC_RA_RAM_SW_EVENT_RUN_NMASK__M 0x1
  65. #define SC_RA_RAM_LOCKTRACK_MIN 0x1
  66. #define SC_RA_RAM_OP_PARAM_MODE_2K 0x0
  67. #define SC_RA_RAM_OP_PARAM_MODE_8K 0x1
  68. #define SC_RA_RAM_OP_PARAM_GUARD_32 0x0
  69. #define SC_RA_RAM_OP_PARAM_GUARD_16 0x4
  70. #define SC_RA_RAM_OP_PARAM_GUARD_8 0x8
  71. #define SC_RA_RAM_OP_PARAM_GUARD_4 0xC
  72. #define SC_RA_RAM_OP_PARAM_CONST_QPSK 0x0
  73. #define SC_RA_RAM_OP_PARAM_CONST_QAM16 0x10
  74. #define SC_RA_RAM_OP_PARAM_CONST_QAM64 0x20
  75. #define SC_RA_RAM_OP_PARAM_HIER_NO 0x0
  76. #define SC_RA_RAM_OP_PARAM_HIER_A1 0x40
  77. #define SC_RA_RAM_OP_PARAM_HIER_A2 0x80
  78. #define SC_RA_RAM_OP_PARAM_HIER_A4 0xC0
  79. #define SC_RA_RAM_OP_PARAM_RATE_1_2 0x0
  80. #define SC_RA_RAM_OP_PARAM_RATE_2_3 0x200
  81. #define SC_RA_RAM_OP_PARAM_RATE_3_4 0x400
  82. #define SC_RA_RAM_OP_PARAM_RATE_5_6 0x600
  83. #define SC_RA_RAM_OP_PARAM_RATE_7_8 0x800
  84. #define SC_RA_RAM_OP_PARAM_PRIO_HI 0x0
  85. #define SC_RA_RAM_OP_PARAM_PRIO_LO 0x1000
  86. #define SC_RA_RAM_OP_AUTO_MODE__M 0x1
  87. #define SC_RA_RAM_OP_AUTO_GUARD__M 0x2
  88. #define SC_RA_RAM_OP_AUTO_CONST__M 0x4
  89. #define SC_RA_RAM_OP_AUTO_HIER__M 0x8
  90. #define SC_RA_RAM_OP_AUTO_RATE__M 0x10
  91. #define SC_RA_RAM_LOCK__A 0x82004B
  92. #define SC_RA_RAM_LOCK_DEMOD__M 0x1
  93. #define SC_RA_RAM_LOCK_FEC__M 0x2
  94. #define SC_RA_RAM_LOCK_MPEG__M 0x4
  95. #define SC_RA_RAM_BE_OPT_ENA__A 0x82004C
  96. #define SC_RA_RAM_BE_OPT_ENA_CP_OPT 0x1
  97. #define SC_RA_RAM_BE_OPT_DELAY__A 0x82004D
  98. #define SC_RA_RAM_CONFIG__A 0x820050
  99. #define SC_RA_RAM_CONFIG_FR_ENABLE__M 0x4
  100. #define SC_RA_RAM_CONFIG_FREQSCAN__M 0x10
  101. #define SC_RA_RAM_CONFIG_SLAVE__M 0x20
  102. #define SC_RA_RAM_IF_SAVE__AX 0x82008E
  103. #define SC_RA_RAM_IR_COARSE_2K_LENGTH__A 0x8200D1
  104. #define SC_RA_RAM_IR_COARSE_2K_LENGTH__PRE 0x9
  105. #define SC_RA_RAM_IR_COARSE_2K_FREQINC__A 0x8200D2
  106. #define SC_RA_RAM_IR_COARSE_2K_FREQINC__PRE 0x4
  107. #define SC_RA_RAM_IR_COARSE_2K_KAISINC__A 0x8200D3
  108. #define SC_RA_RAM_IR_COARSE_2K_KAISINC__PRE 0x100
  109. #define SC_RA_RAM_IR_COARSE_8K_LENGTH__A 0x8200D4
  110. #define SC_RA_RAM_IR_COARSE_8K_LENGTH__PRE 0x8
  111. #define SC_RA_RAM_IR_COARSE_8K_FREQINC__A 0x8200D5
  112. #define SC_RA_RAM_IR_COARSE_8K_FREQINC__PRE 0x8
  113. #define SC_RA_RAM_IR_COARSE_8K_KAISINC__A 0x8200D6
  114. #define SC_RA_RAM_IR_COARSE_8K_KAISINC__PRE 0x200
  115. #define SC_RA_RAM_IR_FINE_2K_LENGTH__A 0x8200D7
  116. #define SC_RA_RAM_IR_FINE_2K_LENGTH__PRE 0x9
  117. #define SC_RA_RAM_IR_FINE_2K_FREQINC__A 0x8200D8
  118. #define SC_RA_RAM_IR_FINE_2K_FREQINC__PRE 0x4
  119. #define SC_RA_RAM_IR_FINE_2K_KAISINC__A 0x8200D9
  120. #define SC_RA_RAM_IR_FINE_2K_KAISINC__PRE 0x100
  121. #define SC_RA_RAM_IR_FINE_8K_LENGTH__A 0x8200DA
  122. #define SC_RA_RAM_IR_FINE_8K_LENGTH__PRE 0xB
  123. #define SC_RA_RAM_IR_FINE_8K_FREQINC__A 0x8200DB
  124. #define SC_RA_RAM_IR_FINE_8K_FREQINC__PRE 0x1
  125. #define SC_RA_RAM_IR_FINE_8K_KAISINC__A 0x8200DC
  126. #define SC_RA_RAM_IR_FINE_8K_KAISINC__PRE 0x40
  127. #define SC_RA_RAM_ECHO_SHIFT_LIM__A 0x8200DD
  128. #define SC_RA_RAM_SAMPLE_RATE_COUNT__A 0x8200E8
  129. #define SC_RA_RAM_SAMPLE_RATE_STEP__A 0x8200E9
  130. #define SC_RA_RAM_BAND__A 0x8200EC
  131. #define SC_RA_RAM_LC_ABS_2K__A 0x8200F4
  132. #define SC_RA_RAM_LC_ABS_2K__PRE 0x1F
  133. #define SC_RA_RAM_LC_ABS_8K__A 0x8200F5
  134. #define SC_RA_RAM_LC_ABS_8K__PRE 0x1F
  135. #define SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE 0x1D6
  136. #define SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE 0x4
  137. #define SC_RA_RAM_EQ_IS_GAIN_QPSK_MAN__PRE 0x1BB
  138. #define SC_RA_RAM_EQ_IS_GAIN_QPSK_EXP__PRE 0x5
  139. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE 0x1EF
  140. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE 0x5
  141. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_MAN__PRE 0x15E
  142. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_EXP__PRE 0x5
  143. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_MAN__PRE 0x11A
  144. #define SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_EXP__PRE 0x6
  145. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE 0x1FB
  146. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE 0x5
  147. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_MAN__PRE 0x12F
  148. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_EXP__PRE 0x5
  149. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_MAN__PRE 0x197
  150. #define SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_EXP__PRE 0x5
  151. #define SC_RA_RAM_DRIVER_VERSION__AX 0x8201FE
  152. #define SC_RA_RAM_PROC_LOCKTRACK 0x0
  153. #define FE_COMM_EXEC__A 0xC00000
  154. #define FE_AD_REG_COMM_EXEC__A 0xC10000
  155. #define FE_AD_REG_FDB_IN__A 0xC10012
  156. #define FE_AD_REG_PD__A 0xC10013
  157. #define FE_AD_REG_INVEXT__A 0xC10014
  158. #define FE_AD_REG_CLKNEG__A 0xC10015
  159. #define FE_AG_REG_COMM_EXEC__A 0xC20000
  160. #define FE_AG_REG_AG_MODE_LOP__A 0xC20010
  161. #define FE_AG_REG_AG_MODE_LOP_MODE_4__M 0x10
  162. #define FE_AG_REG_AG_MODE_LOP_MODE_4_STATIC 0x0
  163. #define FE_AG_REG_AG_MODE_LOP_MODE_4_DYNAMIC 0x10
  164. #define FE_AG_REG_AG_MODE_LOP_MODE_5__M 0x20
  165. #define FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC 0x0
  166. #define FE_AG_REG_AG_MODE_LOP_MODE_C__M 0x1000
  167. #define FE_AG_REG_AG_MODE_LOP_MODE_C_STATIC 0x0
  168. #define FE_AG_REG_AG_MODE_LOP_MODE_C_DYNAMIC 0x1000
  169. #define FE_AG_REG_AG_MODE_LOP_MODE_E__M 0x4000
  170. #define FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC 0x0
  171. #define FE_AG_REG_AG_MODE_LOP_MODE_E_DYNAMIC 0x4000
  172. #define FE_AG_REG_AG_MODE_HIP__A 0xC20011
  173. #define FE_AG_REG_AG_PGA_MODE__A 0xC20012
  174. #define FE_AG_REG_AG_PGA_MODE_PFY_PCY_AFY_REN 0x0
  175. #define FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN 0x1
  176. #define FE_AG_REG_AG_AGC_SIO__A 0xC20013
  177. #define FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M 0x2
  178. #define FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT 0x0
  179. #define FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_INPUT 0x2
  180. #define FE_AG_REG_AG_PWD__A 0xC20015
  181. #define FE_AG_REG_AG_PWD_PWD_PD2__M 0x2
  182. #define FE_AG_REG_AG_PWD_PWD_PD2_DISABLE 0x0
  183. #define FE_AG_REG_AG_PWD_PWD_PD2_ENABLE 0x2
  184. #define FE_AG_REG_DCE_AUR_CNT__A 0xC20016
  185. #define FE_AG_REG_DCE_RUR_CNT__A 0xC20017
  186. #define FE_AG_REG_ACE_AUR_CNT__A 0xC2001A
  187. #define FE_AG_REG_ACE_RUR_CNT__A 0xC2001B
  188. #define FE_AG_REG_CDR_RUR_CNT__A 0xC20020
  189. #define FE_AG_REG_EGC_RUR_CNT__A 0xC20024
  190. #define FE_AG_REG_EGC_SET_LVL__A 0xC20025
  191. #define FE_AG_REG_EGC_SET_LVL__M 0x1FF
  192. #define FE_AG_REG_EGC_FLA_RGN__A 0xC20026
  193. #define FE_AG_REG_EGC_SLO_RGN__A 0xC20027
  194. #define FE_AG_REG_EGC_JMP_PSN__A 0xC20028
  195. #define FE_AG_REG_EGC_FLA_INC__A 0xC20029
  196. #define FE_AG_REG_EGC_FLA_DEC__A 0xC2002A
  197. #define FE_AG_REG_EGC_SLO_INC__A 0xC2002B
  198. #define FE_AG_REG_EGC_SLO_DEC__A 0xC2002C
  199. #define FE_AG_REG_EGC_FAS_INC__A 0xC2002D
  200. #define FE_AG_REG_EGC_FAS_DEC__A 0xC2002E
  201. #define FE_AG_REG_PM1_AGC_WRI__A 0xC20030
  202. #define FE_AG_REG_PM1_AGC_WRI__M 0x7FF
  203. #define FE_AG_REG_GC1_AGC_RIC__A 0xC20031
  204. #define FE_AG_REG_GC1_AGC_OFF__A 0xC20032
  205. #define FE_AG_REG_GC1_AGC_MAX__A 0xC20033
  206. #define FE_AG_REG_GC1_AGC_MIN__A 0xC20034
  207. #define FE_AG_REG_GC1_AGC_DAT__A 0xC20035
  208. #define FE_AG_REG_GC1_AGC_DAT__M 0x3FF
  209. #define FE_AG_REG_PM2_AGC_WRI__A 0xC20036
  210. #define FE_AG_REG_IND_WIN__A 0xC2003C
  211. #define FE_AG_REG_IND_THD_LOL__A 0xC2003D
  212. #define FE_AG_REG_IND_THD_HIL__A 0xC2003E
  213. #define FE_AG_REG_IND_DEL__A 0xC2003F
  214. #define FE_AG_REG_IND_PD1_WRI__A 0xC20040
  215. #define FE_AG_REG_PDA_AUR_CNT__A 0xC20041
  216. #define FE_AG_REG_PDA_RUR_CNT__A 0xC20042
  217. #define FE_AG_REG_PDA_AVE_DAT__A 0xC20043
  218. #define FE_AG_REG_PDC_RUR_CNT__A 0xC20044
  219. #define FE_AG_REG_PDC_SET_LVL__A 0xC20045
  220. #define FE_AG_REG_PDC_FLA_RGN__A 0xC20046
  221. #define FE_AG_REG_PDC_JMP_PSN__A 0xC20047
  222. #define FE_AG_REG_PDC_FLA_STP__A 0xC20048
  223. #define FE_AG_REG_PDC_SLO_STP__A 0xC20049
  224. #define FE_AG_REG_PDC_PD2_WRI__A 0xC2004A
  225. #define FE_AG_REG_PDC_MAP_DAT__A 0xC2004B
  226. #define FE_AG_REG_PDC_MAX__A 0xC2004C
  227. #define FE_AG_REG_TGA_AUR_CNT__A 0xC2004D
  228. #define FE_AG_REG_TGA_RUR_CNT__A 0xC2004E
  229. #define FE_AG_REG_TGA_AVE_DAT__A 0xC2004F
  230. #define FE_AG_REG_TGC_RUR_CNT__A 0xC20050
  231. #define FE_AG_REG_TGC_SET_LVL__A 0xC20051
  232. #define FE_AG_REG_TGC_SET_LVL__M 0x3F
  233. #define FE_AG_REG_TGC_FLA_RGN__A 0xC20052
  234. #define FE_AG_REG_TGC_JMP_PSN__A 0xC20053
  235. #define FE_AG_REG_TGC_FLA_STP__A 0xC20054
  236. #define FE_AG_REG_TGC_SLO_STP__A 0xC20055
  237. #define FE_AG_REG_TGC_MAP_DAT__A 0xC20056
  238. #define FE_AG_REG_FGA_AUR_CNT__A 0xC20057
  239. #define FE_AG_REG_FGA_RUR_CNT__A 0xC20058
  240. #define FE_AG_REG_FGM_WRI__A 0xC20061
  241. #define FE_AG_REG_BGC_FGC_WRI__A 0xC20068
  242. #define FE_AG_REG_BGC_CGC_WRI__A 0xC20069
  243. #define FE_FS_REG_COMM_EXEC__A 0xC30000
  244. #define FE_FS_REG_ADD_INC_LOP__A 0xC30010
  245. #define FE_FD_REG_COMM_EXEC__A 0xC40000
  246. #define FE_FD_REG_SCL__A 0xC40010
  247. #define FE_FD_REG_MAX_LEV__A 0xC40011
  248. #define FE_FD_REG_NR__A 0xC40012
  249. #define FE_FD_REG_MEAS_VAL__A 0xC40014
  250. #define FE_IF_REG_COMM_EXEC__A 0xC50000
  251. #define FE_IF_REG_INCR0__A 0xC50010
  252. #define FE_IF_REG_INCR0__W 16
  253. #define FE_IF_REG_INCR0__M 0xFFFF
  254. #define FE_IF_REG_INCR1__A 0xC50011
  255. #define FE_IF_REG_INCR1__M 0xFF
  256. #define FE_CF_REG_COMM_EXEC__A 0xC60000
  257. #define FE_CF_REG_SCL__A 0xC60010
  258. #define FE_CF_REG_MAX_LEV__A 0xC60011
  259. #define FE_CF_REG_NR__A 0xC60012
  260. #define FE_CF_REG_IMP_VAL__A 0xC60013
  261. #define FE_CF_REG_MEAS_VAL__A 0xC60014
  262. #define FE_CU_REG_COMM_EXEC__A 0xC70000
  263. #define FE_CU_REG_FRM_CNT_RST__A 0xC70011
  264. #define FE_CU_REG_FRM_CNT_STR__A 0xC70012
  265. #define FT_COMM_EXEC__A 0x1000000
  266. #define FT_REG_COMM_EXEC__A 0x1010000
  267. #define CP_COMM_EXEC__A 0x1400000
  268. #define CP_REG_COMM_EXEC__A 0x1410000
  269. #define CP_REG_INTERVAL__A 0x1410011
  270. #define CP_REG_BR_SPL_OFFSET__A 0x1410023
  271. #define CP_REG_BR_STR_DEL__A 0x1410024
  272. #define CP_REG_RT_ANG_INC0__A 0x1410030
  273. #define CP_REG_RT_ANG_INC1__A 0x1410031
  274. #define CP_REG_RT_DETECT_ENA__A 0x1410032
  275. #define CP_REG_RT_DETECT_TRH__A 0x1410033
  276. #define CP_REG_RT_EXP_MARG__A 0x141003E
  277. #define CP_REG_AC_NEXP_OFFS__A 0x1410040
  278. #define CP_REG_AC_AVER_POW__A 0x1410041
  279. #define CP_REG_AC_MAX_POW__A 0x1410042
  280. #define CP_REG_AC_WEIGHT_MAN__A 0x1410043
  281. #define CP_REG_AC_WEIGHT_EXP__A 0x1410044
  282. #define CP_REG_AC_AMP_MODE__A 0x1410047
  283. #define CP_REG_AC_AMP_FIX__A 0x1410048
  284. #define CP_REG_AC_ANG_MODE__A 0x141004A
  285. #define CE_COMM_EXEC__A 0x1800000
  286. #define CE_REG_COMM_EXEC__A 0x1810000
  287. #define CE_REG_TAPSET__A 0x1810011
  288. #define CE_REG_AVG_POW__A 0x1810012
  289. #define CE_REG_MAX_POW__A 0x1810013
  290. #define CE_REG_ATT__A 0x1810014
  291. #define CE_REG_NRED__A 0x1810015
  292. #define CE_REG_NE_ERR_SELECT__A 0x1810043
  293. #define CE_REG_NE_TD_CAL__A 0x1810044
  294. #define CE_REG_NE_MIXAVG__A 0x1810046
  295. #define CE_REG_NE_NUPD_OFS__A 0x1810047
  296. #define CE_REG_PE_NEXP_OFFS__A 0x1810050
  297. #define CE_REG_PE_TIMESHIFT__A 0x1810051
  298. #define CE_REG_TP_A0_TAP_NEW__A 0x1810064
  299. #define CE_REG_TP_A0_TAP_NEW_VALID__A 0x1810065
  300. #define CE_REG_TP_A0_MU_LMS_STEP__A 0x1810066
  301. #define CE_REG_TP_A1_TAP_NEW__A 0x1810068
  302. #define CE_REG_TP_A1_TAP_NEW_VALID__A 0x1810069
  303. #define CE_REG_TP_A1_MU_LMS_STEP__A 0x181006A
  304. #define CE_REG_TI_NEXP_OFFS__A 0x1810070
  305. #define CE_REG_FI_SHT_INCR__A 0x1810090
  306. #define CE_REG_FI_EXP_NORM__A 0x1810091
  307. #define CE_REG_IR_INPUTSEL__A 0x18100A0
  308. #define CE_REG_IR_STARTPOS__A 0x18100A1
  309. #define CE_REG_IR_NEXP_THRES__A 0x18100A2
  310. #define CE_REG_FR_TREAL00__A 0x1820010
  311. #define CE_REG_FR_TIMAG00__A 0x1820011
  312. #define CE_REG_FR_TREAL01__A 0x1820012
  313. #define CE_REG_FR_TIMAG01__A 0x1820013
  314. #define CE_REG_FR_TREAL02__A 0x1820014
  315. #define CE_REG_FR_TIMAG02__A 0x1820015
  316. #define CE_REG_FR_TREAL03__A 0x1820016
  317. #define CE_REG_FR_TIMAG03__A 0x1820017
  318. #define CE_REG_FR_TREAL04__A 0x1820018
  319. #define CE_REG_FR_TIMAG04__A 0x1820019
  320. #define CE_REG_FR_TREAL05__A 0x182001A
  321. #define CE_REG_FR_TIMAG05__A 0x182001B
  322. #define CE_REG_FR_TREAL06__A 0x182001C
  323. #define CE_REG_FR_TIMAG06__A 0x182001D
  324. #define CE_REG_FR_TREAL07__A 0x182001E
  325. #define CE_REG_FR_TIMAG07__A 0x182001F
  326. #define CE_REG_FR_TREAL08__A 0x1820020
  327. #define CE_REG_FR_TIMAG08__A 0x1820021
  328. #define CE_REG_FR_TREAL09__A 0x1820022
  329. #define CE_REG_FR_TIMAG09__A 0x1820023
  330. #define CE_REG_FR_TREAL10__A 0x1820024
  331. #define CE_REG_FR_TIMAG10__A 0x1820025
  332. #define CE_REG_FR_TREAL11__A 0x1820026
  333. #define CE_REG_FR_TIMAG11__A 0x1820027
  334. #define CE_REG_FR_MID_TAP__A 0x1820028
  335. #define CE_REG_FR_SQS_G00__A 0x1820029
  336. #define CE_REG_FR_SQS_G01__A 0x182002A
  337. #define CE_REG_FR_SQS_G02__A 0x182002B
  338. #define CE_REG_FR_SQS_G03__A 0x182002C
  339. #define CE_REG_FR_SQS_G04__A 0x182002D
  340. #define CE_REG_FR_SQS_G05__A 0x182002E
  341. #define CE_REG_FR_SQS_G06__A 0x182002F
  342. #define CE_REG_FR_SQS_G07__A 0x1820030
  343. #define CE_REG_FR_SQS_G08__A 0x1820031
  344. #define CE_REG_FR_SQS_G09__A 0x1820032
  345. #define CE_REG_FR_SQS_G10__A 0x1820033
  346. #define CE_REG_FR_SQS_G11__A 0x1820034
  347. #define CE_REG_FR_SQS_G12__A 0x1820035
  348. #define CE_REG_FR_RIO_G00__A 0x1820036
  349. #define CE_REG_FR_RIO_G01__A 0x1820037
  350. #define CE_REG_FR_RIO_G02__A 0x1820038
  351. #define CE_REG_FR_RIO_G03__A 0x1820039
  352. #define CE_REG_FR_RIO_G04__A 0x182003A
  353. #define CE_REG_FR_RIO_G05__A 0x182003B
  354. #define CE_REG_FR_RIO_G06__A 0x182003C
  355. #define CE_REG_FR_RIO_G07__A 0x182003D
  356. #define CE_REG_FR_RIO_G08__A 0x182003E
  357. #define CE_REG_FR_RIO_G09__A 0x182003F
  358. #define CE_REG_FR_RIO_G10__A 0x1820040
  359. #define CE_REG_FR_MODE__A 0x1820041
  360. #define CE_REG_FR_SQS_TRH__A 0x1820042
  361. #define CE_REG_FR_RIO_GAIN__A 0x1820043
  362. #define CE_REG_FR_BYPASS__A 0x1820044
  363. #define CE_REG_FR_PM_SET__A 0x1820045
  364. #define CE_REG_FR_ERR_SH__A 0x1820046
  365. #define CE_REG_FR_MAN_SH__A 0x1820047
  366. #define CE_REG_FR_TAP_SH__A 0x1820048
  367. #define EQ_COMM_EXEC__A 0x1C00000
  368. #define EQ_REG_COMM_EXEC__A 0x1C10000
  369. #define EQ_REG_COMM_MB__A 0x1C10002
  370. #define EQ_REG_IS_GAIN_MAN__A 0x1C10015
  371. #define EQ_REG_IS_GAIN_EXP__A 0x1C10016
  372. #define EQ_REG_IS_CLIP_EXP__A 0x1C10017
  373. #define EQ_REG_SN_CEGAIN__A 0x1C1002A
  374. #define EQ_REG_SN_OFFSET__A 0x1C1002B
  375. #define EQ_REG_RC_SEL_CAR__A 0x1C10032
  376. #define EQ_REG_RC_SEL_CAR_INIT 0x0
  377. #define EQ_REG_RC_SEL_CAR_DIV_ON 0x1
  378. #define EQ_REG_RC_SEL_CAR_PASS_A_CC 0x0
  379. #define EQ_REG_RC_SEL_CAR_PASS_B_CE 0x2
  380. #define EQ_REG_RC_SEL_CAR_LOCAL_A_CC 0x0
  381. #define EQ_REG_RC_SEL_CAR_LOCAL_B_CE 0x8
  382. #define EQ_REG_RC_SEL_CAR_MEAS_A_CC 0x0
  383. #define EQ_REG_RC_SEL_CAR_MEAS_B_CE 0x20
  384. #define EQ_REG_OT_CONST__A 0x1C10046
  385. #define EQ_REG_OT_ALPHA__A 0x1C10047
  386. #define EQ_REG_OT_QNT_THRES0__A 0x1C10048
  387. #define EQ_REG_OT_QNT_THRES1__A 0x1C10049
  388. #define EQ_REG_OT_CSI_STEP__A 0x1C1004A
  389. #define EQ_REG_OT_CSI_OFFSET__A 0x1C1004B
  390. #define EQ_REG_TD_REQ_SMB_CNT__A 0x1C10061
  391. #define EQ_REG_TD_TPS_PWR_OFS__A 0x1C10062
  392. #define EC_SB_REG_COMM_EXEC__A 0x2010000
  393. #define EC_SB_REG_TR_MODE__A 0x2010010
  394. #define EC_SB_REG_TR_MODE_8K 0x0
  395. #define EC_SB_REG_TR_MODE_2K 0x1
  396. #define EC_SB_REG_CONST__A 0x2010011
  397. #define EC_SB_REG_CONST_QPSK 0x0
  398. #define EC_SB_REG_CONST_16QAM 0x1
  399. #define EC_SB_REG_CONST_64QAM 0x2
  400. #define EC_SB_REG_ALPHA__A 0x2010012
  401. #define EC_SB_REG_PRIOR__A 0x2010013
  402. #define EC_SB_REG_PRIOR_HI 0x0
  403. #define EC_SB_REG_PRIOR_LO 0x1
  404. #define EC_SB_REG_CSI_HI__A 0x2010014
  405. #define EC_SB_REG_CSI_LO__A 0x2010015
  406. #define EC_SB_REG_SMB_TGL__A 0x2010016
  407. #define EC_SB_REG_SNR_HI__A 0x2010017
  408. #define EC_SB_REG_SNR_MID__A 0x2010018
  409. #define EC_SB_REG_SNR_LO__A 0x2010019
  410. #define EC_SB_REG_SCALE_MSB__A 0x201001A
  411. #define EC_SB_REG_SCALE_BIT2__A 0x201001B
  412. #define EC_SB_REG_SCALE_LSB__A 0x201001C
  413. #define EC_SB_REG_CSI_OFS__A 0x201001D
  414. #define EC_VD_REG_COMM_EXEC__A 0x2090000
  415. #define EC_VD_REG_FORCE__A 0x2090010
  416. #define EC_VD_REG_SET_CODERATE__A 0x2090011
  417. #define EC_VD_REG_SET_CODERATE_C1_2 0x0
  418. #define EC_VD_REG_SET_CODERATE_C2_3 0x1
  419. #define EC_VD_REG_SET_CODERATE_C3_4 0x2
  420. #define EC_VD_REG_SET_CODERATE_C5_6 0x3
  421. #define EC_VD_REG_SET_CODERATE_C7_8 0x4
  422. #define EC_VD_REG_REQ_SMB_CNT__A 0x2090012
  423. #define EC_VD_REG_RLK_ENA__A 0x2090014
  424. #define EC_OD_REG_COMM_EXEC__A 0x2110000
  425. #define EC_OD_REG_SYNC__A 0x2110010
  426. #define EC_OD_DEINT_RAM__A 0x2120000
  427. #define EC_RS_REG_COMM_EXEC__A 0x2130000
  428. #define EC_RS_REG_REQ_PCK_CNT__A 0x2130010
  429. #define EC_RS_REG_VAL__A 0x2130011
  430. #define EC_RS_REG_VAL_PCK 0x1
  431. #define EC_RS_EC_RAM__A 0x2140000
  432. #define EC_OC_REG_COMM_EXEC__A 0x2150000
  433. #define EC_OC_REG_COMM_EXEC_CTL_ACTIVE 0x1
  434. #define EC_OC_REG_COMM_EXEC_CTL_HOLD 0x2
  435. #define EC_OC_REG_COMM_INT_STA__A 0x2150007
  436. #define EC_OC_REG_OC_MODE_LOP__A 0x2150010
  437. #define EC_OC_REG_OC_MODE_LOP_PAR_ENA__M 0x1
  438. #define EC_OC_REG_OC_MODE_LOP_PAR_ENA_ENABLE 0x0
  439. #define EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE 0x1
  440. #define EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC__M 0x4
  441. #define EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC_STATIC 0x0
  442. #define EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE__M 0x80
  443. #define EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE_SERIAL 0x80
  444. #define EC_OC_REG_OC_MODE_HIP__A 0x2150011
  445. #define EC_OC_REG_OC_MODE_HIP_MPG_BUS_SRC_MONITOR 0x10
  446. #define EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M 0x200
  447. #define EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_DISABLE 0x0
  448. #define EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_ENABLE 0x200
  449. #define EC_OC_REG_OC_MPG_SIO__A 0x2150012
  450. #define EC_OC_REG_OC_MPG_SIO__M 0xFFF
  451. #define EC_OC_REG_OC_MON_SIO__A 0x2150013
  452. #define EC_OC_REG_DTO_INC_LOP__A 0x2150014
  453. #define EC_OC_REG_DTO_INC_HIP__A 0x2150015
  454. #define EC_OC_REG_SNC_ISC_LVL__A 0x2150016
  455. #define EC_OC_REG_SNC_ISC_LVL_OSC__M 0xF0
  456. #define EC_OC_REG_TMD_TOP_MODE__A 0x215001D
  457. #define EC_OC_REG_TMD_TOP_CNT__A 0x215001E
  458. #define EC_OC_REG_TMD_HIL_MAR__A 0x215001F
  459. #define EC_OC_REG_TMD_LOL_MAR__A 0x2150020
  460. #define EC_OC_REG_TMD_CUR_CNT__A 0x2150021
  461. #define EC_OC_REG_AVR_ASH_CNT__A 0x2150023
  462. #define EC_OC_REG_AVR_BSH_CNT__A 0x2150024
  463. #define EC_OC_REG_RCN_MODE__A 0x2150027
  464. #define EC_OC_REG_RCN_CRA_LOP__A 0x2150028
  465. #define EC_OC_REG_RCN_CRA_HIP__A 0x2150029
  466. #define EC_OC_REG_RCN_CST_LOP__A 0x215002A
  467. #define EC_OC_REG_RCN_CST_HIP__A 0x215002B
  468. #define EC_OC_REG_RCN_SET_LVL__A 0x215002C
  469. #define EC_OC_REG_RCN_GAI_LVL__A 0x215002D
  470. #define EC_OC_REG_RCN_CLP_LOP__A 0x2150032
  471. #define EC_OC_REG_RCN_CLP_HIP__A 0x2150033
  472. #define EC_OC_REG_RCN_MAP_LOP__A 0x2150034
  473. #define EC_OC_REG_RCN_MAP_HIP__A 0x2150035
  474. #define EC_OC_REG_OCR_MPG_UOS__A 0x2150036
  475. #define EC_OC_REG_OCR_MPG_UOS__M 0xFFF
  476. #define EC_OC_REG_OCR_MPG_UOS_INIT 0x0
  477. #define EC_OC_REG_OCR_MPG_USR_DAT__A 0x2150038
  478. #define EC_OC_REG_OCR_MON_UOS__A 0x2150039
  479. #define EC_OC_REG_OCR_MON_UOS_DAT_0_ENABLE 0x1
  480. #define EC_OC_REG_OCR_MON_UOS_DAT_1_ENABLE 0x2
  481. #define EC_OC_REG_OCR_MON_UOS_DAT_2_ENABLE 0x4
  482. #define EC_OC_REG_OCR_MON_UOS_DAT_3_ENABLE 0x8
  483. #define EC_OC_REG_OCR_MON_UOS_DAT_4_ENABLE 0x10
  484. #define EC_OC_REG_OCR_MON_UOS_DAT_5_ENABLE 0x20
  485. #define EC_OC_REG_OCR_MON_UOS_DAT_6_ENABLE 0x40
  486. #define EC_OC_REG_OCR_MON_UOS_DAT_7_ENABLE 0x80
  487. #define EC_OC_REG_OCR_MON_UOS_DAT_8_ENABLE 0x100
  488. #define EC_OC_REG_OCR_MON_UOS_DAT_9_ENABLE 0x200
  489. #define EC_OC_REG_OCR_MON_UOS_VAL_ENABLE 0x400
  490. #define EC_OC_REG_OCR_MON_UOS_CLK_ENABLE 0x800
  491. #define EC_OC_REG_OCR_MON_WRI__A 0x215003A
  492. #define EC_OC_REG_OCR_MON_WRI_INIT 0x0
  493. #define EC_OC_REG_IPR_INV_MPG__A 0x2150045
  494. #define CC_REG_OSC_MODE__A 0x2410010
  495. #define CC_REG_OSC_MODE_M20 0x1
  496. #define CC_REG_PLL_MODE__A 0x2410011
  497. #define CC_REG_PLL_MODE_BYPASS_PLL 0x1
  498. #define CC_REG_PLL_MODE_PUMP_CUR_12 0x14
  499. #define CC_REG_REF_DIVIDE__A 0x2410012
  500. #define CC_REG_PWD_MODE__A 0x2410015
  501. #define CC_REG_PWD_MODE_DOWN_PLL 0x2
  502. #define CC_REG_UPDATE__A 0x2410017
  503. #define CC_REG_UPDATE_KEY 0x3973
  504. #define CC_REG_JTAGID_L__A 0x2410019
  505. #define LC_COMM_EXEC__A 0x2800000
  506. #define LC_RA_RAM_IFINCR_NOM_L__A 0x282000C
  507. #define LC_RA_RAM_FILTER_SYM_SET__A 0x282001A
  508. #define LC_RA_RAM_FILTER_SYM_SET__PRE 0x3E8
  509. #define LC_RA_RAM_FILTER_CRMM_A__A 0x2820060
  510. #define LC_RA_RAM_FILTER_CRMM_A__PRE 0x4
  511. #define LC_RA_RAM_FILTER_CRMM_B__A 0x2820061
  512. #define LC_RA_RAM_FILTER_CRMM_B__PRE 0x1
  513. #define LC_RA_RAM_FILTER_SRMM_A__A 0x2820068
  514. #define LC_RA_RAM_FILTER_SRMM_A__PRE 0x4
  515. #define LC_RA_RAM_FILTER_SRMM_B__A 0x2820069
  516. #define LC_RA_RAM_FILTER_SRMM_B__PRE 0x1
  517. #define B_HI_COMM_EXEC__A 0x400000
  518. #define B_HI_COMM_MB__A 0x400002
  519. #define B_HI_CT_REG_COMM_STATE__A 0x410001
  520. #define B_HI_RA_RAM_SRV_RES__A 0x420031
  521. #define B_HI_RA_RAM_SRV_CMD__A 0x420032
  522. #define B_HI_RA_RAM_SRV_CMD_RESET 0x2
  523. #define B_HI_RA_RAM_SRV_CMD_CONFIG 0x3
  524. #define B_HI_RA_RAM_SRV_CMD_EXECUTE 0x6
  525. #define B_HI_RA_RAM_SRV_RST_KEY__A 0x420033
  526. #define B_HI_RA_RAM_SRV_RST_KEY_ACT 0x3973
  527. #define B_HI_RA_RAM_SRV_CFG_KEY__A 0x420033
  528. #define B_HI_RA_RAM_SRV_CFG_DIV__A 0x420034
  529. #define B_HI_RA_RAM_SRV_CFG_BDL__A 0x420035
  530. #define B_HI_RA_RAM_SRV_CFG_WUP__A 0x420036
  531. #define B_HI_RA_RAM_SRV_CFG_ACT__A 0x420037
  532. #define B_HI_RA_RAM_SRV_CFG_ACT_SLV0_ON 0x1
  533. #define B_HI_RA_RAM_SRV_CFG_ACT_BRD__M 0x4
  534. #define B_HI_RA_RAM_SRV_CFG_ACT_BRD_OFF 0x0
  535. #define B_HI_RA_RAM_SRV_CFG_ACT_BRD_ON 0x4
  536. #define B_HI_RA_RAM_SRV_CFG_ACT_PWD_EXE 0x8
  537. #define B_HI_RA_RAM_USR_BEGIN__A 0x420040
  538. #define B_HI_IF_RAM_TRP_BPT0__AX 0x430000
  539. #define B_HI_IF_RAM_USR_BEGIN__A 0x430200
  540. #define B_SC_COMM_EXEC__A 0x800000
  541. #define B_SC_COMM_EXEC_CTL_STOP 0x0
  542. #define B_SC_COMM_STATE__A 0x800001
  543. #define B_SC_RA_RAM_PARAM0__A 0x820040
  544. #define B_SC_RA_RAM_PARAM1__A 0x820041
  545. #define B_SC_RA_RAM_CMD_ADDR__A 0x820042
  546. #define B_SC_RA_RAM_CMD__A 0x820043
  547. #define B_SC_RA_RAM_CMD_PROC_START 0x1
  548. #define B_SC_RA_RAM_CMD_SET_PREF_PARAM 0x3
  549. #define B_SC_RA_RAM_CMD_GET_OP_PARAM 0x5
  550. #define B_SC_RA_RAM_SW_EVENT_RUN_NMASK__M 0x1
  551. #define B_SC_RA_RAM_LOCKTRACK_MIN 0x1
  552. #define B_SC_RA_RAM_OP_PARAM_MODE_2K 0x0
  553. #define B_SC_RA_RAM_OP_PARAM_MODE_8K 0x1
  554. #define B_SC_RA_RAM_OP_PARAM_GUARD_32 0x0
  555. #define B_SC_RA_RAM_OP_PARAM_GUARD_16 0x4
  556. #define B_SC_RA_RAM_OP_PARAM_GUARD_8 0x8
  557. #define B_SC_RA_RAM_OP_PARAM_GUARD_4 0xC
  558. #define B_SC_RA_RAM_OP_PARAM_CONST_QPSK 0x0
  559. #define B_SC_RA_RAM_OP_PARAM_CONST_QAM16 0x10
  560. #define B_SC_RA_RAM_OP_PARAM_CONST_QAM64 0x20
  561. #define B_SC_RA_RAM_OP_PARAM_HIER_NO 0x0
  562. #define B_SC_RA_RAM_OP_PARAM_HIER_A1 0x40
  563. #define B_SC_RA_RAM_OP_PARAM_HIER_A2 0x80
  564. #define B_SC_RA_RAM_OP_PARAM_HIER_A4 0xC0
  565. #define B_SC_RA_RAM_OP_PARAM_RATE_1_2 0x0
  566. #define B_SC_RA_RAM_OP_PARAM_RATE_2_3 0x200
  567. #define B_SC_RA_RAM_OP_PARAM_RATE_3_4 0x400
  568. #define B_SC_RA_RAM_OP_PARAM_RATE_5_6 0x600
  569. #define B_SC_RA_RAM_OP_PARAM_RATE_7_8 0x800
  570. #define B_SC_RA_RAM_OP_PARAM_PRIO_HI 0x0
  571. #define B_SC_RA_RAM_OP_PARAM_PRIO_LO 0x1000
  572. #define B_SC_RA_RAM_OP_AUTO_MODE__M 0x1
  573. #define B_SC_RA_RAM_OP_AUTO_GUARD__M 0x2
  574. #define B_SC_RA_RAM_OP_AUTO_CONST__M 0x4
  575. #define B_SC_RA_RAM_OP_AUTO_HIER__M 0x8
  576. #define B_SC_RA_RAM_OP_AUTO_RATE__M 0x10
  577. #define B_SC_RA_RAM_LOCK__A 0x82004B
  578. #define B_SC_RA_RAM_LOCK_DEMOD__M 0x1
  579. #define B_SC_RA_RAM_LOCK_FEC__M 0x2
  580. #define B_SC_RA_RAM_LOCK_MPEG__M 0x4
  581. #define B_SC_RA_RAM_BE_OPT_ENA__A 0x82004C
  582. #define B_SC_RA_RAM_BE_OPT_ENA_CP_OPT 0x1
  583. #define B_SC_RA_RAM_BE_OPT_DELAY__A 0x82004D
  584. #define B_SC_RA_RAM_CONFIG__A 0x820050
  585. #define B_SC_RA_RAM_CONFIG_FR_ENABLE__M 0x4
  586. #define B_SC_RA_RAM_CONFIG_FREQSCAN__M 0x10
  587. #define B_SC_RA_RAM_CONFIG_SLAVE__M 0x20
  588. #define B_SC_RA_RAM_CONFIG_DIV_BLANK_ENABLE__M 0x200
  589. #define B_SC_RA_RAM_CONFIG_DIV_ECHO_ENABLE__M 0x400
  590. #define B_SC_RA_RAM_CO_TD_CAL_2K__A 0x82005D
  591. #define B_SC_RA_RAM_CO_TD_CAL_8K__A 0x82005E
  592. #define B_SC_RA_RAM_IF_SAVE__AX 0x82008E
  593. #define B_SC_RA_RAM_DIVERSITY_DELAY_2K_32__A 0x820098
  594. #define B_SC_RA_RAM_DIVERSITY_DELAY_2K_16__A 0x820099
  595. #define B_SC_RA_RAM_DIVERSITY_DELAY_2K_8__A 0x82009A
  596. #define B_SC_RA_RAM_DIVERSITY_DELAY_2K_4__A 0x82009B
  597. #define B_SC_RA_RAM_DIVERSITY_DELAY_8K_32__A 0x82009C
  598. #define B_SC_RA_RAM_DIVERSITY_DELAY_8K_16__A 0x82009D
  599. #define B_SC_RA_RAM_DIVERSITY_DELAY_8K_8__A 0x82009E
  600. #define B_SC_RA_RAM_DIVERSITY_DELAY_8K_4__A 0x82009F
  601. #define B_SC_RA_RAM_IR_COARSE_2K_LENGTH__A 0x8200D1
  602. #define B_SC_RA_RAM_IR_COARSE_2K_LENGTH__PRE 0x9
  603. #define B_SC_RA_RAM_IR_COARSE_2K_FREQINC__A 0x8200D2
  604. #define B_SC_RA_RAM_IR_COARSE_2K_FREQINC__PRE 0x4
  605. #define B_SC_RA_RAM_IR_COARSE_2K_KAISINC__A 0x8200D3
  606. #define B_SC_RA_RAM_IR_COARSE_2K_KAISINC__PRE 0x100
  607. #define B_SC_RA_RAM_IR_COARSE_8K_LENGTH__A 0x8200D4
  608. #define B_SC_RA_RAM_IR_COARSE_8K_LENGTH__PRE 0x8
  609. #define B_SC_RA_RAM_IR_COARSE_8K_FREQINC__A 0x8200D5
  610. #define B_SC_RA_RAM_IR_COARSE_8K_FREQINC__PRE 0x8
  611. #define B_SC_RA_RAM_IR_COARSE_8K_KAISINC__A 0x8200D6
  612. #define B_SC_RA_RAM_IR_COARSE_8K_KAISINC__PRE 0x200
  613. #define B_SC_RA_RAM_IR_FINE_2K_LENGTH__A 0x8200D7
  614. #define B_SC_RA_RAM_IR_FINE_2K_LENGTH__PRE 0x9
  615. #define B_SC_RA_RAM_IR_FINE_2K_FREQINC__A 0x8200D8
  616. #define B_SC_RA_RAM_IR_FINE_2K_FREQINC__PRE 0x4
  617. #define B_SC_RA_RAM_IR_FINE_2K_KAISINC__A 0x8200D9
  618. #define B_SC_RA_RAM_IR_FINE_2K_KAISINC__PRE 0x100
  619. #define B_SC_RA_RAM_IR_FINE_8K_LENGTH__A 0x8200DA
  620. #define B_SC_RA_RAM_IR_FINE_8K_LENGTH__PRE 0xB
  621. #define B_SC_RA_RAM_IR_FINE_8K_FREQINC__A 0x8200DB
  622. #define B_SC_RA_RAM_IR_FINE_8K_FREQINC__PRE 0x1
  623. #define B_SC_RA_RAM_IR_FINE_8K_KAISINC__A 0x8200DC
  624. #define B_SC_RA_RAM_IR_FINE_8K_KAISINC__PRE 0x40
  625. #define B_SC_RA_RAM_ECHO_SHIFT_LIM__A 0x8200DD
  626. #define B_SC_RA_RAM_SAMPLE_RATE_COUNT__A 0x8200E8
  627. #define B_SC_RA_RAM_SAMPLE_RATE_STEP__A 0x8200E9
  628. #define B_SC_RA_RAM_BAND__A 0x8200EC
  629. #define B_SC_RA_RAM_LC_ABS_2K__A 0x8200F4
  630. #define B_SC_RA_RAM_LC_ABS_2K__PRE 0x1F
  631. #define B_SC_RA_RAM_LC_ABS_8K__A 0x8200F5
  632. #define B_SC_RA_RAM_LC_ABS_8K__PRE 0x1F
  633. #define B_SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE 0x100
  634. #define B_SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE 0x4
  635. #define B_SC_RA_RAM_EQ_IS_GAIN_QPSK_MAN__PRE 0x1E2
  636. #define B_SC_RA_RAM_EQ_IS_GAIN_QPSK_EXP__PRE 0x4
  637. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE 0x10D
  638. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE 0x5
  639. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_MAN__PRE 0x17D
  640. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_EXP__PRE 0x4
  641. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_MAN__PRE 0x133
  642. #define B_SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_EXP__PRE 0x5
  643. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE 0x114
  644. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE 0x5
  645. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_MAN__PRE 0x14A
  646. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_EXP__PRE 0x4
  647. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_MAN__PRE 0x1BB
  648. #define B_SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_EXP__PRE 0x4
  649. #define B_SC_RA_RAM_DRIVER_VERSION__AX 0x8201FE
  650. #define B_SC_RA_RAM_PROC_LOCKTRACK 0x0
  651. #define B_FE_COMM_EXEC__A 0xC00000
  652. #define B_FE_AD_REG_COMM_EXEC__A 0xC10000
  653. #define B_FE_AD_REG_FDB_IN__A 0xC10012
  654. #define B_FE_AD_REG_PD__A 0xC10013
  655. #define B_FE_AD_REG_INVEXT__A 0xC10014
  656. #define B_FE_AD_REG_CLKNEG__A 0xC10015
  657. #define B_FE_AG_REG_COMM_EXEC__A 0xC20000
  658. #define B_FE_AG_REG_AG_MODE_LOP__A 0xC20010
  659. #define B_FE_AG_REG_AG_MODE_LOP_MODE_4__M 0x10
  660. #define B_FE_AG_REG_AG_MODE_LOP_MODE_4_STATIC 0x0
  661. #define B_FE_AG_REG_AG_MODE_LOP_MODE_4_DYNAMIC 0x10
  662. #define B_FE_AG_REG_AG_MODE_LOP_MODE_5__M 0x20
  663. #define B_FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC 0x0
  664. #define B_FE_AG_REG_AG_MODE_LOP_MODE_C__M 0x1000
  665. #define B_FE_AG_REG_AG_MODE_LOP_MODE_C_STATIC 0x0
  666. #define B_FE_AG_REG_AG_MODE_LOP_MODE_C_DYNAMIC 0x1000
  667. #define B_FE_AG_REG_AG_MODE_LOP_MODE_E__M 0x4000
  668. #define B_FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC 0x0
  669. #define B_FE_AG_REG_AG_MODE_LOP_MODE_E_DYNAMIC 0x4000
  670. #define B_FE_AG_REG_AG_MODE_HIP__A 0xC20011
  671. #define B_FE_AG_REG_AG_MODE_HIP_MODE_J__M 0x8
  672. #define B_FE_AG_REG_AG_MODE_HIP_MODE_J_STATIC 0x0
  673. #define B_FE_AG_REG_AG_MODE_HIP_MODE_J_DYNAMIC 0x8
  674. #define B_FE_AG_REG_AG_PGA_MODE__A 0xC20012
  675. #define B_FE_AG_REG_AG_PGA_MODE_PFY_PCY_AFY_REN 0x0
  676. #define B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN 0x1
  677. #define B_FE_AG_REG_AG_AGC_SIO__A 0xC20013
  678. #define B_FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M 0x2
  679. #define B_FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT 0x0
  680. #define B_FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_INPUT 0x2
  681. #define B_FE_AG_REG_AG_PWD__A 0xC20015
  682. #define B_FE_AG_REG_AG_PWD_PWD_PD2__M 0x2
  683. #define B_FE_AG_REG_AG_PWD_PWD_PD2_DISABLE 0x0
  684. #define B_FE_AG_REG_AG_PWD_PWD_PD2_ENABLE 0x2
  685. #define B_FE_AG_REG_DCE_AUR_CNT__A 0xC20016
  686. #define B_FE_AG_REG_DCE_RUR_CNT__A 0xC20017
  687. #define B_FE_AG_REG_ACE_AUR_CNT__A 0xC2001A
  688. #define B_FE_AG_REG_ACE_RUR_CNT__A 0xC2001B
  689. #define B_FE_AG_REG_CDR_RUR_CNT__A 0xC20020
  690. #define B_FE_AG_REG_EGC_RUR_CNT__A 0xC20024
  691. #define B_FE_AG_REG_EGC_SET_LVL__A 0xC20025
  692. #define B_FE_AG_REG_EGC_SET_LVL__M 0x1FF
  693. #define B_FE_AG_REG_EGC_FLA_RGN__A 0xC20026
  694. #define B_FE_AG_REG_EGC_SLO_RGN__A 0xC20027
  695. #define B_FE_AG_REG_EGC_JMP_PSN__A 0xC20028
  696. #define B_FE_AG_REG_EGC_FLA_INC__A 0xC20029
  697. #define B_FE_AG_REG_EGC_FLA_DEC__A 0xC2002A
  698. #define B_FE_AG_REG_EGC_SLO_INC__A 0xC2002B
  699. #define B_FE_AG_REG_EGC_SLO_DEC__A 0xC2002C
  700. #define B_FE_AG_REG_EGC_FAS_INC__A 0xC2002D
  701. #define B_FE_AG_REG_EGC_FAS_DEC__A 0xC2002E
  702. #define B_FE_AG_REG_PM1_AGC_WRI__A 0xC20030
  703. #define B_FE_AG_REG_PM1_AGC_WRI__M 0x7FF
  704. #define B_FE_AG_REG_GC1_AGC_RIC__A 0xC20031
  705. #define B_FE_AG_REG_GC1_AGC_OFF__A 0xC20032
  706. #define B_FE_AG_REG_GC1_AGC_MAX__A 0xC20033
  707. #define B_FE_AG_REG_GC1_AGC_MIN__A 0xC20034
  708. #define B_FE_AG_REG_GC1_AGC_DAT__A 0xC20035
  709. #define B_FE_AG_REG_GC1_AGC_DAT__M 0x3FF
  710. #define B_FE_AG_REG_PM2_AGC_WRI__A 0xC20036
  711. #define B_FE_AG_REG_IND_WIN__A 0xC2003C
  712. #define B_FE_AG_REG_IND_THD_LOL__A 0xC2003D
  713. #define B_FE_AG_REG_IND_THD_HIL__A 0xC2003E
  714. #define B_FE_AG_REG_IND_DEL__A 0xC2003F
  715. #define B_FE_AG_REG_IND_PD1_WRI__A 0xC20040
  716. #define B_FE_AG_REG_PDA_AUR_CNT__A 0xC20041
  717. #define B_FE_AG_REG_PDA_RUR_CNT__A 0xC20042
  718. #define B_FE_AG_REG_PDA_AVE_DAT__A 0xC20043
  719. #define B_FE_AG_REG_PDC_RUR_CNT__A 0xC20044
  720. #define B_FE_AG_REG_PDC_SET_LVL__A 0xC20045
  721. #define B_FE_AG_REG_PDC_FLA_RGN__A 0xC20046
  722. #define B_FE_AG_REG_PDC_JMP_PSN__A 0xC20047
  723. #define B_FE_AG_REG_PDC_FLA_STP__A 0xC20048
  724. #define B_FE_AG_REG_PDC_SLO_STP__A 0xC20049
  725. #define B_FE_AG_REG_PDC_PD2_WRI__A 0xC2004A
  726. #define B_FE_AG_REG_PDC_MAP_DAT__A 0xC2004B
  727. #define B_FE_AG_REG_PDC_MAX__A 0xC2004C
  728. #define B_FE_AG_REG_TGA_AUR_CNT__A 0xC2004D
  729. #define B_FE_AG_REG_TGA_RUR_CNT__A 0xC2004E
  730. #define B_FE_AG_REG_TGA_AVE_DAT__A 0xC2004F
  731. #define B_FE_AG_REG_TGC_RUR_CNT__A 0xC20050
  732. #define B_FE_AG_REG_TGC_SET_LVL__A 0xC20051
  733. #define B_FE_AG_REG_TGC_SET_LVL__M 0x3F
  734. #define B_FE_AG_REG_TGC_FLA_RGN__A 0xC20052
  735. #define B_FE_AG_REG_TGC_JMP_PSN__A 0xC20053
  736. #define B_FE_AG_REG_TGC_FLA_STP__A 0xC20054
  737. #define B_FE_AG_REG_TGC_SLO_STP__A 0xC20055
  738. #define B_FE_AG_REG_TGC_MAP_DAT__A 0xC20056
  739. #define B_FE_AG_REG_FGM_WRI__A 0xC20061
  740. #define B_FE_AG_REG_BGC_FGC_WRI__A 0xC20068
  741. #define B_FE_AG_REG_BGC_CGC_WRI__A 0xC20069
  742. #define B_FE_FS_REG_COMM_EXEC__A 0xC30000
  743. #define B_FE_FS_REG_ADD_INC_LOP__A 0xC30010
  744. #define B_FE_FD_REG_COMM_EXEC__A 0xC40000
  745. #define B_FE_FD_REG_SCL__A 0xC40010
  746. #define B_FE_FD_REG_MAX_LEV__A 0xC40011
  747. #define B_FE_FD_REG_NR__A 0xC40012
  748. #define B_FE_FD_REG_MEAS_VAL__A 0xC40014
  749. #define B_FE_IF_REG_COMM_EXEC__A 0xC50000
  750. #define B_FE_IF_REG_INCR0__A 0xC50010
  751. #define B_FE_IF_REG_INCR0__W 16
  752. #define B_FE_IF_REG_INCR0__M 0xFFFF
  753. #define B_FE_IF_REG_INCR1__A 0xC50011
  754. #define B_FE_IF_REG_INCR1__M 0xFF
  755. #define B_FE_CF_REG_COMM_EXEC__A 0xC60000
  756. #define B_FE_CF_REG_SCL__A 0xC60010
  757. #define B_FE_CF_REG_MAX_LEV__A 0xC60011
  758. #define B_FE_CF_REG_NR__A 0xC60012
  759. #define B_FE_CF_REG_IMP_VAL__A 0xC60013
  760. #define B_FE_CF_REG_MEAS_VAL__A 0xC60014
  761. #define B_FE_CU_REG_COMM_EXEC__A 0xC70000
  762. #define B_FE_CU_REG_FRM_CNT_RST__A 0xC70011
  763. #define B_FE_CU_REG_FRM_CNT_STR__A 0xC70012
  764. #define B_FE_CU_REG_CTR_NFC_ICR__A 0xC70020
  765. #define B_FE_CU_REG_CTR_NFC_OCR__A 0xC70021
  766. #define B_FE_CU_REG_DIV_NFC_CLP__A 0xC70027
  767. #define B_FT_COMM_EXEC__A 0x1000000
  768. #define B_FT_REG_COMM_EXEC__A 0x1010000
  769. #define B_CP_COMM_EXEC__A 0x1400000
  770. #define B_CP_REG_COMM_EXEC__A 0x1410000
  771. #define B_CP_REG_INTERVAL__A 0x1410011
  772. #define B_CP_REG_BR_SPL_OFFSET__A 0x1410023
  773. #define B_CP_REG_BR_STR_DEL__A 0x1410024
  774. #define B_CP_REG_RT_ANG_INC0__A 0x1410030
  775. #define B_CP_REG_RT_ANG_INC1__A 0x1410031
  776. #define B_CP_REG_RT_DETECT_TRH__A 0x1410033
  777. #define B_CP_REG_AC_NEXP_OFFS__A 0x1410040
  778. #define B_CP_REG_AC_AVER_POW__A 0x1410041
  779. #define B_CP_REG_AC_MAX_POW__A 0x1410042
  780. #define B_CP_REG_AC_WEIGHT_MAN__A 0x1410043
  781. #define B_CP_REG_AC_WEIGHT_EXP__A 0x1410044
  782. #define B_CP_REG_AC_AMP_MODE__A 0x1410047
  783. #define B_CP_REG_AC_AMP_FIX__A 0x1410048
  784. #define B_CP_REG_AC_ANG_MODE__A 0x141004A
  785. #define B_CE_COMM_EXEC__A 0x1800000
  786. #define B_CE_REG_COMM_EXEC__A 0x1810000
  787. #define B_CE_REG_TAPSET__A 0x1810011
  788. #define B_CE_REG_AVG_POW__A 0x1810012
  789. #define B_CE_REG_MAX_POW__A 0x1810013
  790. #define B_CE_REG_ATT__A 0x1810014
  791. #define B_CE_REG_NRED__A 0x1810015
  792. #define B_CE_REG_NE_ERR_SELECT__A 0x1810043
  793. #define B_CE_REG_NE_TD_CAL__A 0x1810044
  794. #define B_CE_REG_NE_MIXAVG__A 0x1810046
  795. #define B_CE_REG_NE_NUPD_OFS__A 0x1810047
  796. #define B_CE_REG_PE_NEXP_OFFS__A 0x1810050
  797. #define B_CE_REG_PE_TIMESHIFT__A 0x1810051
  798. #define B_CE_REG_TP_A0_TAP_NEW__A 0x1810064
  799. #define B_CE_REG_TP_A0_TAP_NEW_VALID__A 0x1810065
  800. #define B_CE_REG_TP_A0_MU_LMS_STEP__A 0x1810066
  801. #define B_CE_REG_TP_A1_TAP_NEW__A 0x1810068
  802. #define B_CE_REG_TP_A1_TAP_NEW_VALID__A 0x1810069
  803. #define B_CE_REG_TP_A1_MU_LMS_STEP__A 0x181006A
  804. #define B_CE_REG_TI_PHN_ENABLE__A 0x1810073
  805. #define B_CE_REG_FI_SHT_INCR__A 0x1810090
  806. #define B_CE_REG_FI_EXP_NORM__A 0x1810091
  807. #define B_CE_REG_IR_INPUTSEL__A 0x18100A0
  808. #define B_CE_REG_IR_STARTPOS__A 0x18100A1
  809. #define B_CE_REG_IR_NEXP_THRES__A 0x18100A2
  810. #define B_CE_REG_FR_TREAL00__A 0x1820010
  811. #define B_CE_REG_FR_TIMAG00__A 0x1820011
  812. #define B_CE_REG_FR_TREAL01__A 0x1820012
  813. #define B_CE_REG_FR_TIMAG01__A 0x1820013
  814. #define B_CE_REG_FR_TREAL02__A 0x1820014
  815. #define B_CE_REG_FR_TIMAG02__A 0x1820015
  816. #define B_CE_REG_FR_TREAL03__A 0x1820016
  817. #define B_CE_REG_FR_TIMAG03__A 0x1820017
  818. #define B_CE_REG_FR_TREAL04__A 0x1820018
  819. #define B_CE_REG_FR_TIMAG04__A 0x1820019
  820. #define B_CE_REG_FR_TREAL05__A 0x182001A
  821. #define B_CE_REG_FR_TIMAG05__A 0x182001B
  822. #define B_CE_REG_FR_TREAL06__A 0x182001C
  823. #define B_CE_REG_FR_TIMAG06__A 0x182001D
  824. #define B_CE_REG_FR_TREAL07__A 0x182001E
  825. #define B_CE_REG_FR_TIMAG07__A 0x182001F
  826. #define B_CE_REG_FR_TREAL08__A 0x1820020
  827. #define B_CE_REG_FR_TIMAG08__A 0x1820021
  828. #define B_CE_REG_FR_TREAL09__A 0x1820022
  829. #define B_CE_REG_FR_TIMAG09__A 0x1820023
  830. #define B_CE_REG_FR_TREAL10__A 0x1820024
  831. #define B_CE_REG_FR_TIMAG10__A 0x1820025
  832. #define B_CE_REG_FR_TREAL11__A 0x1820026
  833. #define B_CE_REG_FR_TIMAG11__A 0x1820027
  834. #define B_CE_REG_FR_MID_TAP__A 0x1820028
  835. #define B_CE_REG_FR_SQS_G00__A 0x1820029
  836. #define B_CE_REG_FR_SQS_G01__A 0x182002A
  837. #define B_CE_REG_FR_SQS_G02__A 0x182002B
  838. #define B_CE_REG_FR_SQS_G03__A 0x182002C
  839. #define B_CE_REG_FR_SQS_G04__A 0x182002D
  840. #define B_CE_REG_FR_SQS_G05__A 0x182002E
  841. #define B_CE_REG_FR_SQS_G06__A 0x182002F
  842. #define B_CE_REG_FR_SQS_G07__A 0x1820030
  843. #define B_CE_REG_FR_SQS_G08__A 0x1820031
  844. #define B_CE_REG_FR_SQS_G09__A 0x1820032
  845. #define B_CE_REG_FR_SQS_G10__A 0x1820033
  846. #define B_CE_REG_FR_SQS_G11__A 0x1820034
  847. #define B_CE_REG_FR_SQS_G12__A 0x1820035
  848. #define B_CE_REG_FR_RIO_G00__A 0x1820036
  849. #define B_CE_REG_FR_RIO_G01__A 0x1820037
  850. #define B_CE_REG_FR_RIO_G02__A 0x1820038
  851. #define B_CE_REG_FR_RIO_G03__A 0x1820039
  852. #define B_CE_REG_FR_RIO_G04__A 0x182003A
  853. #define B_CE_REG_FR_RIO_G05__A 0x182003B
  854. #define B_CE_REG_FR_RIO_G06__A 0x182003C
  855. #define B_CE_REG_FR_RIO_G07__A 0x182003D
  856. #define B_CE_REG_FR_RIO_G08__A 0x182003E
  857. #define B_CE_REG_FR_RIO_G09__A 0x182003F
  858. #define B_CE_REG_FR_RIO_G10__A 0x1820040
  859. #define B_CE_REG_FR_MODE__A 0x1820041
  860. #define B_CE_REG_FR_SQS_TRH__A 0x1820042
  861. #define B_CE_REG_FR_RIO_GAIN__A 0x1820043
  862. #define B_CE_REG_FR_BYPASS__A 0x1820044
  863. #define B_CE_REG_FR_PM_SET__A 0x1820045
  864. #define B_CE_REG_FR_ERR_SH__A 0x1820046
  865. #define B_CE_REG_FR_MAN_SH__A 0x1820047
  866. #define B_CE_REG_FR_TAP_SH__A 0x1820048
  867. #define B_EQ_COMM_EXEC__A 0x1C00000
  868. #define B_EQ_REG_COMM_EXEC__A 0x1C10000
  869. #define B_EQ_REG_COMM_MB__A 0x1C10002
  870. #define B_EQ_REG_IS_GAIN_MAN__A 0x1C10015
  871. #define B_EQ_REG_IS_GAIN_EXP__A 0x1C10016
  872. #define B_EQ_REG_IS_CLIP_EXP__A 0x1C10017
  873. #define B_EQ_REG_SN_CEGAIN__A 0x1C1002A
  874. #define B_EQ_REG_SN_OFFSET__A 0x1C1002B
  875. #define B_EQ_REG_RC_SEL_CAR__A 0x1C10032
  876. #define B_EQ_REG_RC_SEL_CAR_INIT 0x2
  877. #define B_EQ_REG_RC_SEL_CAR_DIV_ON 0x1
  878. #define B_EQ_REG_RC_SEL_CAR_PASS_A_CC 0x0
  879. #define B_EQ_REG_RC_SEL_CAR_PASS_B_CE 0x2
  880. #define B_EQ_REG_RC_SEL_CAR_LOCAL_A_CC 0x0
  881. #define B_EQ_REG_RC_SEL_CAR_LOCAL_B_CE 0x8
  882. #define B_EQ_REG_RC_SEL_CAR_MEAS_A_CC 0x0
  883. #define B_EQ_REG_RC_SEL_CAR_MEAS_B_CE 0x20
  884. #define B_EQ_REG_RC_SEL_CAR_FFTMODE__M 0x80
  885. #define B_EQ_REG_OT_CONST__A 0x1C10046
  886. #define B_EQ_REG_OT_ALPHA__A 0x1C10047
  887. #define B_EQ_REG_OT_QNT_THRES0__A 0x1C10048
  888. #define B_EQ_REG_OT_QNT_THRES1__A 0x1C10049
  889. #define B_EQ_REG_OT_CSI_STEP__A 0x1C1004A
  890. #define B_EQ_REG_OT_CSI_OFFSET__A 0x1C1004B
  891. #define B_EQ_REG_TD_REQ_SMB_CNT__A 0x1C10061
  892. #define B_EQ_REG_TD_TPS_PWR_OFS__A 0x1C10062
  893. #define B_EC_SB_REG_COMM_EXEC__A 0x2010000
  894. #define B_EC_SB_REG_TR_MODE__A 0x2010010
  895. #define B_EC_SB_REG_TR_MODE_8K 0x0
  896. #define B_EC_SB_REG_TR_MODE_2K 0x1
  897. #define B_EC_SB_REG_CONST__A 0x2010011
  898. #define B_EC_SB_REG_CONST_QPSK 0x0
  899. #define B_EC_SB_REG_CONST_16QAM 0x1
  900. #define B_EC_SB_REG_CONST_64QAM 0x2
  901. #define B_EC_SB_REG_ALPHA__A 0x2010012
  902. #define B_EC_SB_REG_PRIOR__A 0x2010013
  903. #define B_EC_SB_REG_PRIOR_HI 0x0
  904. #define B_EC_SB_REG_PRIOR_LO 0x1
  905. #define B_EC_SB_REG_CSI_HI__A 0x2010014
  906. #define B_EC_SB_REG_CSI_LO__A 0x2010015
  907. #define B_EC_SB_REG_SMB_TGL__A 0x2010016
  908. #define B_EC_SB_REG_SNR_HI__A 0x2010017
  909. #define B_EC_SB_REG_SNR_MID__A 0x2010018
  910. #define B_EC_SB_REG_SNR_LO__A 0x2010019
  911. #define B_EC_SB_REG_SCALE_MSB__A 0x201001A
  912. #define B_EC_SB_REG_SCALE_BIT2__A 0x201001B
  913. #define B_EC_SB_REG_SCALE_LSB__A 0x201001C
  914. #define B_EC_SB_REG_CSI_OFS0__A 0x201001D
  915. #define B_EC_SB_REG_CSI_OFS1__A 0x201001E
  916. #define B_EC_SB_REG_CSI_OFS2__A 0x201001F
  917. #define B_EC_VD_REG_COMM_EXEC__A 0x2090000
  918. #define B_EC_VD_REG_FORCE__A 0x2090010
  919. #define B_EC_VD_REG_SET_CODERATE__A 0x2090011
  920. #define B_EC_VD_REG_SET_CODERATE_C1_2 0x0
  921. #define B_EC_VD_REG_SET_CODERATE_C2_3 0x1
  922. #define B_EC_VD_REG_SET_CODERATE_C3_4 0x2
  923. #define B_EC_VD_REG_SET_CODERATE_C5_6 0x3
  924. #define B_EC_VD_REG_SET_CODERATE_C7_8 0x4
  925. #define B_EC_VD_REG_REQ_SMB_CNT__A 0x2090012
  926. #define B_EC_VD_REG_RLK_ENA__A 0x2090014
  927. #define B_EC_OD_REG_COMM_EXEC__A 0x2110000
  928. #define B_EC_OD_REG_SYNC__A 0x2110664
  929. #define B_EC_OD_DEINT_RAM__A 0x2120000
  930. #define B_EC_RS_REG_COMM_EXEC__A 0x2130000
  931. #define B_EC_RS_REG_REQ_PCK_CNT__A 0x2130010
  932. #define B_EC_RS_REG_VAL__A 0x2130011
  933. #define B_EC_RS_REG_VAL_PCK 0x1
  934. #define B_EC_RS_EC_RAM__A 0x2140000
  935. #define B_EC_OC_REG_COMM_EXEC__A 0x2150000
  936. #define B_EC_OC_REG_COMM_EXEC_CTL_ACTIVE 0x1
  937. #define B_EC_OC_REG_COMM_EXEC_CTL_HOLD 0x2
  938. #define B_EC_OC_REG_COMM_INT_STA__A 0x2150007
  939. #define B_EC_OC_REG_OC_MODE_LOP__A 0x2150010
  940. #define B_EC_OC_REG_OC_MODE_LOP_PAR_ENA__M 0x1
  941. #define B_EC_OC_REG_OC_MODE_LOP_PAR_ENA_ENABLE 0x0
  942. #define B_EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE 0x1
  943. #define B_EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC__M 0x4
  944. #define B_EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC_STATIC 0x0
  945. #define B_EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE__M 0x80
  946. #define B_EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE_SERIAL 0x80
  947. #define B_EC_OC_REG_OC_MODE_HIP__A 0x2150011
  948. #define B_EC_OC_REG_OC_MODE_HIP_MPG_BUS_SRC_MONITOR 0x10
  949. #define B_EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M 0x200
  950. #define B_EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_DISABLE 0x0
  951. #define B_EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_ENABLE 0x200
  952. #define B_EC_OC_REG_OC_MPG_SIO__A 0x2150012
  953. #define B_EC_OC_REG_OC_MPG_SIO__M 0xFFF
  954. #define B_EC_OC_REG_DTO_INC_LOP__A 0x2150014
  955. #define B_EC_OC_REG_DTO_INC_HIP__A 0x2150015
  956. #define B_EC_OC_REG_SNC_ISC_LVL__A 0x2150016
  957. #define B_EC_OC_REG_SNC_ISC_LVL_OSC__M 0xF0
  958. #define B_EC_OC_REG_TMD_TOP_MODE__A 0x215001D
  959. #define B_EC_OC_REG_TMD_TOP_CNT__A 0x215001E
  960. #define B_EC_OC_REG_TMD_HIL_MAR__A 0x215001F
  961. #define B_EC_OC_REG_TMD_LOL_MAR__A 0x2150020
  962. #define B_EC_OC_REG_TMD_CUR_CNT__A 0x2150021
  963. #define B_EC_OC_REG_AVR_ASH_CNT__A 0x2150023
  964. #define B_EC_OC_REG_AVR_BSH_CNT__A 0x2150024
  965. #define B_EC_OC_REG_RCN_MODE__A 0x2150027
  966. #define B_EC_OC_REG_RCN_CRA_LOP__A 0x2150028
  967. #define B_EC_OC_REG_RCN_CRA_HIP__A 0x2150029
  968. #define B_EC_OC_REG_RCN_CST_LOP__A 0x215002A
  969. #define B_EC_OC_REG_RCN_CST_HIP__A 0x215002B
  970. #define B_EC_OC_REG_RCN_SET_LVL__A 0x215002C
  971. #define B_EC_OC_REG_RCN_GAI_LVL__A 0x215002D
  972. #define B_EC_OC_REG_RCN_CLP_LOP__A 0x2150032
  973. #define B_EC_OC_REG_RCN_CLP_HIP__A 0x2150033
  974. #define B_EC_OC_REG_RCN_MAP_LOP__A 0x2150034
  975. #define B_EC_OC_REG_RCN_MAP_HIP__A 0x2150035
  976. #define B_EC_OC_REG_OCR_MPG_UOS__A 0x2150036
  977. #define B_EC_OC_REG_OCR_MPG_UOS__M 0xFFF
  978. #define B_EC_OC_REG_OCR_MPG_UOS_INIT 0x0
  979. #define B_EC_OC_REG_OCR_MPG_USR_DAT__A 0x2150038
  980. #define B_EC_OC_REG_IPR_INV_MPG__A 0x2150045
  981. #define B_EC_OC_REG_DTO_CLKMODE__A 0x2150047
  982. #define B_EC_OC_REG_DTO_PER__A 0x2150048
  983. #define B_EC_OC_REG_DTO_BUR__A 0x2150049
  984. #define B_EC_OC_REG_RCR_CLKMODE__A 0x215004A
  985. #define B_CC_REG_OSC_MODE__A 0x2410010
  986. #define B_CC_REG_OSC_MODE_M20 0x1
  987. #define B_CC_REG_PLL_MODE__A 0x2410011
  988. #define B_CC_REG_PLL_MODE_BYPASS_PLL 0x1
  989. #define B_CC_REG_PLL_MODE_PUMP_CUR_12 0x14
  990. #define B_CC_REG_REF_DIVIDE__A 0x2410012
  991. #define B_CC_REG_PWD_MODE__A 0x2410015
  992. #define B_CC_REG_PWD_MODE_DOWN_PLL 0x2
  993. #define B_CC_REG_UPDATE__A 0x2410017
  994. #define B_CC_REG_UPDATE_KEY 0x3973
  995. #define B_CC_REG_JTAGID_L__A 0x2410019
  996. #define B_CC_REG_DIVERSITY__A 0x241001B
  997. #define B_LC_COMM_EXEC__A 0x2800000
  998. #define B_LC_RA_RAM_IFINCR_NOM_L__A 0x282000C
  999. #define B_LC_RA_RAM_FILTER_SYM_SET__A 0x282001A
  1000. #define B_LC_RA_RAM_FILTER_SYM_SET__PRE 0x3E8
  1001. #define B_LC_RA_RAM_FILTER_CRMM_A__A 0x2820060
  1002. #define B_LC_RA_RAM_FILTER_CRMM_A__PRE 0x4
  1003. #define B_LC_RA_RAM_FILTER_CRMM_B__A 0x2820061
  1004. #define B_LC_RA_RAM_FILTER_CRMM_B__PRE 0x1
  1005. #define B_LC_RA_RAM_FILTER_SRMM_A__A 0x2820068
  1006. #define B_LC_RA_RAM_FILTER_SRMM_A__PRE 0x4
  1007. #define B_LC_RA_RAM_FILTER_SRMM_B__A 0x2820069
  1008. #define B_LC_RA_RAM_FILTER_SRMM_B__PRE 0x1
  1009. #endif