sata_inic162x.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /*
  2. * sata_inic162x.c - Driver for Initio 162x SATA controllers
  3. *
  4. * Copyright 2006 SUSE Linux Products GmbH
  5. * Copyright 2006 Tejun Heo <teheo@novell.com>
  6. *
  7. * This file is released under GPL v2.
  8. *
  9. * This controller is eccentric and easily locks up if something isn't
  10. * right. Documentation is available at initio's website but it only
  11. * documents registers (not programming model).
  12. *
  13. * This driver has interesting history. The first version was written
  14. * from the documentation and a 2.4 IDE driver posted on a Taiwan
  15. * company, which didn't use any IDMA features and couldn't handle
  16. * LBA48. The resulting driver couldn't handle LBA48 devices either
  17. * making it pretty useless.
  18. *
  19. * After a while, initio picked the driver up, renamed it to
  20. * sata_initio162x, updated it to use IDMA for ATA DMA commands and
  21. * posted it on their website. It only used ATA_PROT_DMA for IDMA and
  22. * attaching both devices and issuing IDMA and !IDMA commands
  23. * simultaneously broke it due to PIRQ masking interaction but it did
  24. * show how to use the IDMA (ADMA + some initio specific twists)
  25. * engine.
  26. *
  27. * Then, I picked up their changes again and here's the usable driver
  28. * which uses IDMA for everything. Everything works now including
  29. * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
  30. * issues tho. Result Tf is not resported properly, NCQ isn't
  31. * supported yet and CD/DVD writing works with DMA assisted PIO
  32. * protocol (which, for native SATA devices, shouldn't cause any
  33. * noticeable difference).
  34. *
  35. * Anyways, so, here's finally a working driver for inic162x. Enjoy!
  36. *
  37. * initio: If you guys wanna improve the driver regarding result TF
  38. * access and other stuff, please feel free to contact me. I'll be
  39. * happy to assist.
  40. */
  41. #include <linux/gfp.h>
  42. #include <linux/kernel.h>
  43. #include <linux/module.h>
  44. #include <linux/pci.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #include <linux/blkdev.h>
  48. #include <scsi/scsi_device.h>
  49. #define DRV_NAME "sata_inic162x"
  50. #define DRV_VERSION "0.4"
  51. enum {
  52. MMIO_BAR_PCI = 5,
  53. MMIO_BAR_CARDBUS = 1,
  54. NR_PORTS = 2,
  55. IDMA_CPB_TBL_SIZE = 4 * 32,
  56. INIC_DMA_BOUNDARY = 0xffffff,
  57. HOST_ACTRL = 0x08,
  58. HOST_CTL = 0x7c,
  59. HOST_STAT = 0x7e,
  60. HOST_IRQ_STAT = 0xbc,
  61. HOST_IRQ_MASK = 0xbe,
  62. PORT_SIZE = 0x40,
  63. /* registers for ATA TF operation */
  64. PORT_TF_DATA = 0x00,
  65. PORT_TF_FEATURE = 0x01,
  66. PORT_TF_NSECT = 0x02,
  67. PORT_TF_LBAL = 0x03,
  68. PORT_TF_LBAM = 0x04,
  69. PORT_TF_LBAH = 0x05,
  70. PORT_TF_DEVICE = 0x06,
  71. PORT_TF_COMMAND = 0x07,
  72. PORT_TF_ALT_STAT = 0x08,
  73. PORT_IRQ_STAT = 0x09,
  74. PORT_IRQ_MASK = 0x0a,
  75. PORT_PRD_CTL = 0x0b,
  76. PORT_PRD_ADDR = 0x0c,
  77. PORT_PRD_XFERLEN = 0x10,
  78. PORT_CPB_CPBLAR = 0x18,
  79. PORT_CPB_PTQFIFO = 0x1c,
  80. /* IDMA register */
  81. PORT_IDMA_CTL = 0x14,
  82. PORT_IDMA_STAT = 0x16,
  83. PORT_RPQ_FIFO = 0x1e,
  84. PORT_RPQ_CNT = 0x1f,
  85. PORT_SCR = 0x20,
  86. /* HOST_CTL bits */
  87. HCTL_LEDEN = (1 << 3), /* enable LED operation */
  88. HCTL_IRQOFF = (1 << 8), /* global IRQ off */
  89. HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
  90. HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
  91. HCTL_PWRDWN = (1 << 12), /* power down PHYs */
  92. HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
  93. HCTL_RPGSEL = (1 << 15), /* register page select */
  94. HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
  95. HCTL_RPGSEL,
  96. /* HOST_IRQ_(STAT|MASK) bits */
  97. HIRQ_PORT0 = (1 << 0),
  98. HIRQ_PORT1 = (1 << 1),
  99. HIRQ_SOFT = (1 << 14),
  100. HIRQ_GLOBAL = (1 << 15), /* STAT only */
  101. /* PORT_IRQ_(STAT|MASK) bits */
  102. PIRQ_OFFLINE = (1 << 0), /* device unplugged */
  103. PIRQ_ONLINE = (1 << 1), /* device plugged */
  104. PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
  105. PIRQ_FATAL = (1 << 3), /* fatal error */
  106. PIRQ_ATA = (1 << 4), /* ATA interrupt */
  107. PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
  108. PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
  109. PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
  110. PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
  111. PIRQ_MASK_FREEZE = 0xff,
  112. /* PORT_PRD_CTL bits */
  113. PRD_CTL_START = (1 << 0),
  114. PRD_CTL_WR = (1 << 3),
  115. PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
  116. /* PORT_IDMA_CTL bits */
  117. IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
  118. IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
  119. IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
  120. IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
  121. /* PORT_IDMA_STAT bits */
  122. IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
  123. IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
  124. IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
  125. IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
  126. IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
  127. IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
  128. IDMA_STAT_DONE = (1 << 7), /* ADMA done */
  129. IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
  130. /* CPB Control Flags*/
  131. CPB_CTL_VALID = (1 << 0), /* CPB valid */
  132. CPB_CTL_QUEUED = (1 << 1), /* queued command */
  133. CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
  134. CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
  135. CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
  136. /* CPB Response Flags */
  137. CPB_RESP_DONE = (1 << 0), /* ATA command complete */
  138. CPB_RESP_REL = (1 << 1), /* ATA release */
  139. CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
  140. CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
  141. CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
  142. CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
  143. CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
  144. CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
  145. /* PRD Control Flags */
  146. PRD_DRAIN = (1 << 1), /* ignore data excess */
  147. PRD_CDB = (1 << 2), /* atapi packet command pointer */
  148. PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
  149. PRD_DMA = (1 << 4), /* data transfer method */
  150. PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
  151. PRD_IOM = (1 << 6), /* io/memory transfer */
  152. PRD_END = (1 << 7), /* APRD chain end */
  153. };
  154. /* Comman Parameter Block */
  155. struct inic_cpb {
  156. u8 resp_flags; /* Response Flags */
  157. u8 error; /* ATA Error */
  158. u8 status; /* ATA Status */
  159. u8 ctl_flags; /* Control Flags */
  160. __le32 len; /* Total Transfer Length */
  161. __le32 prd; /* First PRD pointer */
  162. u8 rsvd[4];
  163. /* 16 bytes */
  164. u8 feature; /* ATA Feature */
  165. u8 hob_feature; /* ATA Ex. Feature */
  166. u8 device; /* ATA Device/Head */
  167. u8 mirctl; /* Mirror Control */
  168. u8 nsect; /* ATA Sector Count */
  169. u8 hob_nsect; /* ATA Ex. Sector Count */
  170. u8 lbal; /* ATA Sector Number */
  171. u8 hob_lbal; /* ATA Ex. Sector Number */
  172. u8 lbam; /* ATA Cylinder Low */
  173. u8 hob_lbam; /* ATA Ex. Cylinder Low */
  174. u8 lbah; /* ATA Cylinder High */
  175. u8 hob_lbah; /* ATA Ex. Cylinder High */
  176. u8 command; /* ATA Command */
  177. u8 ctl; /* ATA Control */
  178. u8 slave_error; /* Slave ATA Error */
  179. u8 slave_status; /* Slave ATA Status */
  180. /* 32 bytes */
  181. } __packed;
  182. /* Physical Region Descriptor */
  183. struct inic_prd {
  184. __le32 mad; /* Physical Memory Address */
  185. __le16 len; /* Transfer Length */
  186. u8 rsvd;
  187. u8 flags; /* Control Flags */
  188. } __packed;
  189. struct inic_pkt {
  190. struct inic_cpb cpb;
  191. struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
  192. u8 cdb[ATAPI_CDB_LEN];
  193. } __packed;
  194. struct inic_host_priv {
  195. void __iomem *mmio_base;
  196. u16 cached_hctl;
  197. };
  198. struct inic_port_priv {
  199. struct inic_pkt *pkt;
  200. dma_addr_t pkt_dma;
  201. u32 *cpb_tbl;
  202. dma_addr_t cpb_tbl_dma;
  203. };
  204. static struct scsi_host_template inic_sht = {
  205. ATA_BASE_SHT(DRV_NAME),
  206. .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
  207. .dma_boundary = INIC_DMA_BOUNDARY,
  208. };
  209. static const int scr_map[] = {
  210. [SCR_STATUS] = 0,
  211. [SCR_ERROR] = 1,
  212. [SCR_CONTROL] = 2,
  213. };
  214. static void __iomem *inic_port_base(struct ata_port *ap)
  215. {
  216. struct inic_host_priv *hpriv = ap->host->private_data;
  217. return hpriv->mmio_base + ap->port_no * PORT_SIZE;
  218. }
  219. static void inic_reset_port(void __iomem *port_base)
  220. {
  221. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  222. /* stop IDMA engine */
  223. readw(idma_ctl); /* flush */
  224. msleep(1);
  225. /* mask IRQ and assert reset */
  226. writew(IDMA_CTL_RST_IDMA, idma_ctl);
  227. readw(idma_ctl); /* flush */
  228. msleep(1);
  229. /* release reset */
  230. writew(0, idma_ctl);
  231. /* clear irq */
  232. writeb(0xff, port_base + PORT_IRQ_STAT);
  233. }
  234. static int inic_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  235. {
  236. void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
  237. void __iomem *addr;
  238. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  239. return -EINVAL;
  240. addr = scr_addr + scr_map[sc_reg] * 4;
  241. *val = readl(scr_addr + scr_map[sc_reg] * 4);
  242. /* this controller has stuck DIAG.N, ignore it */
  243. if (sc_reg == SCR_ERROR)
  244. *val &= ~SERR_PHYRDY_CHG;
  245. return 0;
  246. }
  247. static int inic_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  248. {
  249. void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
  250. if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
  251. return -EINVAL;
  252. writel(val, scr_addr + scr_map[sc_reg] * 4);
  253. return 0;
  254. }
  255. static void inic_stop_idma(struct ata_port *ap)
  256. {
  257. void __iomem *port_base = inic_port_base(ap);
  258. readb(port_base + PORT_RPQ_FIFO);
  259. readb(port_base + PORT_RPQ_CNT);
  260. writew(0, port_base + PORT_IDMA_CTL);
  261. }
  262. static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
  263. {
  264. struct ata_eh_info *ehi = &ap->link.eh_info;
  265. struct inic_port_priv *pp = ap->private_data;
  266. struct inic_cpb *cpb = &pp->pkt->cpb;
  267. bool freeze = false;
  268. ata_ehi_clear_desc(ehi);
  269. ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
  270. irq_stat, idma_stat);
  271. inic_stop_idma(ap);
  272. if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
  273. ata_ehi_push_desc(ehi, "hotplug");
  274. ata_ehi_hotplugged(ehi);
  275. freeze = true;
  276. }
  277. if (idma_stat & IDMA_STAT_PERR) {
  278. ata_ehi_push_desc(ehi, "PCI error");
  279. freeze = true;
  280. }
  281. if (idma_stat & IDMA_STAT_CPBERR) {
  282. ata_ehi_push_desc(ehi, "CPB error");
  283. if (cpb->resp_flags & CPB_RESP_IGNORED) {
  284. __ata_ehi_push_desc(ehi, " ignored");
  285. ehi->err_mask |= AC_ERR_INVALID;
  286. freeze = true;
  287. }
  288. if (cpb->resp_flags & CPB_RESP_ATA_ERR)
  289. ehi->err_mask |= AC_ERR_DEV;
  290. if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
  291. __ata_ehi_push_desc(ehi, " spurious-intr");
  292. ehi->err_mask |= AC_ERR_HSM;
  293. freeze = true;
  294. }
  295. if (cpb->resp_flags &
  296. (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
  297. __ata_ehi_push_desc(ehi, " data-over/underflow");
  298. ehi->err_mask |= AC_ERR_HSM;
  299. freeze = true;
  300. }
  301. }
  302. if (freeze)
  303. ata_port_freeze(ap);
  304. else
  305. ata_port_abort(ap);
  306. }
  307. static void inic_host_intr(struct ata_port *ap)
  308. {
  309. void __iomem *port_base = inic_port_base(ap);
  310. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  311. u8 irq_stat;
  312. u16 idma_stat;
  313. /* read and clear IRQ status */
  314. irq_stat = readb(port_base + PORT_IRQ_STAT);
  315. writeb(irq_stat, port_base + PORT_IRQ_STAT);
  316. idma_stat = readw(port_base + PORT_IDMA_STAT);
  317. if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
  318. inic_host_err_intr(ap, irq_stat, idma_stat);
  319. if (unlikely(!qc))
  320. goto spurious;
  321. if (likely(idma_stat & IDMA_STAT_DONE)) {
  322. inic_stop_idma(ap);
  323. /* Depending on circumstances, device error
  324. * isn't reported by IDMA, check it explicitly.
  325. */
  326. if (unlikely(readb(port_base + PORT_TF_COMMAND) &
  327. (ATA_DF | ATA_ERR)))
  328. qc->err_mask |= AC_ERR_DEV;
  329. ata_qc_complete(qc);
  330. return;
  331. }
  332. spurious:
  333. ata_port_printk(ap, KERN_WARNING, "unhandled interrupt: "
  334. "cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
  335. qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
  336. }
  337. static irqreturn_t inic_interrupt(int irq, void *dev_instance)
  338. {
  339. struct ata_host *host = dev_instance;
  340. struct inic_host_priv *hpriv = host->private_data;
  341. u16 host_irq_stat;
  342. int i, handled = 0;
  343. host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
  344. if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
  345. goto out;
  346. spin_lock(&host->lock);
  347. for (i = 0; i < NR_PORTS; i++)
  348. if (host_irq_stat & (HIRQ_PORT0 << i)) {
  349. inic_host_intr(host->ports[i]);
  350. handled++;
  351. }
  352. spin_unlock(&host->lock);
  353. out:
  354. return IRQ_RETVAL(handled);
  355. }
  356. static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
  357. {
  358. /* For some reason ATAPI_PROT_DMA doesn't work for some
  359. * commands including writes and other misc ops. Use PIO
  360. * protocol instead, which BTW is driven by the DMA engine
  361. * anyway, so it shouldn't make much difference for native
  362. * SATA devices.
  363. */
  364. if (atapi_cmd_type(qc->cdb[0]) == READ)
  365. return 0;
  366. return 1;
  367. }
  368. static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
  369. {
  370. struct scatterlist *sg;
  371. unsigned int si;
  372. u8 flags = 0;
  373. if (qc->tf.flags & ATA_TFLAG_WRITE)
  374. flags |= PRD_WRITE;
  375. if (ata_is_dma(qc->tf.protocol))
  376. flags |= PRD_DMA;
  377. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  378. prd->mad = cpu_to_le32(sg_dma_address(sg));
  379. prd->len = cpu_to_le16(sg_dma_len(sg));
  380. prd->flags = flags;
  381. prd++;
  382. }
  383. WARN_ON(!si);
  384. prd[-1].flags |= PRD_END;
  385. }
  386. static void inic_qc_prep(struct ata_queued_cmd *qc)
  387. {
  388. struct inic_port_priv *pp = qc->ap->private_data;
  389. struct inic_pkt *pkt = pp->pkt;
  390. struct inic_cpb *cpb = &pkt->cpb;
  391. struct inic_prd *prd = pkt->prd;
  392. bool is_atapi = ata_is_atapi(qc->tf.protocol);
  393. bool is_data = ata_is_data(qc->tf.protocol);
  394. unsigned int cdb_len = 0;
  395. VPRINTK("ENTER\n");
  396. if (is_atapi)
  397. cdb_len = qc->dev->cdb_len;
  398. /* prepare packet, based on initio driver */
  399. memset(pkt, 0, sizeof(struct inic_pkt));
  400. cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
  401. if (is_atapi || is_data)
  402. cpb->ctl_flags |= CPB_CTL_DATA;
  403. cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
  404. cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
  405. cpb->device = qc->tf.device;
  406. cpb->feature = qc->tf.feature;
  407. cpb->nsect = qc->tf.nsect;
  408. cpb->lbal = qc->tf.lbal;
  409. cpb->lbam = qc->tf.lbam;
  410. cpb->lbah = qc->tf.lbah;
  411. if (qc->tf.flags & ATA_TFLAG_LBA48) {
  412. cpb->hob_feature = qc->tf.hob_feature;
  413. cpb->hob_nsect = qc->tf.hob_nsect;
  414. cpb->hob_lbal = qc->tf.hob_lbal;
  415. cpb->hob_lbam = qc->tf.hob_lbam;
  416. cpb->hob_lbah = qc->tf.hob_lbah;
  417. }
  418. cpb->command = qc->tf.command;
  419. /* don't load ctl - dunno why. it's like that in the initio driver */
  420. /* setup PRD for CDB */
  421. if (is_atapi) {
  422. memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
  423. prd->mad = cpu_to_le32(pp->pkt_dma +
  424. offsetof(struct inic_pkt, cdb));
  425. prd->len = cpu_to_le16(cdb_len);
  426. prd->flags = PRD_CDB | PRD_WRITE;
  427. if (!is_data)
  428. prd->flags |= PRD_END;
  429. prd++;
  430. }
  431. /* setup sg table */
  432. if (is_data)
  433. inic_fill_sg(prd, qc);
  434. pp->cpb_tbl[0] = pp->pkt_dma;
  435. }
  436. static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
  437. {
  438. struct ata_port *ap = qc->ap;
  439. void __iomem *port_base = inic_port_base(ap);
  440. /* fire up the ADMA engine */
  441. writew(HCTL_FTHD0 | HCTL_LEDEN, port_base + HOST_CTL);
  442. writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
  443. writeb(0, port_base + PORT_CPB_PTQFIFO);
  444. return 0;
  445. }
  446. static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  447. {
  448. void __iomem *port_base = inic_port_base(ap);
  449. tf->feature = readb(port_base + PORT_TF_FEATURE);
  450. tf->nsect = readb(port_base + PORT_TF_NSECT);
  451. tf->lbal = readb(port_base + PORT_TF_LBAL);
  452. tf->lbam = readb(port_base + PORT_TF_LBAM);
  453. tf->lbah = readb(port_base + PORT_TF_LBAH);
  454. tf->device = readb(port_base + PORT_TF_DEVICE);
  455. tf->command = readb(port_base + PORT_TF_COMMAND);
  456. }
  457. static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
  458. {
  459. struct ata_taskfile *rtf = &qc->result_tf;
  460. struct ata_taskfile tf;
  461. /* FIXME: Except for status and error, result TF access
  462. * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
  463. * None works regardless of which command interface is used.
  464. * For now return true iff status indicates device error.
  465. * This means that we're reporting bogus sector for RW
  466. * failures. Eeekk....
  467. */
  468. inic_tf_read(qc->ap, &tf);
  469. if (!(tf.command & ATA_ERR))
  470. return false;
  471. rtf->command = tf.command;
  472. rtf->feature = tf.feature;
  473. return true;
  474. }
  475. static void inic_freeze(struct ata_port *ap)
  476. {
  477. void __iomem *port_base = inic_port_base(ap);
  478. writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
  479. writeb(0xff, port_base + PORT_IRQ_STAT);
  480. }
  481. static void inic_thaw(struct ata_port *ap)
  482. {
  483. void __iomem *port_base = inic_port_base(ap);
  484. writeb(0xff, port_base + PORT_IRQ_STAT);
  485. writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
  486. }
  487. static int inic_check_ready(struct ata_link *link)
  488. {
  489. void __iomem *port_base = inic_port_base(link->ap);
  490. return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
  491. }
  492. /*
  493. * SRST and SControl hardreset don't give valid signature on this
  494. * controller. Only controller specific hardreset mechanism works.
  495. */
  496. static int inic_hardreset(struct ata_link *link, unsigned int *class,
  497. unsigned long deadline)
  498. {
  499. struct ata_port *ap = link->ap;
  500. void __iomem *port_base = inic_port_base(ap);
  501. void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
  502. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  503. int rc;
  504. /* hammer it into sane state */
  505. inic_reset_port(port_base);
  506. writew(IDMA_CTL_RST_ATA, idma_ctl);
  507. readw(idma_ctl); /* flush */
  508. ata_msleep(ap, 1);
  509. writew(0, idma_ctl);
  510. rc = sata_link_resume(link, timing, deadline);
  511. if (rc) {
  512. ata_link_printk(link, KERN_WARNING, "failed to resume "
  513. "link after reset (errno=%d)\n", rc);
  514. return rc;
  515. }
  516. *class = ATA_DEV_NONE;
  517. if (ata_link_online(link)) {
  518. struct ata_taskfile tf;
  519. /* wait for link to become ready */
  520. rc = ata_wait_after_reset(link, deadline, inic_check_ready);
  521. /* link occupied, -ENODEV too is an error */
  522. if (rc) {
  523. ata_link_printk(link, KERN_WARNING, "device not ready "
  524. "after hardreset (errno=%d)\n", rc);
  525. return rc;
  526. }
  527. inic_tf_read(ap, &tf);
  528. *class = ata_dev_classify(&tf);
  529. }
  530. return 0;
  531. }
  532. static void inic_error_handler(struct ata_port *ap)
  533. {
  534. void __iomem *port_base = inic_port_base(ap);
  535. inic_reset_port(port_base);
  536. ata_std_error_handler(ap);
  537. }
  538. static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
  539. {
  540. /* make DMA engine forget about the failed command */
  541. if (qc->flags & ATA_QCFLAG_FAILED)
  542. inic_reset_port(inic_port_base(qc->ap));
  543. }
  544. static void init_port(struct ata_port *ap)
  545. {
  546. void __iomem *port_base = inic_port_base(ap);
  547. struct inic_port_priv *pp = ap->private_data;
  548. /* clear packet and CPB table */
  549. memset(pp->pkt, 0, sizeof(struct inic_pkt));
  550. memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
  551. /* setup CPB lookup table addresses */
  552. writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
  553. }
  554. static int inic_port_resume(struct ata_port *ap)
  555. {
  556. init_port(ap);
  557. return 0;
  558. }
  559. static int inic_port_start(struct ata_port *ap)
  560. {
  561. struct device *dev = ap->host->dev;
  562. struct inic_port_priv *pp;
  563. /* alloc and initialize private data */
  564. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  565. if (!pp)
  566. return -ENOMEM;
  567. ap->private_data = pp;
  568. /* Alloc resources */
  569. pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
  570. &pp->pkt_dma, GFP_KERNEL);
  571. if (!pp->pkt)
  572. return -ENOMEM;
  573. pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
  574. &pp->cpb_tbl_dma, GFP_KERNEL);
  575. if (!pp->cpb_tbl)
  576. return -ENOMEM;
  577. init_port(ap);
  578. return 0;
  579. }
  580. static struct ata_port_operations inic_port_ops = {
  581. .inherits = &sata_port_ops,
  582. .check_atapi_dma = inic_check_atapi_dma,
  583. .qc_prep = inic_qc_prep,
  584. .qc_issue = inic_qc_issue,
  585. .qc_fill_rtf = inic_qc_fill_rtf,
  586. .freeze = inic_freeze,
  587. .thaw = inic_thaw,
  588. .hardreset = inic_hardreset,
  589. .error_handler = inic_error_handler,
  590. .post_internal_cmd = inic_post_internal_cmd,
  591. .scr_read = inic_scr_read,
  592. .scr_write = inic_scr_write,
  593. .port_resume = inic_port_resume,
  594. .port_start = inic_port_start,
  595. };
  596. static struct ata_port_info inic_port_info = {
  597. .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
  598. .pio_mask = ATA_PIO4,
  599. .mwdma_mask = ATA_MWDMA2,
  600. .udma_mask = ATA_UDMA6,
  601. .port_ops = &inic_port_ops
  602. };
  603. static int init_controller(void __iomem *mmio_base, u16 hctl)
  604. {
  605. int i;
  606. u16 val;
  607. hctl &= ~HCTL_KNOWN_BITS;
  608. /* Soft reset whole controller. Spec says reset duration is 3
  609. * PCI clocks, be generous and give it 10ms.
  610. */
  611. writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
  612. readw(mmio_base + HOST_CTL); /* flush */
  613. for (i = 0; i < 10; i++) {
  614. msleep(1);
  615. val = readw(mmio_base + HOST_CTL);
  616. if (!(val & HCTL_SOFTRST))
  617. break;
  618. }
  619. if (val & HCTL_SOFTRST)
  620. return -EIO;
  621. /* mask all interrupts and reset ports */
  622. for (i = 0; i < NR_PORTS; i++) {
  623. void __iomem *port_base = mmio_base + i * PORT_SIZE;
  624. writeb(0xff, port_base + PORT_IRQ_MASK);
  625. inic_reset_port(port_base);
  626. }
  627. /* port IRQ is masked now, unmask global IRQ */
  628. writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
  629. val = readw(mmio_base + HOST_IRQ_MASK);
  630. val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
  631. writew(val, mmio_base + HOST_IRQ_MASK);
  632. return 0;
  633. }
  634. #ifdef CONFIG_PM
  635. static int inic_pci_device_resume(struct pci_dev *pdev)
  636. {
  637. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  638. struct inic_host_priv *hpriv = host->private_data;
  639. int rc;
  640. rc = ata_pci_device_do_resume(pdev);
  641. if (rc)
  642. return rc;
  643. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  644. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  645. if (rc)
  646. return rc;
  647. }
  648. ata_host_resume(host);
  649. return 0;
  650. }
  651. #endif
  652. static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  653. {
  654. static int printed_version;
  655. const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
  656. struct ata_host *host;
  657. struct inic_host_priv *hpriv;
  658. void __iomem * const *iomap;
  659. int mmio_bar;
  660. int i, rc;
  661. if (!printed_version++)
  662. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  663. /* alloc host */
  664. host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
  665. hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
  666. if (!host || !hpriv)
  667. return -ENOMEM;
  668. host->private_data = hpriv;
  669. /* Acquire resources and fill host. Note that PCI and cardbus
  670. * use different BARs.
  671. */
  672. rc = pcim_enable_device(pdev);
  673. if (rc)
  674. return rc;
  675. if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
  676. mmio_bar = MMIO_BAR_PCI;
  677. else
  678. mmio_bar = MMIO_BAR_CARDBUS;
  679. rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
  680. if (rc)
  681. return rc;
  682. host->iomap = iomap = pcim_iomap_table(pdev);
  683. hpriv->mmio_base = iomap[mmio_bar];
  684. hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
  685. for (i = 0; i < NR_PORTS; i++) {
  686. struct ata_port *ap = host->ports[i];
  687. ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
  688. ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
  689. }
  690. /* Set dma_mask. This devices doesn't support 64bit addressing. */
  691. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  692. if (rc) {
  693. dev_printk(KERN_ERR, &pdev->dev,
  694. "32-bit DMA enable failed\n");
  695. return rc;
  696. }
  697. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  698. if (rc) {
  699. dev_printk(KERN_ERR, &pdev->dev,
  700. "32-bit consistent DMA enable failed\n");
  701. return rc;
  702. }
  703. /*
  704. * This controller is braindamaged. dma_boundary is 0xffff
  705. * like others but it will lock up the whole machine HARD if
  706. * 65536 byte PRD entry is fed. Reduce maximum segment size.
  707. */
  708. rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
  709. if (rc) {
  710. dev_printk(KERN_ERR, &pdev->dev,
  711. "failed to set the maximum segment size.\n");
  712. return rc;
  713. }
  714. rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
  715. if (rc) {
  716. dev_printk(KERN_ERR, &pdev->dev,
  717. "failed to initialize controller\n");
  718. return rc;
  719. }
  720. pci_set_master(pdev);
  721. return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
  722. &inic_sht);
  723. }
  724. static const struct pci_device_id inic_pci_tbl[] = {
  725. { PCI_VDEVICE(INIT, 0x1622), },
  726. { },
  727. };
  728. static struct pci_driver inic_pci_driver = {
  729. .name = DRV_NAME,
  730. .id_table = inic_pci_tbl,
  731. #ifdef CONFIG_PM
  732. .suspend = ata_pci_device_suspend,
  733. .resume = inic_pci_device_resume,
  734. #endif
  735. .probe = inic_init_one,
  736. .remove = ata_pci_remove_one,
  737. };
  738. static int __init inic_init(void)
  739. {
  740. return pci_register_driver(&inic_pci_driver);
  741. }
  742. static void __exit inic_exit(void)
  743. {
  744. pci_unregister_driver(&inic_pci_driver);
  745. }
  746. MODULE_AUTHOR("Tejun Heo");
  747. MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
  748. MODULE_LICENSE("GPL v2");
  749. MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
  750. MODULE_VERSION(DRV_VERSION);
  751. module_init(inic_init);
  752. module_exit(inic_exit);