ata_piix.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* constants for mapping table */
  114. P0 = 0, /* port 0 */
  115. P1 = 1, /* port 1 */
  116. P2 = 2, /* port 2 */
  117. P3 = 3, /* port 3 */
  118. IDE = -1, /* IDE */
  119. NA = -2, /* not available */
  120. RV = -3, /* reserved */
  121. PIIX_AHCI_DEVICE = 6,
  122. /* host->flags bits */
  123. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  124. };
  125. enum piix_controller_ids {
  126. /* controller IDs */
  127. piix_pata_mwdma, /* PIIX3 MWDMA only */
  128. piix_pata_33, /* PIIX4 at 33Mhz */
  129. ich_pata_33, /* ICH up to UDMA 33 only */
  130. ich_pata_66, /* ICH up to 66 Mhz */
  131. ich_pata_100, /* ICH up to UDMA 100 */
  132. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  133. ich5_sata,
  134. ich6_sata,
  135. ich6m_sata,
  136. ich8_sata,
  137. ich8_2port_sata,
  138. ich8m_apple_sata, /* locks up on second port enable */
  139. tolapai_sata,
  140. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  141. ich8_sata_snb,
  142. };
  143. struct piix_map_db {
  144. const u32 mask;
  145. const u16 port_enable;
  146. const int map[][4];
  147. };
  148. struct piix_host_priv {
  149. const int *map;
  150. u32 saved_iocfg;
  151. void __iomem *sidpr;
  152. };
  153. static int piix_init_one(struct pci_dev *pdev,
  154. const struct pci_device_id *ent);
  155. static void piix_remove_one(struct pci_dev *pdev);
  156. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  157. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  158. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  159. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  160. static int ich_pata_cable_detect(struct ata_port *ap);
  161. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  162. static int piix_sidpr_scr_read(struct ata_link *link,
  163. unsigned int reg, u32 *val);
  164. static int piix_sidpr_scr_write(struct ata_link *link,
  165. unsigned int reg, u32 val);
  166. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  167. unsigned hints);
  168. static bool piix_irq_check(struct ata_port *ap);
  169. static int piix_port_start(struct ata_port *ap);
  170. #ifdef CONFIG_PM
  171. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  172. static int piix_pci_device_resume(struct pci_dev *pdev);
  173. #endif
  174. static unsigned int in_module_init = 1;
  175. static const struct pci_device_id piix_pci_tbl[] = {
  176. /* Intel PIIX3 for the 430HX etc */
  177. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  178. /* VMware ICH4 */
  179. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  180. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  181. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  182. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  183. /* Intel PIIX4 */
  184. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  185. /* Intel PIIX4 */
  186. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  187. /* Intel PIIX */
  188. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  189. /* Intel ICH (i810, i815, i840) UDMA 66*/
  190. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  191. /* Intel ICH0 : UDMA 33*/
  192. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  193. /* Intel ICH2M */
  194. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  196. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH3M */
  198. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* Intel ICH3 (E7500/1) UDMA 100 */
  200. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* Intel ICH4-L */
  202. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  204. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* Intel ICH5 */
  207. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* C-ICH (i810E2) */
  209. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  210. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  211. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  212. /* ICH6 (and 6) (i915) UDMA 100 */
  213. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  214. /* ICH7/7-R (i945, i975) UDMA 100*/
  215. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  216. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  217. /* ICH8 Mobile PATA Controller */
  218. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  219. /* SATA ports */
  220. /* 82801EB (ICH5) */
  221. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  222. /* 82801EB (ICH5) */
  223. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  224. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  225. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  226. /* 6300ESB pretending RAID */
  227. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  228. /* 82801FB/FW (ICH6/ICH6W) */
  229. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  230. /* 82801FR/FRW (ICH6R/ICH6RW) */
  231. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  232. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  233. * Attach iff the controller is in IDE mode. */
  234. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  235. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  236. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  237. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  238. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  239. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  240. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  241. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  242. /* SATA Controller 1 IDE (ICH8) */
  243. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  244. /* SATA Controller 2 IDE (ICH8) */
  245. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  246. /* Mobile SATA Controller IDE (ICH8M), Apple */
  247. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  248. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  249. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  250. /* Mobile SATA Controller IDE (ICH8M) */
  251. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  252. /* SATA Controller IDE (ICH9) */
  253. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  254. /* SATA Controller IDE (ICH9) */
  255. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  256. /* SATA Controller IDE (ICH9) */
  257. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  258. /* SATA Controller IDE (ICH9M) */
  259. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  260. /* SATA Controller IDE (ICH9M) */
  261. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  262. /* SATA Controller IDE (ICH9M) */
  263. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  264. /* SATA Controller IDE (Tolapai) */
  265. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  266. /* SATA Controller IDE (ICH10) */
  267. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  268. /* SATA Controller IDE (ICH10) */
  269. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  270. /* SATA Controller IDE (ICH10) */
  271. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  272. /* SATA Controller IDE (ICH10) */
  273. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  274. /* SATA Controller IDE (PCH) */
  275. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  276. /* SATA Controller IDE (PCH) */
  277. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  278. /* SATA Controller IDE (PCH) */
  279. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  280. /* SATA Controller IDE (PCH) */
  281. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  282. /* SATA Controller IDE (PCH) */
  283. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  284. /* SATA Controller IDE (PCH) */
  285. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  286. /* SATA Controller IDE (CPT) */
  287. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  288. /* SATA Controller IDE (CPT) */
  289. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  290. /* SATA Controller IDE (CPT) */
  291. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  292. /* SATA Controller IDE (CPT) */
  293. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  294. /* SATA Controller IDE (PBG) */
  295. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  296. /* SATA Controller IDE (PBG) */
  297. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  298. /* SATA Controller IDE (Panther Point) */
  299. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  300. /* SATA Controller IDE (Panther Point) */
  301. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
  302. /* SATA Controller IDE (Panther Point) */
  303. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  304. /* SATA Controller IDE (Panther Point) */
  305. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  306. { } /* terminate list */
  307. };
  308. static struct pci_driver piix_pci_driver = {
  309. .name = DRV_NAME,
  310. .id_table = piix_pci_tbl,
  311. .probe = piix_init_one,
  312. .remove = piix_remove_one,
  313. #ifdef CONFIG_PM
  314. .suspend = piix_pci_device_suspend,
  315. .resume = piix_pci_device_resume,
  316. #endif
  317. };
  318. static struct scsi_host_template piix_sht = {
  319. ATA_BMDMA_SHT(DRV_NAME),
  320. };
  321. static struct ata_port_operations piix_sata_ops = {
  322. .inherits = &ata_bmdma32_port_ops,
  323. .sff_irq_check = piix_irq_check,
  324. .port_start = piix_port_start,
  325. };
  326. static struct ata_port_operations piix_pata_ops = {
  327. .inherits = &piix_sata_ops,
  328. .cable_detect = ata_cable_40wire,
  329. .set_piomode = piix_set_piomode,
  330. .set_dmamode = piix_set_dmamode,
  331. .prereset = piix_pata_prereset,
  332. };
  333. static struct ata_port_operations piix_vmw_ops = {
  334. .inherits = &piix_pata_ops,
  335. .bmdma_status = piix_vmw_bmdma_status,
  336. };
  337. static struct ata_port_operations ich_pata_ops = {
  338. .inherits = &piix_pata_ops,
  339. .cable_detect = ich_pata_cable_detect,
  340. .set_dmamode = ich_set_dmamode,
  341. };
  342. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  343. &dev_attr_link_power_management_policy,
  344. NULL
  345. };
  346. static struct scsi_host_template piix_sidpr_sht = {
  347. ATA_BMDMA_SHT(DRV_NAME),
  348. .shost_attrs = piix_sidpr_shost_attrs,
  349. };
  350. static struct ata_port_operations piix_sidpr_sata_ops = {
  351. .inherits = &piix_sata_ops,
  352. .hardreset = sata_std_hardreset,
  353. .scr_read = piix_sidpr_scr_read,
  354. .scr_write = piix_sidpr_scr_write,
  355. .set_lpm = piix_sidpr_set_lpm,
  356. };
  357. static const struct piix_map_db ich5_map_db = {
  358. .mask = 0x7,
  359. .port_enable = 0x3,
  360. .map = {
  361. /* PM PS SM SS MAP */
  362. { P0, NA, P1, NA }, /* 000b */
  363. { P1, NA, P0, NA }, /* 001b */
  364. { RV, RV, RV, RV },
  365. { RV, RV, RV, RV },
  366. { P0, P1, IDE, IDE }, /* 100b */
  367. { P1, P0, IDE, IDE }, /* 101b */
  368. { IDE, IDE, P0, P1 }, /* 110b */
  369. { IDE, IDE, P1, P0 }, /* 111b */
  370. },
  371. };
  372. static const struct piix_map_db ich6_map_db = {
  373. .mask = 0x3,
  374. .port_enable = 0xf,
  375. .map = {
  376. /* PM PS SM SS MAP */
  377. { P0, P2, P1, P3 }, /* 00b */
  378. { IDE, IDE, P1, P3 }, /* 01b */
  379. { P0, P2, IDE, IDE }, /* 10b */
  380. { RV, RV, RV, RV },
  381. },
  382. };
  383. static const struct piix_map_db ich6m_map_db = {
  384. .mask = 0x3,
  385. .port_enable = 0x5,
  386. /* Map 01b isn't specified in the doc but some notebooks use
  387. * it anyway. MAP 01b have been spotted on both ICH6M and
  388. * ICH7M.
  389. */
  390. .map = {
  391. /* PM PS SM SS MAP */
  392. { P0, P2, NA, NA }, /* 00b */
  393. { IDE, IDE, P1, P3 }, /* 01b */
  394. { P0, P2, IDE, IDE }, /* 10b */
  395. { RV, RV, RV, RV },
  396. },
  397. };
  398. static const struct piix_map_db ich8_map_db = {
  399. .mask = 0x3,
  400. .port_enable = 0xf,
  401. .map = {
  402. /* PM PS SM SS MAP */
  403. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  404. { RV, RV, RV, RV },
  405. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  406. { RV, RV, RV, RV },
  407. },
  408. };
  409. static const struct piix_map_db ich8_2port_map_db = {
  410. .mask = 0x3,
  411. .port_enable = 0x3,
  412. .map = {
  413. /* PM PS SM SS MAP */
  414. { P0, NA, P1, NA }, /* 00b */
  415. { RV, RV, RV, RV }, /* 01b */
  416. { RV, RV, RV, RV }, /* 10b */
  417. { RV, RV, RV, RV },
  418. },
  419. };
  420. static const struct piix_map_db ich8m_apple_map_db = {
  421. .mask = 0x3,
  422. .port_enable = 0x1,
  423. .map = {
  424. /* PM PS SM SS MAP */
  425. { P0, NA, NA, NA }, /* 00b */
  426. { RV, RV, RV, RV },
  427. { P0, P2, IDE, IDE }, /* 10b */
  428. { RV, RV, RV, RV },
  429. },
  430. };
  431. static const struct piix_map_db tolapai_map_db = {
  432. .mask = 0x3,
  433. .port_enable = 0x3,
  434. .map = {
  435. /* PM PS SM SS MAP */
  436. { P0, NA, P1, NA }, /* 00b */
  437. { RV, RV, RV, RV }, /* 01b */
  438. { RV, RV, RV, RV }, /* 10b */
  439. { RV, RV, RV, RV },
  440. },
  441. };
  442. static const struct piix_map_db *piix_map_db_table[] = {
  443. [ich5_sata] = &ich5_map_db,
  444. [ich6_sata] = &ich6_map_db,
  445. [ich6m_sata] = &ich6m_map_db,
  446. [ich8_sata] = &ich8_map_db,
  447. [ich8_2port_sata] = &ich8_2port_map_db,
  448. [ich8m_apple_sata] = &ich8m_apple_map_db,
  449. [tolapai_sata] = &tolapai_map_db,
  450. [ich8_sata_snb] = &ich8_map_db,
  451. };
  452. static struct ata_port_info piix_port_info[] = {
  453. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  454. {
  455. .flags = PIIX_PATA_FLAGS,
  456. .pio_mask = ATA_PIO4,
  457. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  458. .port_ops = &piix_pata_ops,
  459. },
  460. [piix_pata_33] = /* PIIX4 at 33MHz */
  461. {
  462. .flags = PIIX_PATA_FLAGS,
  463. .pio_mask = ATA_PIO4,
  464. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  465. .udma_mask = ATA_UDMA2,
  466. .port_ops = &piix_pata_ops,
  467. },
  468. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  469. {
  470. .flags = PIIX_PATA_FLAGS,
  471. .pio_mask = ATA_PIO4,
  472. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  473. .udma_mask = ATA_UDMA2,
  474. .port_ops = &ich_pata_ops,
  475. },
  476. [ich_pata_66] = /* ICH controllers up to 66MHz */
  477. {
  478. .flags = PIIX_PATA_FLAGS,
  479. .pio_mask = ATA_PIO4,
  480. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  481. .udma_mask = ATA_UDMA4,
  482. .port_ops = &ich_pata_ops,
  483. },
  484. [ich_pata_100] =
  485. {
  486. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  487. .pio_mask = ATA_PIO4,
  488. .mwdma_mask = ATA_MWDMA12_ONLY,
  489. .udma_mask = ATA_UDMA5,
  490. .port_ops = &ich_pata_ops,
  491. },
  492. [ich_pata_100_nomwdma1] =
  493. {
  494. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  495. .pio_mask = ATA_PIO4,
  496. .mwdma_mask = ATA_MWDMA2_ONLY,
  497. .udma_mask = ATA_UDMA5,
  498. .port_ops = &ich_pata_ops,
  499. },
  500. [ich5_sata] =
  501. {
  502. .flags = PIIX_SATA_FLAGS,
  503. .pio_mask = ATA_PIO4,
  504. .mwdma_mask = ATA_MWDMA2,
  505. .udma_mask = ATA_UDMA6,
  506. .port_ops = &piix_sata_ops,
  507. },
  508. [ich6_sata] =
  509. {
  510. .flags = PIIX_SATA_FLAGS,
  511. .pio_mask = ATA_PIO4,
  512. .mwdma_mask = ATA_MWDMA2,
  513. .udma_mask = ATA_UDMA6,
  514. .port_ops = &piix_sata_ops,
  515. },
  516. [ich6m_sata] =
  517. {
  518. .flags = PIIX_SATA_FLAGS,
  519. .pio_mask = ATA_PIO4,
  520. .mwdma_mask = ATA_MWDMA2,
  521. .udma_mask = ATA_UDMA6,
  522. .port_ops = &piix_sata_ops,
  523. },
  524. [ich8_sata] =
  525. {
  526. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  527. .pio_mask = ATA_PIO4,
  528. .mwdma_mask = ATA_MWDMA2,
  529. .udma_mask = ATA_UDMA6,
  530. .port_ops = &piix_sata_ops,
  531. },
  532. [ich8_2port_sata] =
  533. {
  534. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  535. .pio_mask = ATA_PIO4,
  536. .mwdma_mask = ATA_MWDMA2,
  537. .udma_mask = ATA_UDMA6,
  538. .port_ops = &piix_sata_ops,
  539. },
  540. [tolapai_sata] =
  541. {
  542. .flags = PIIX_SATA_FLAGS,
  543. .pio_mask = ATA_PIO4,
  544. .mwdma_mask = ATA_MWDMA2,
  545. .udma_mask = ATA_UDMA6,
  546. .port_ops = &piix_sata_ops,
  547. },
  548. [ich8m_apple_sata] =
  549. {
  550. .flags = PIIX_SATA_FLAGS,
  551. .pio_mask = ATA_PIO4,
  552. .mwdma_mask = ATA_MWDMA2,
  553. .udma_mask = ATA_UDMA6,
  554. .port_ops = &piix_sata_ops,
  555. },
  556. [piix_pata_vmw] =
  557. {
  558. .flags = PIIX_PATA_FLAGS,
  559. .pio_mask = ATA_PIO4,
  560. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  561. .udma_mask = ATA_UDMA2,
  562. .port_ops = &piix_vmw_ops,
  563. },
  564. /*
  565. * some Sandybridge chipsets have broken 32 mode up to now,
  566. * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
  567. */
  568. [ich8_sata_snb] =
  569. {
  570. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
  571. .pio_mask = ATA_PIO4,
  572. .mwdma_mask = ATA_MWDMA2,
  573. .udma_mask = ATA_UDMA6,
  574. .port_ops = &piix_sata_ops,
  575. },
  576. };
  577. static struct pci_bits piix_enable_bits[] = {
  578. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  579. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  580. };
  581. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  582. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  583. MODULE_LICENSE("GPL");
  584. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  585. MODULE_VERSION(DRV_VERSION);
  586. struct ich_laptop {
  587. u16 device;
  588. u16 subvendor;
  589. u16 subdevice;
  590. };
  591. /*
  592. * List of laptops that use short cables rather than 80 wire
  593. */
  594. static const struct ich_laptop ich_laptop[] = {
  595. /* devid, subvendor, subdev */
  596. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  597. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  598. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  599. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  600. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  601. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  602. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  603. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  604. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  605. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  606. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  607. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  608. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  609. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  610. /* end marker */
  611. { 0, }
  612. };
  613. static int piix_port_start(struct ata_port *ap)
  614. {
  615. if (!(ap->flags & PIIX_FLAG_PIO16))
  616. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  617. return ata_bmdma_port_start(ap);
  618. }
  619. /**
  620. * ich_pata_cable_detect - Probe host controller cable detect info
  621. * @ap: Port for which cable detect info is desired
  622. *
  623. * Read 80c cable indicator from ATA PCI device's PCI config
  624. * register. This register is normally set by firmware (BIOS).
  625. *
  626. * LOCKING:
  627. * None (inherited from caller).
  628. */
  629. static int ich_pata_cable_detect(struct ata_port *ap)
  630. {
  631. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  632. struct piix_host_priv *hpriv = ap->host->private_data;
  633. const struct ich_laptop *lap = &ich_laptop[0];
  634. u8 mask;
  635. /* Check for specials - Acer Aspire 5602WLMi */
  636. while (lap->device) {
  637. if (lap->device == pdev->device &&
  638. lap->subvendor == pdev->subsystem_vendor &&
  639. lap->subdevice == pdev->subsystem_device)
  640. return ATA_CBL_PATA40_SHORT;
  641. lap++;
  642. }
  643. /* check BIOS cable detect results */
  644. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  645. if ((hpriv->saved_iocfg & mask) == 0)
  646. return ATA_CBL_PATA40;
  647. return ATA_CBL_PATA80;
  648. }
  649. /**
  650. * piix_pata_prereset - prereset for PATA host controller
  651. * @link: Target link
  652. * @deadline: deadline jiffies for the operation
  653. *
  654. * LOCKING:
  655. * None (inherited from caller).
  656. */
  657. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  658. {
  659. struct ata_port *ap = link->ap;
  660. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  661. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  662. return -ENOENT;
  663. return ata_sff_prereset(link, deadline);
  664. }
  665. static DEFINE_SPINLOCK(piix_lock);
  666. /**
  667. * piix_set_piomode - Initialize host controller PATA PIO timings
  668. * @ap: Port whose timings we are configuring
  669. * @adev: um
  670. *
  671. * Set PIO mode for device, in host controller PCI config space.
  672. *
  673. * LOCKING:
  674. * None (inherited from caller).
  675. */
  676. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  677. {
  678. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  679. unsigned long flags;
  680. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  681. unsigned int is_slave = (adev->devno != 0);
  682. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  683. unsigned int slave_port = 0x44;
  684. u16 master_data;
  685. u8 slave_data;
  686. u8 udma_enable;
  687. int control = 0;
  688. /*
  689. * See Intel Document 298600-004 for the timing programing rules
  690. * for ICH controllers.
  691. */
  692. static const /* ISP RTC */
  693. u8 timings[][2] = { { 0, 0 },
  694. { 0, 0 },
  695. { 1, 0 },
  696. { 2, 1 },
  697. { 2, 3 }, };
  698. if (pio >= 2)
  699. control |= 1; /* TIME1 enable */
  700. if (ata_pio_need_iordy(adev))
  701. control |= 2; /* IE enable */
  702. /* Intel specifies that the PPE functionality is for disk only */
  703. if (adev->class == ATA_DEV_ATA)
  704. control |= 4; /* PPE enable */
  705. spin_lock_irqsave(&piix_lock, flags);
  706. /* PIO configuration clears DTE unconditionally. It will be
  707. * programmed in set_dmamode which is guaranteed to be called
  708. * after set_piomode if any DMA mode is available.
  709. */
  710. pci_read_config_word(dev, master_port, &master_data);
  711. if (is_slave) {
  712. /* clear TIME1|IE1|PPE1|DTE1 */
  713. master_data &= 0xff0f;
  714. /* Enable SITRE (separate slave timing register) */
  715. master_data |= 0x4000;
  716. /* enable PPE1, IE1 and TIME1 as needed */
  717. master_data |= (control << 4);
  718. pci_read_config_byte(dev, slave_port, &slave_data);
  719. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  720. /* Load the timing nibble for this slave */
  721. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  722. << (ap->port_no ? 4 : 0);
  723. } else {
  724. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  725. master_data &= 0xccf0;
  726. /* Enable PPE, IE and TIME as appropriate */
  727. master_data |= control;
  728. /* load ISP and RCT */
  729. master_data |=
  730. (timings[pio][0] << 12) |
  731. (timings[pio][1] << 8);
  732. }
  733. pci_write_config_word(dev, master_port, master_data);
  734. if (is_slave)
  735. pci_write_config_byte(dev, slave_port, slave_data);
  736. /* Ensure the UDMA bit is off - it will be turned back on if
  737. UDMA is selected */
  738. if (ap->udma_mask) {
  739. pci_read_config_byte(dev, 0x48, &udma_enable);
  740. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  741. pci_write_config_byte(dev, 0x48, udma_enable);
  742. }
  743. spin_unlock_irqrestore(&piix_lock, flags);
  744. }
  745. /**
  746. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  747. * @ap: Port whose timings we are configuring
  748. * @adev: Drive in question
  749. * @isich: set if the chip is an ICH device
  750. *
  751. * Set UDMA mode for device, in host controller PCI config space.
  752. *
  753. * LOCKING:
  754. * None (inherited from caller).
  755. */
  756. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  757. {
  758. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  759. unsigned long flags;
  760. u8 master_port = ap->port_no ? 0x42 : 0x40;
  761. u16 master_data;
  762. u8 speed = adev->dma_mode;
  763. int devid = adev->devno + 2 * ap->port_no;
  764. u8 udma_enable = 0;
  765. static const /* ISP RTC */
  766. u8 timings[][2] = { { 0, 0 },
  767. { 0, 0 },
  768. { 1, 0 },
  769. { 2, 1 },
  770. { 2, 3 }, };
  771. spin_lock_irqsave(&piix_lock, flags);
  772. pci_read_config_word(dev, master_port, &master_data);
  773. if (ap->udma_mask)
  774. pci_read_config_byte(dev, 0x48, &udma_enable);
  775. if (speed >= XFER_UDMA_0) {
  776. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  777. u16 udma_timing;
  778. u16 ideconf;
  779. int u_clock, u_speed;
  780. /*
  781. * UDMA is handled by a combination of clock switching and
  782. * selection of dividers
  783. *
  784. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  785. * except UDMA0 which is 00
  786. */
  787. u_speed = min(2 - (udma & 1), udma);
  788. if (udma == 5)
  789. u_clock = 0x1000; /* 100Mhz */
  790. else if (udma > 2)
  791. u_clock = 1; /* 66Mhz */
  792. else
  793. u_clock = 0; /* 33Mhz */
  794. udma_enable |= (1 << devid);
  795. /* Load the CT/RP selection */
  796. pci_read_config_word(dev, 0x4A, &udma_timing);
  797. udma_timing &= ~(3 << (4 * devid));
  798. udma_timing |= u_speed << (4 * devid);
  799. pci_write_config_word(dev, 0x4A, udma_timing);
  800. if (isich) {
  801. /* Select a 33/66/100Mhz clock */
  802. pci_read_config_word(dev, 0x54, &ideconf);
  803. ideconf &= ~(0x1001 << devid);
  804. ideconf |= u_clock << devid;
  805. /* For ICH or later we should set bit 10 for better
  806. performance (WR_PingPong_En) */
  807. pci_write_config_word(dev, 0x54, ideconf);
  808. }
  809. } else {
  810. /*
  811. * MWDMA is driven by the PIO timings. We must also enable
  812. * IORDY unconditionally along with TIME1. PPE has already
  813. * been set when the PIO timing was set.
  814. */
  815. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  816. unsigned int control;
  817. u8 slave_data;
  818. const unsigned int needed_pio[3] = {
  819. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  820. };
  821. int pio = needed_pio[mwdma] - XFER_PIO_0;
  822. control = 3; /* IORDY|TIME1 */
  823. /* If the drive MWDMA is faster than it can do PIO then
  824. we must force PIO into PIO0 */
  825. if (adev->pio_mode < needed_pio[mwdma])
  826. /* Enable DMA timing only */
  827. control |= 8; /* PIO cycles in PIO0 */
  828. if (adev->devno) { /* Slave */
  829. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  830. master_data |= control << 4;
  831. pci_read_config_byte(dev, 0x44, &slave_data);
  832. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  833. /* Load the matching timing */
  834. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  835. pci_write_config_byte(dev, 0x44, slave_data);
  836. } else { /* Master */
  837. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  838. and master timing bits */
  839. master_data |= control;
  840. master_data |=
  841. (timings[pio][0] << 12) |
  842. (timings[pio][1] << 8);
  843. }
  844. if (ap->udma_mask)
  845. udma_enable &= ~(1 << devid);
  846. pci_write_config_word(dev, master_port, master_data);
  847. }
  848. /* Don't scribble on 0x48 if the controller does not support UDMA */
  849. if (ap->udma_mask)
  850. pci_write_config_byte(dev, 0x48, udma_enable);
  851. spin_unlock_irqrestore(&piix_lock, flags);
  852. }
  853. /**
  854. * piix_set_dmamode - Initialize host controller PATA DMA timings
  855. * @ap: Port whose timings we are configuring
  856. * @adev: um
  857. *
  858. * Set MW/UDMA mode for device, in host controller PCI config space.
  859. *
  860. * LOCKING:
  861. * None (inherited from caller).
  862. */
  863. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  864. {
  865. do_pata_set_dmamode(ap, adev, 0);
  866. }
  867. /**
  868. * ich_set_dmamode - Initialize host controller PATA DMA timings
  869. * @ap: Port whose timings we are configuring
  870. * @adev: um
  871. *
  872. * Set MW/UDMA mode for device, in host controller PCI config space.
  873. *
  874. * LOCKING:
  875. * None (inherited from caller).
  876. */
  877. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  878. {
  879. do_pata_set_dmamode(ap, adev, 1);
  880. }
  881. /*
  882. * Serial ATA Index/Data Pair Superset Registers access
  883. *
  884. * Beginning from ICH8, there's a sane way to access SCRs using index
  885. * and data register pair located at BAR5 which means that we have
  886. * separate SCRs for master and slave. This is handled using libata
  887. * slave_link facility.
  888. */
  889. static const int piix_sidx_map[] = {
  890. [SCR_STATUS] = 0,
  891. [SCR_ERROR] = 2,
  892. [SCR_CONTROL] = 1,
  893. };
  894. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  895. {
  896. struct ata_port *ap = link->ap;
  897. struct piix_host_priv *hpriv = ap->host->private_data;
  898. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  899. hpriv->sidpr + PIIX_SIDPR_IDX);
  900. }
  901. static int piix_sidpr_scr_read(struct ata_link *link,
  902. unsigned int reg, u32 *val)
  903. {
  904. struct piix_host_priv *hpriv = link->ap->host->private_data;
  905. if (reg >= ARRAY_SIZE(piix_sidx_map))
  906. return -EINVAL;
  907. piix_sidpr_sel(link, reg);
  908. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  909. return 0;
  910. }
  911. static int piix_sidpr_scr_write(struct ata_link *link,
  912. unsigned int reg, u32 val)
  913. {
  914. struct piix_host_priv *hpriv = link->ap->host->private_data;
  915. if (reg >= ARRAY_SIZE(piix_sidx_map))
  916. return -EINVAL;
  917. piix_sidpr_sel(link, reg);
  918. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  919. return 0;
  920. }
  921. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  922. unsigned hints)
  923. {
  924. return sata_link_scr_lpm(link, policy, false);
  925. }
  926. static bool piix_irq_check(struct ata_port *ap)
  927. {
  928. if (unlikely(!ap->ioaddr.bmdma_addr))
  929. return false;
  930. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  931. }
  932. #ifdef CONFIG_PM
  933. static int piix_broken_suspend(void)
  934. {
  935. static const struct dmi_system_id sysids[] = {
  936. {
  937. .ident = "TECRA M3",
  938. .matches = {
  939. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  940. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  941. },
  942. },
  943. {
  944. .ident = "TECRA M3",
  945. .matches = {
  946. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  947. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  948. },
  949. },
  950. {
  951. .ident = "TECRA M4",
  952. .matches = {
  953. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  954. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  955. },
  956. },
  957. {
  958. .ident = "TECRA M4",
  959. .matches = {
  960. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  961. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  962. },
  963. },
  964. {
  965. .ident = "TECRA M5",
  966. .matches = {
  967. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  968. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  969. },
  970. },
  971. {
  972. .ident = "TECRA M6",
  973. .matches = {
  974. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  975. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  976. },
  977. },
  978. {
  979. .ident = "TECRA M7",
  980. .matches = {
  981. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  982. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  983. },
  984. },
  985. {
  986. .ident = "TECRA A8",
  987. .matches = {
  988. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  989. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  990. },
  991. },
  992. {
  993. .ident = "Satellite R20",
  994. .matches = {
  995. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  996. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  997. },
  998. },
  999. {
  1000. .ident = "Satellite R25",
  1001. .matches = {
  1002. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1003. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  1004. },
  1005. },
  1006. {
  1007. .ident = "Satellite U200",
  1008. .matches = {
  1009. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1010. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  1011. },
  1012. },
  1013. {
  1014. .ident = "Satellite U200",
  1015. .matches = {
  1016. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1017. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1018. },
  1019. },
  1020. {
  1021. .ident = "Satellite Pro U200",
  1022. .matches = {
  1023. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1024. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1025. },
  1026. },
  1027. {
  1028. .ident = "Satellite U205",
  1029. .matches = {
  1030. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1031. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1032. },
  1033. },
  1034. {
  1035. .ident = "SATELLITE U205",
  1036. .matches = {
  1037. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1038. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1039. },
  1040. },
  1041. {
  1042. .ident = "Portege M500",
  1043. .matches = {
  1044. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1045. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1046. },
  1047. },
  1048. {
  1049. .ident = "VGN-BX297XP",
  1050. .matches = {
  1051. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  1052. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1053. },
  1054. },
  1055. { } /* terminate list */
  1056. };
  1057. static const char *oemstrs[] = {
  1058. "Tecra M3,",
  1059. };
  1060. int i;
  1061. if (dmi_check_system(sysids))
  1062. return 1;
  1063. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1064. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1065. return 1;
  1066. /* TECRA M4 sometimes forgets its identify and reports bogus
  1067. * DMI information. As the bogus information is a bit
  1068. * generic, match as many entries as possible. This manual
  1069. * matching is necessary because dmi_system_id.matches is
  1070. * limited to four entries.
  1071. */
  1072. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1073. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1074. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1075. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1076. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1077. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1078. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1079. return 1;
  1080. return 0;
  1081. }
  1082. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1083. {
  1084. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1085. unsigned long flags;
  1086. int rc = 0;
  1087. rc = ata_host_suspend(host, mesg);
  1088. if (rc)
  1089. return rc;
  1090. /* Some braindamaged ACPI suspend implementations expect the
  1091. * controller to be awake on entry; otherwise, it burns cpu
  1092. * cycles and power trying to do something to the sleeping
  1093. * beauty.
  1094. */
  1095. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1096. pci_save_state(pdev);
  1097. /* mark its power state as "unknown", since we don't
  1098. * know if e.g. the BIOS will change its device state
  1099. * when we suspend.
  1100. */
  1101. if (pdev->current_state == PCI_D0)
  1102. pdev->current_state = PCI_UNKNOWN;
  1103. /* tell resume that it's waking up from broken suspend */
  1104. spin_lock_irqsave(&host->lock, flags);
  1105. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1106. spin_unlock_irqrestore(&host->lock, flags);
  1107. } else
  1108. ata_pci_device_do_suspend(pdev, mesg);
  1109. return 0;
  1110. }
  1111. static int piix_pci_device_resume(struct pci_dev *pdev)
  1112. {
  1113. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1114. unsigned long flags;
  1115. int rc;
  1116. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1117. spin_lock_irqsave(&host->lock, flags);
  1118. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1119. spin_unlock_irqrestore(&host->lock, flags);
  1120. pci_set_power_state(pdev, PCI_D0);
  1121. pci_restore_state(pdev);
  1122. /* PCI device wasn't disabled during suspend. Use
  1123. * pci_reenable_device() to avoid affecting the enable
  1124. * count.
  1125. */
  1126. rc = pci_reenable_device(pdev);
  1127. if (rc)
  1128. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1129. "device after resume (%d)\n", rc);
  1130. } else
  1131. rc = ata_pci_device_do_resume(pdev);
  1132. if (rc == 0)
  1133. ata_host_resume(host);
  1134. return rc;
  1135. }
  1136. #endif
  1137. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1138. {
  1139. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1140. }
  1141. #define AHCI_PCI_BAR 5
  1142. #define AHCI_GLOBAL_CTL 0x04
  1143. #define AHCI_ENABLE (1 << 31)
  1144. static int piix_disable_ahci(struct pci_dev *pdev)
  1145. {
  1146. void __iomem *mmio;
  1147. u32 tmp;
  1148. int rc = 0;
  1149. /* BUG: pci_enable_device has not yet been called. This
  1150. * works because this device is usually set up by BIOS.
  1151. */
  1152. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1153. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1154. return 0;
  1155. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1156. if (!mmio)
  1157. return -ENOMEM;
  1158. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1159. if (tmp & AHCI_ENABLE) {
  1160. tmp &= ~AHCI_ENABLE;
  1161. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1162. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1163. if (tmp & AHCI_ENABLE)
  1164. rc = -EIO;
  1165. }
  1166. pci_iounmap(pdev, mmio);
  1167. return rc;
  1168. }
  1169. /**
  1170. * piix_check_450nx_errata - Check for problem 450NX setup
  1171. * @ata_dev: the PCI device to check
  1172. *
  1173. * Check for the present of 450NX errata #19 and errata #25. If
  1174. * they are found return an error code so we can turn off DMA
  1175. */
  1176. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1177. {
  1178. struct pci_dev *pdev = NULL;
  1179. u16 cfg;
  1180. int no_piix_dma = 0;
  1181. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1182. /* Look for 450NX PXB. Check for problem configurations
  1183. A PCI quirk checks bit 6 already */
  1184. pci_read_config_word(pdev, 0x41, &cfg);
  1185. /* Only on the original revision: IDE DMA can hang */
  1186. if (pdev->revision == 0x00)
  1187. no_piix_dma = 1;
  1188. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1189. else if (cfg & (1<<14) && pdev->revision < 5)
  1190. no_piix_dma = 2;
  1191. }
  1192. if (no_piix_dma)
  1193. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1194. if (no_piix_dma == 2)
  1195. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1196. return no_piix_dma;
  1197. }
  1198. static void __devinit piix_init_pcs(struct ata_host *host,
  1199. const struct piix_map_db *map_db)
  1200. {
  1201. struct pci_dev *pdev = to_pci_dev(host->dev);
  1202. u16 pcs, new_pcs;
  1203. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1204. new_pcs = pcs | map_db->port_enable;
  1205. if (new_pcs != pcs) {
  1206. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1207. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1208. msleep(150);
  1209. }
  1210. }
  1211. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1212. struct ata_port_info *pinfo,
  1213. const struct piix_map_db *map_db)
  1214. {
  1215. const int *map;
  1216. int i, invalid_map = 0;
  1217. u8 map_value;
  1218. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1219. map = map_db->map[map_value & map_db->mask];
  1220. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1221. for (i = 0; i < 4; i++) {
  1222. switch (map[i]) {
  1223. case RV:
  1224. invalid_map = 1;
  1225. printk(" XX");
  1226. break;
  1227. case NA:
  1228. printk(" --");
  1229. break;
  1230. case IDE:
  1231. WARN_ON((i & 1) || map[i + 1] != IDE);
  1232. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1233. i++;
  1234. printk(" IDE IDE");
  1235. break;
  1236. default:
  1237. printk(" P%d", map[i]);
  1238. if (i & 1)
  1239. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1240. break;
  1241. }
  1242. }
  1243. printk(" ]\n");
  1244. if (invalid_map)
  1245. dev_printk(KERN_ERR, &pdev->dev,
  1246. "invalid MAP value %u\n", map_value);
  1247. return map;
  1248. }
  1249. static bool piix_no_sidpr(struct ata_host *host)
  1250. {
  1251. struct pci_dev *pdev = to_pci_dev(host->dev);
  1252. /*
  1253. * Samsung DB-P70 only has three ATA ports exposed and
  1254. * curiously the unconnected first port reports link online
  1255. * while not responding to SRST protocol causing excessive
  1256. * detection delay.
  1257. *
  1258. * Unfortunately, the system doesn't carry enough DMI
  1259. * information to identify the machine but does have subsystem
  1260. * vendor and device set. As it's unclear whether the
  1261. * subsystem vendor/device is used only for this specific
  1262. * board, the port can't be disabled solely with the
  1263. * information; however, turning off SIDPR access works around
  1264. * the problem. Turn it off.
  1265. *
  1266. * This problem is reported in bnc#441240.
  1267. *
  1268. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1269. */
  1270. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1271. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1272. pdev->subsystem_device == 0xb049) {
  1273. dev_printk(KERN_WARNING, host->dev,
  1274. "Samsung DB-P70 detected, disabling SIDPR\n");
  1275. return true;
  1276. }
  1277. return false;
  1278. }
  1279. static int __devinit piix_init_sidpr(struct ata_host *host)
  1280. {
  1281. struct pci_dev *pdev = to_pci_dev(host->dev);
  1282. struct piix_host_priv *hpriv = host->private_data;
  1283. struct ata_link *link0 = &host->ports[0]->link;
  1284. u32 scontrol;
  1285. int i, rc;
  1286. /* check for availability */
  1287. for (i = 0; i < 4; i++)
  1288. if (hpriv->map[i] == IDE)
  1289. return 0;
  1290. /* is it blacklisted? */
  1291. if (piix_no_sidpr(host))
  1292. return 0;
  1293. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1294. return 0;
  1295. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1296. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1297. return 0;
  1298. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1299. return 0;
  1300. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1301. /* SCR access via SIDPR doesn't work on some configurations.
  1302. * Give it a test drive by inhibiting power save modes which
  1303. * we'll do anyway.
  1304. */
  1305. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1306. /* if IPM is already 3, SCR access is probably working. Don't
  1307. * un-inhibit power save modes as BIOS might have inhibited
  1308. * them for a reason.
  1309. */
  1310. if ((scontrol & 0xf00) != 0x300) {
  1311. scontrol |= 0x300;
  1312. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1313. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1314. if ((scontrol & 0xf00) != 0x300) {
  1315. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1316. "SIDPR is available but doesn't work\n");
  1317. return 0;
  1318. }
  1319. }
  1320. /* okay, SCRs available, set ops and ask libata for slave_link */
  1321. for (i = 0; i < 2; i++) {
  1322. struct ata_port *ap = host->ports[i];
  1323. ap->ops = &piix_sidpr_sata_ops;
  1324. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1325. rc = ata_slave_link_init(ap);
  1326. if (rc)
  1327. return rc;
  1328. }
  1329. }
  1330. return 0;
  1331. }
  1332. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1333. {
  1334. static const struct dmi_system_id sysids[] = {
  1335. {
  1336. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1337. * isn't used to boot the system which
  1338. * disables the channel.
  1339. */
  1340. .ident = "M570U",
  1341. .matches = {
  1342. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1343. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1344. },
  1345. },
  1346. { } /* terminate list */
  1347. };
  1348. struct pci_dev *pdev = to_pci_dev(host->dev);
  1349. struct piix_host_priv *hpriv = host->private_data;
  1350. if (!dmi_check_system(sysids))
  1351. return;
  1352. /* The datasheet says that bit 18 is NOOP but certain systems
  1353. * seem to use it to disable a channel. Clear the bit on the
  1354. * affected systems.
  1355. */
  1356. if (hpriv->saved_iocfg & (1 << 18)) {
  1357. dev_printk(KERN_INFO, &pdev->dev,
  1358. "applying IOCFG bit18 quirk\n");
  1359. pci_write_config_dword(pdev, PIIX_IOCFG,
  1360. hpriv->saved_iocfg & ~(1 << 18));
  1361. }
  1362. }
  1363. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1364. {
  1365. static const struct dmi_system_id broken_systems[] = {
  1366. {
  1367. .ident = "HP Compaq 2510p",
  1368. .matches = {
  1369. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1370. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1371. },
  1372. /* PCI slot number of the controller */
  1373. .driver_data = (void *)0x1FUL,
  1374. },
  1375. {
  1376. .ident = "HP Compaq nc6000",
  1377. .matches = {
  1378. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1379. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1380. },
  1381. /* PCI slot number of the controller */
  1382. .driver_data = (void *)0x1FUL,
  1383. },
  1384. { } /* terminate list */
  1385. };
  1386. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1387. if (dmi) {
  1388. unsigned long slot = (unsigned long)dmi->driver_data;
  1389. /* apply the quirk only to on-board controllers */
  1390. return slot == PCI_SLOT(pdev->devfn);
  1391. }
  1392. return false;
  1393. }
  1394. /**
  1395. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1396. * @pdev: PCI device to register
  1397. * @ent: Entry in piix_pci_tbl matching with @pdev
  1398. *
  1399. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1400. * and then hand over control to libata, for it to do the rest.
  1401. *
  1402. * LOCKING:
  1403. * Inherited from PCI layer (may sleep).
  1404. *
  1405. * RETURNS:
  1406. * Zero on success, or -ERRNO value.
  1407. */
  1408. static int __devinit piix_init_one(struct pci_dev *pdev,
  1409. const struct pci_device_id *ent)
  1410. {
  1411. static int printed_version;
  1412. struct device *dev = &pdev->dev;
  1413. struct ata_port_info port_info[2];
  1414. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1415. struct scsi_host_template *sht = &piix_sht;
  1416. unsigned long port_flags;
  1417. struct ata_host *host;
  1418. struct piix_host_priv *hpriv;
  1419. int rc;
  1420. if (!printed_version++)
  1421. dev_printk(KERN_DEBUG, &pdev->dev,
  1422. "version " DRV_VERSION "\n");
  1423. /* no hotplugging support for later devices (FIXME) */
  1424. if (!in_module_init && ent->driver_data >= ich5_sata)
  1425. return -ENODEV;
  1426. if (piix_broken_system_poweroff(pdev)) {
  1427. piix_port_info[ent->driver_data].flags |=
  1428. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1429. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1430. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1431. "on poweroff and hibernation\n");
  1432. }
  1433. port_info[0] = piix_port_info[ent->driver_data];
  1434. port_info[1] = piix_port_info[ent->driver_data];
  1435. port_flags = port_info[0].flags;
  1436. /* enable device and prepare host */
  1437. rc = pcim_enable_device(pdev);
  1438. if (rc)
  1439. return rc;
  1440. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1441. if (!hpriv)
  1442. return -ENOMEM;
  1443. /* Save IOCFG, this will be used for cable detection, quirk
  1444. * detection and restoration on detach. This is necessary
  1445. * because some ACPI implementations mess up cable related
  1446. * bits on _STM. Reported on kernel bz#11879.
  1447. */
  1448. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1449. /* ICH6R may be driven by either ata_piix or ahci driver
  1450. * regardless of BIOS configuration. Make sure AHCI mode is
  1451. * off.
  1452. */
  1453. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1454. rc = piix_disable_ahci(pdev);
  1455. if (rc)
  1456. return rc;
  1457. }
  1458. /* SATA map init can change port_info, do it before prepping host */
  1459. if (port_flags & ATA_FLAG_SATA)
  1460. hpriv->map = piix_init_sata_map(pdev, port_info,
  1461. piix_map_db_table[ent->driver_data]);
  1462. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1463. if (rc)
  1464. return rc;
  1465. host->private_data = hpriv;
  1466. /* initialize controller */
  1467. if (port_flags & ATA_FLAG_SATA) {
  1468. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1469. rc = piix_init_sidpr(host);
  1470. if (rc)
  1471. return rc;
  1472. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1473. sht = &piix_sidpr_sht;
  1474. }
  1475. /* apply IOCFG bit18 quirk */
  1476. piix_iocfg_bit18_quirk(host);
  1477. /* On ICH5, some BIOSen disable the interrupt using the
  1478. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1479. * On ICH6, this bit has the same effect, but only when
  1480. * MSI is disabled (and it is disabled, as we don't use
  1481. * message-signalled interrupts currently).
  1482. */
  1483. if (port_flags & PIIX_FLAG_CHECKINTR)
  1484. pci_intx(pdev, 1);
  1485. if (piix_check_450nx_errata(pdev)) {
  1486. /* This writes into the master table but it does not
  1487. really matter for this errata as we will apply it to
  1488. all the PIIX devices on the board */
  1489. host->ports[0]->mwdma_mask = 0;
  1490. host->ports[0]->udma_mask = 0;
  1491. host->ports[1]->mwdma_mask = 0;
  1492. host->ports[1]->udma_mask = 0;
  1493. }
  1494. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1495. pci_set_master(pdev);
  1496. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1497. }
  1498. static void piix_remove_one(struct pci_dev *pdev)
  1499. {
  1500. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1501. struct piix_host_priv *hpriv = host->private_data;
  1502. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1503. ata_pci_remove_one(pdev);
  1504. }
  1505. static int __init piix_init(void)
  1506. {
  1507. int rc;
  1508. DPRINTK("pci_register_driver\n");
  1509. rc = pci_register_driver(&piix_pci_driver);
  1510. if (rc)
  1511. return rc;
  1512. in_module_init = 0;
  1513. DPRINTK("done\n");
  1514. return 0;
  1515. }
  1516. static void __exit piix_exit(void)
  1517. {
  1518. pci_unregister_driver(&piix_pci_driver);
  1519. }
  1520. module_init(piix_init);
  1521. module_exit(piix_exit);