12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056 |
- /*
- * TVAFE register bit-field definition
- * Sorted by the appearing order of registers in am_regs.h.
- *
- * Author: Lin Xu <lin.xu@amlogic.com>
- *
- * Copyright (C) 2010 Amlogic Inc.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef _TVAFE_REG_H
- #define _TVAFE_REG_H
- // *****************************************************************************
- // ******** ACD REGISTERS ********
- // *****************************************************************************
- #define ACD_BASE_ADD 0x1900
- #define ACD_REG_00 ((ACD_BASE_ADD+0x00)<<2)
- #define MD_LUT_STEP06_BIT 28
- #define MD_LUT_STEP06_WID 4
- #define MD_LUT_STEP05_BIT 24
- #define MD_LUT_STEP05_WID 4
- #define MD_LUT_STEP04_BIT 20
- #define MD_LUT_STEP04_WID 4
- #define MD_LUT_STEP03_BIT 16
- #define MD_LUT_STEP03_WID 4
- #define MD_LUT_STEP02_BIT 12
- #define MD_LUT_STEP02_WID 4
- #define MD_LUT_STEP01_BIT 8
- #define MD_LUT_STEP01_WID 4
- #define MD_LUT_STEP00_BIT 0
- #define MD_LUT_STEP00_WID 8
- #define ACD_REG_01 ((ACD_BASE_ADD+0x01)<<2)
- #define MD_LUT_STEP14_BIT 28
- #define MD_LUT_STEP14_WID 4
- #define MD_LUT_STEP13_BIT 24
- #define MD_LUT_STEP13_WID 4
- #define MD_LUT_STEP12_BIT 20
- #define MD_LUT_STEP12_WID 4
- #define MD_LUT_STEP11_BIT 16
- #define MD_LUT_STEP11_WID 4
- #define MD_LUT_STEP10_BIT 12
- #define MD_LUT_STEP10_WID 4
- #define MD_LUT_STEP09_BIT 8
- #define MD_LUT_STEP09_WID 4
- #define MD_LUT_STEP08_BIT 4
- #define MD_LUT_STEP08_WID 4
- #define MD_LUT_STEP07_BIT 0
- #define MD_LUT_STEP07_WID 4
- #define ACD_REG_02 ((ACD_BASE_ADD+0x02)<<2)
- #define MD_LF_ADJ_EN_BIT 31
- #define MD_LF_ADJ_EN_WID 1
- #define MD_LF_ADJ_BIT 24
- #define MD_LF_ADJ_WID 4
- #define MD_LF_OLD_SEL_BIT 15
- #define MD_LF_OLD_SEL_WID 1
- #define MD_HF_FINAL_SEL_BIT 14
- #define MD_HF_FINAL_SEL_WID 1
- #define MD_LF_FINAL_MODE_BIT 12
- #define MD_LF_FINAL_MODE_WID 2
- #define MD_MODE3_BIT 11
- #define MD_MODE3_WID 1
- #define MD_MODE2_BIT 10
- #define MD_MODE2_WID 1
- #define MD_MODE1_BIT 9
- #define MD_MODE1_WID 1
- #define MD_MODE0_BIT 8
- #define MD_MODE0_WID 1
- #define MD_LUT_STEP15_BIT 0
- #define MD_LUT_STEP15_WID 4
- #define ACD_REG_03 ((ACD_BASE_ADD+0x03)<<2)
- #define MD_DETAIL_SEL_BIT 31
- #define MD_DETAIL_SEL_WID 1
- #define MD_DETAIL_STEP3_BIT 24
- #define MD_DETAIL_STEP3_WID 4
- #define MD_DETAIL_STEP2_BIT 20
- #define MD_DETAIL_STEP2_WID 4
- #define MD_DETAIL_STEP1_BIT 16
- #define MD_DETAIL_STEP1_WID 4
- #define MD_HF_MIDDLE_BIT 15
- #define MD_HF_MIDDLE_WID 1
- #define MD_HF56_MAX_BIT 14
- #define MD_HF56_MAX_WID 1
- #define MD_HF56_MAX2_BIT 13
- #define MD_HF56_MAX2_WID 1
- #define MD_LF56_MAX_BIT 12
- #define MD_LF56_MAX_WID 1
- #define AML_YCSEP_MODE_BIT 11
- #define AML_YCSEP_MODE_WID 1
- #define MD_HF_AVG_SEL_BIT 8
- #define MD_HF_AVG_SEL_WID 2
- #define MD_REGION_HF_TH_BIT 0
- #define MD_REGION_HF_TH_WID 7
- #define ACD_REG_04 ((ACD_BASE_ADD+0x04)<<2)
- #define HWIDTH_CENABLE_BIT 24
- #define HWIDTH_CENABLE_WID 8
- #define HSTART_CENABLE_BIT 16
- #define HSTART_CENABLE_WID 8
- #define MD_REGION_LF_TH_BIT 8
- #define MD_REGION_LF_TH_WID 7
- #define MD_DETAIL_TH_BIT 0
- #define MD_DETAIL_TH_WID 8
- #define ACD_REG_05 ((ACD_BASE_ADD+0x05)<<2)
- #define APL_TH1_BIT 24
- #define APL_TH1_WID 8
- #define GM_NOISE_TH_BIT 16
- #define GM_NOISE_TH_WID 7
- #define VWIDTH_CENABLE_BIT 8
- #define VWIDTH_CENABLE_WID 8
- #define VSTART_CENABLE_BIT 0
- #define VSTART_CENABLE_WID 8
- #define ACD_REG_06 ((ACD_BASE_ADD+0x06)<<2)
- #define GM_TH3_BIT 24
- #define GM_TH3_WID 8
- #define GM_TH2_BIT 16
- #define GM_TH2_WID 8
- #define GM_TH1_BIT 8
- #define GM_TH1_WID 8
- #define APL_TH2_BIT 0
- #define APL_TH2_WID 8
- #define ACD_REG_07 ((ACD_BASE_ADD+0x07)<<2)
- #define GM_GAIN4_BIT 24
- #define GM_GAIN4_WID 8
- #define GM_GAIN3_BIT 16
- #define GM_GAIN3_WID 8
- #define GM_GAIN2_BIT 8
- #define GM_GAIN2_WID 8
- #define GM_GAIN1_BIT 0
- #define GM_GAIN1_WID 8
- #define ACD_REG_08 ((ACD_BASE_ADD+0x08)<<2)
- #define MD_BPF_COEF3_BIT 24
- #define MD_BPF_COEF3_WID 8
- #define MD_BPF_COEF2_BIT 16
- #define MD_BPF_COEF2_WID 8
- #define MD_BPF_COEF1_BIT 8
- #define MD_BPF_COEF1_WID 8
- #define MD_BPF_COEF0_BIT 0
- #define MD_BPF_COEF0_WID 8
- #define ACD_REG_09 ((ACD_BASE_ADD+0x09)<<2)
- #define GM2LUT_EN_BIT 15
- #define GM2LUT_EN_WID 1
- #define MD_BPF_EN_BIT 8
- #define MD_BPF_EN_WID 1
- #define MD_BPF_COEF4_BIT 0
- #define MD_BPF_COEF4_WID 8
- #define ACD_REG_0A ((ACD_BASE_ADD+0x0A)<<2)
- #define GM2LUT_TH2_BIT 16
- #define GM2LUT_TH2_WID 16
- #define GM2LUT_TH1_BIT 0
- #define GM2LUT_TH1_WID 16
- #define ACD_REG_0B ((ACD_BASE_ADD+0x0B)<<2)
- #define YCSEP_DEMO_BIT 24
- #define YCSEP_DEMO_WID 8
- #define GM2LUT_STEP2_BIT 16
- #define GM2LUT_STEP2_WID 8
- #define GM2LUT_STEP1_BIT 8
- #define GM2LUT_STEP1_WID 8
- #define GM2LUT_STEP0_BIT 0
- #define GM2LUT_STEP0_WID 8
- #define ACD_REG_0C ((ACD_BASE_ADD+0x0C)<<2)
- #define WR_ADDR5_VS_REG_BIT 0
- #define WR_ADDR5_VS_REG_WID 23
- #define ACD_REG_0D ((ACD_BASE_ADD+0x0D)<<2)
- #define GM_APL_BIT 0
- #define GM_APL_WID 11
- #define ACD_REG_0E ((ACD_BASE_ADD+0x0E)<<2)
- #define GLOBAL_MOTION_HF_BIT 16
- #define GLOBAL_MOTION_HF_WID 16
- #define GLOBAL_MOTION_HF_MIN_BIT 0
- #define GLOBAL_MOTION_HF_MIN_WID 16
- #define ACD_REG_0F ((ACD_BASE_ADD+0x0F)<<2)
- #define GLOBAL_MOTION_IIR_BIT 16
- #define GLOBAL_MOTION_IIR_WID 16
- #define GLOBAL_MOTION_LF_BIT 0
- #define GLOBAL_MOTION_LF_WID 16
- #define ACD_REG_10 ((ACD_BASE_ADD+0x10)<<2)
- #define YCSEP_TEST43_BIT 24
- #define YCSEP_TEST43_WID 8
- #define YCSEP_TEST42_BIT 16
- #define YCSEP_TEST42_WID 8
- #define YCSEP_TEST41_BIT 8
- #define YCSEP_TEST41_WID 8
- #define YCSEP_TEST40_BIT 0
- #define YCSEP_TEST40_WID 8
- #define ACD_REG_11 ((ACD_BASE_ADD+0x11)<<2)
- #define YCSEP_TEST47_BIT 24
- #define YCSEP_TEST47_WID 8
- #define YCSEP_TEST46_BIT 16
- #define YCSEP_TEST46_WID 8
- #define YCSEP_TEST45_BIT 8
- #define YCSEP_TEST45_WID 8
- #define YCSEP_TEST44_BIT 0
- #define YCSEP_TEST44_WID 8
- #define ACD_REG_12 ((ACD_BASE_ADD+0x12)<<2)
- #define YCSEP_TEST4B_BIT 24
- #define YCSEP_TEST4B_WID 8
- #define YCSEP_TEST4A_BIT 16
- #define YCSEP_TEST4A_WID 8
- #define YCSEP_TEST49_BIT 8
- #define YCSEP_TEST49_WID 8
- #define YCSEP_TEST48_BIT 0
- #define YCSEP_TEST48_WID 8
- #define ACD_REG_13 ((ACD_BASE_ADD+0x13)<<2)
- #define YCSEP_TEST4F_BIT 24
- #define YCSEP_TEST4F_WID 8
- #define YCSEP_TEST4E_BIT 16
- #define YCSEP_TEST4E_WID 8
- #define YCSEP_TEST4D_BIT 8
- #define YCSEP_TEST4D_WID 8
- #define YCSEP_TEST4C_BIT 0
- #define YCSEP_TEST4C_WID 8
- #define ACD_REG_14 ((ACD_BASE_ADD+0x14)<<2)
- #define YCSEP_TEST53_BIT 24
- #define YCSEP_TEST53_WID 8
- #define YCSEP_TEST52_BIT 16
- #define YCSEP_TEST52_WID 8
- #define YCSEP_TEST51_BIT 8
- #define YCSEP_TEST51_WID 8
- #define YCSEP_TEST50_BIT 0
- #define YCSEP_TEST50_WID 8
- #define ACD_REG_15 ((ACD_BASE_ADD+0x15)<<2)
- #define YCSEP_TEST57_BIT 24
- #define YCSEP_TEST57_WID 8
- #define YCSEP_TEST56_BIT 16
- #define YCSEP_TEST56_WID 8
- #define YCSEP_TEST55_BIT 8
- #define YCSEP_TEST55_WID 8
- #define YCSEP_TEST54_BIT 0
- #define YCSEP_TEST54_WID 8
- #define ACD_REG_16 ((ACD_BASE_ADD+0x16)<<2)
- #define YCSEP_TEST5B_BIT 24
- #define YCSEP_TEST5B_WID 8
- #define YCSEP_TEST5A_BIT 16
- #define YCSEP_TEST5A_WID 8
- #define YCSEP_TEST59_BIT 8
- #define YCSEP_TEST59_WID 8
- #define YCSEP_TEST58_BIT 0
- #define YCSEP_TEST58_WID 8
- #define ACD_REG_17 ((ACD_BASE_ADD+0x17)<<2)
- #define YCSEP_TEST5F_BIT 24
- #define YCSEP_TEST5F_WID 8
- #define YCSEP_TEST5E_BIT 16
- #define YCSEP_TEST5E_WID 8
- #define YCSEP_TEST5D_BIT 8
- #define YCSEP_TEST5D_WID 8
- #define YCSEP_TEST5C_BIT 0
- #define YCSEP_TEST5C_WID 8
- #define ACD_REG_18 ((ACD_BASE_ADD+0x18)<<2)
- #define YCSEP_TEST63_BIT 24
- #define YCSEP_TEST63_WID 8
- #define YCSEP_TEST62_BIT 16
- #define YCSEP_TEST62_WID 8
- #define YCSEP_TEST61_BIT 8
- #define YCSEP_TEST61_WID 8
- #define YCSEP_TEST60_BIT 0
- #define YCSEP_TEST60_WID 8
- #define ACD_REG_19 ((ACD_BASE_ADD+0x19)<<2)
- #define YCSEP_TEST67_BIT 24
- #define YCSEP_TEST67_WID 8
- #define YCSEP_TEST66_BIT 16
- #define YCSEP_TEST66_WID 8
- #define YCSEP_TEST65_BIT 8
- #define YCSEP_TEST65_WID 8
- #define YCSEP_TEST64_BIT 0
- #define YCSEP_TEST64_WID 8
- #define ACD_REG_1A ((ACD_BASE_ADD+0x1A)<<2)
- #define YCSEP_TEST6B_BIT 24
- #define YCSEP_TEST6B_WID 8
- #define YCSEP_TEST6A_BIT 16
- #define YCSEP_TEST6A_WID 8
- #define YCSEP_TEST69_BIT 8
- #define YCSEP_TEST69_WID 8
- #define YCSEP_TEST68_BIT 0
- #define YCSEP_TEST68_WID 8
- #define ACD_REG_1B ((ACD_BASE_ADD+0x1B)<<2)
- #define YCSEP_TEST6F_BIT 24
- #define YCSEP_TEST6F_WID 8
- #define YCSEP_TEST6E_BIT 16
- #define YCSEP_TEST6E_WID 8
- #define YCSEP_TEST6D_BIT 8
- #define YCSEP_TEST6D_WID 8
- #define YCSEP_TEST6C_BIT 0
- #define YCSEP_TEST6C_WID 8
- #define ACD_REG_1C ((ACD_BASE_ADD+0x1C)<<2)
- #define YCSEP_TEST73_BIT 24
- #define YCSEP_TEST73_WID 8
- #define YCSEP_TEST72_BIT 16
- #define YCSEP_TEST72_WID 8
- #define YCSEP_TEST71_BIT 8
- #define YCSEP_TEST71_WID 8
- #define YCSEP_TEST70_BIT 0
- #define YCSEP_TEST70_WID 8
- #define ACD_REG_1D ((ACD_BASE_ADD+0x1D)<<2)
- #define YCSEP_TEST75_BIT 8
- #define YCSEP_TEST75_WID 8
- #define YCSEP_TEST74_BIT 0
- #define YCSEP_TEST74_WID 8
- #define ACD_REG_1F ((ACD_BASE_ADD+0x1F)<<2)
- #define GLOBAL_DETAIL_BIT 16
- #define GLOBAL_DETAIL_WID 16
- #define GLOBAL_MOTION_PIX_BIT 0
- #define GLOBAL_MOTION_PIX_WID 16
- #define ACD_REG_20 ((ACD_BASE_ADD+0x20)<<2)
- #define VBIDE_TEST76_BIT 0
- #define VBIDE_TEST76_WID 8
- #define ACD_REG_21 ((ACD_BASE_ADD+0x21)<<2)
- #define AML_VBI_SIZE_BIT 16
- #define AML_VBI_SIZE_WID 16
- #define AML_VBI_START_ADDR_BIT 0
- #define AML_VBI_START_ADDR_WID 16
- #define ACD_REG_22 ((ACD_BASE_ADD+0x22)<<2)
- #define AML_VBI_RST_BIT 31
- #define AML_VBI_RST_WID 1
- #define AML_ADDR_VS_EN_BIT 27
- #define AML_ADDR_VS_EN_WID 1
- #define AML_FLUSH_IN_EN_BIT 26
- #define AML_FLUSH_IN_EN_WID 1
- #define AML_DISAGENT_BIT 24
- #define AML_DISAGENT_WID 2
- #define AML_VBIDATA_SEL_BIT 23
- #define AML_VBIDATA_SEL_WID 1
- #define AML_VBI_TH_BIT 16
- #define AML_VBI_TH_WID 7
- #define ACD_REG_23 ((ACD_BASE_ADD+0x23)<<2)
- #define YCSEP_IFCOMP3_BIT 24
- #define YCSEP_IFCOMP3_WID 8
- #define YCSEP_IFCOMP2_BIT 16
- #define YCSEP_IFCOMP2_WID 8
- #define YCSEP_IFCOMP1_BIT 8
- #define YCSEP_IFCOMP1_WID 8
- #define YCSEP_IFCOMP0_BIT 0
- #define YCSEP_IFCOMP0_WID 8
- #define ACD_REG_24 ((ACD_BASE_ADD+0x24)<<2)
- #define YCSEP_IFCOMP_SCALE_BIT 9
- #define YCSEP_IFCOMP_SCALE_WID 2
- #define YCSEP_IFCOMP_EN_BIT 8
- #define YCSEP_IFCOMP_EN_WID 1
- #define YCSEP_IFCOMP4_BIT 0
- #define YCSEP_IFCOMP4_WID 8
- #define ACD_REG_25 ((ACD_BASE_ADD+0x25)<<2)
- #define FRONT_LPF3_VIDEO_BIT 24
- #define FRONT_LPF3_VIDEO_WID 8
- #define FRONT_LPF2_VIDEO_BIT 16
- #define FRONT_LPF2_VIDEO_WID 8
- #define FRONT_LPF1_VIDEO_BIT 8
- #define FRONT_LPF1_VIDEO_WID 8
- #define FRONT_LPF0_VIDEO_BIT 0
- #define FRONT_LPF0_VIDEO_WID 8
- #define ACD_REG_26 ((ACD_BASE_ADD+0x26)<<2)
- #define FRONT_LPF_SCALE_VIDEO_BIT 9
- #define FRONT_LPF_SCALE_VIDEO_WID 1
- #define FRONT_LPF_EN_VIDEO_BIT 8
- #define FRONT_LPF_EN_VIDEO_WID 1
- #define FRONT_LPF4_VIDEO_BIT 0
- #define FRONT_LPF4_VIDEO_WID 8
- #define ACD_REG_27 ((ACD_BASE_ADD+0x27)<<2)
- #define FRONT_LPF3_VBI_BIT 24
- #define FRONT_LPF3_VBI_WID 8
- #define FRONT_LPF2_VBI_BIT 16
- #define FRONT_LPF2_VBI_WID 8
- #define FRONT_LPF1_VBI_BIT 8
- #define FRONT_LPF1_VBI_WID 8
- #define FRONT_LPF0_VBI_BIT 0
- #define FRONT_LPF0_VBI_WID 8
- #define ACD_REG_28 ((ACD_BASE_ADD+0x28)<<2)
- #define ACD_CHROMA_MODE_BIT 14
- #define ACD_CHROMA_MODE_WID 2
- #define ACD_DEBYPASS_BIT 13
- #define ACD_DEBYPASS_WID 1
- #define GM_APL_GAIN_MANUEL_BIT 11
- #define GM_APL_GAIN_MANUEL_WID 1
- #define FRONT_LPF_SCALE_VBI_BIT 9
- #define FRONT_LPF_SCALE_VBI_WID 1
- #define FRONT_LPF_EN_VBI_BIT 8
- #define FRONT_LPF_EN_VBI_WID 1
- #define FRONT_LPF4_VBI_BIT 0
- #define FRONT_LPF4_VBI_WID 8
- #define ACD_REG_29 ((ACD_BASE_ADD+0x29)<<2)
- #define REG_4F_BUF_END_CNT_BIT 28
- #define REG_4F_BUF_END_CNT_WID 3
- #define REG_4F_RD_OFFSET_BIT 24
- #define REG_4F_RD_OFFSET_WID 4
- #define REG_4FRAME_MODE_BIT 23
- #define REG_4FRAME_MODE_WID 1
- #define REG_4F_MOTION_ADDR_OFFSET_BIT 0
- #define REG_4F_MOTION_ADDR_OFFSET_WID 23
- #define ACD_REG_2A ((ACD_BASE_ADD+0x2A)<<2)
- #define REG_4F_DISAGENT_BIT 20
- #define REG_4F_DISAGENT_WID 2
- #define REG_4F_BUF_INI_CNT_BIT 17
- #define REG_4F_BUF_INI_CNT_WID 3
- #define REG_4F_MOTION_LENGTH_BIT 0
- #define REG_4F_MOTION_LENGTH_WID 17
- #define ACD_REG_2B ((ACD_BASE_ADD+0x2B)<<2)
- #define CPUMP_UP_OFFSET_BIT 24
- #define CPUMP_UP_OFFSET_WID 8
- #define CPUMP_DN_OFFSET_BIT 16
- #define CPUMP_DN_OFFSET_WID 8
- #define CPUMP_UPDN_AML_EN_BIT 15
- #define CPUMP_UPDN_AML_EN_WID 1
- #define CPUMP_UPDN_RATIO_BIT 8
- #define CPUMP_UPDN_RATIO_WID 7
- #define BP_GATE_VENABLE_BIT 0
- #define BP_GATE_VENABLE_WID 1
- #define ACD_REG_2C ((ACD_BASE_ADD+0x2C)<<2)
- #define BP_GATE_VSTART_BIT 24
- #define BP_GATE_VSTART_WID 8
- #define BP_GATE_VEND_BIT 16
- #define BP_GATE_VEND_WID 8
- #define BP_GATE_HSTART_BIT 8
- #define BP_GATE_HSTART_WID 8
- #define BP_GATE_HEND_BIT 0
- #define BP_GATE_HEND_WID 8
- #define ACD_REG_2D ((ACD_BASE_ADD+0x2D)<<2)
- #define ACD_HSTART_BIT 16
- #define ACD_HSTART_WID 16
- #define ACD_HEND_BIT 0
- #define ACD_HEND_WID 16
- #define ACD_REG_2E ((ACD_BASE_ADD+0x2E)<<2)
- #define ACD_VSTART_BIT 16
- #define ACD_VSTART_WID 16
- #define ACD_VEND_BIT 0
- #define ACD_VEND_WID 16
- #define ACD_REG_2F ((ACD_BASE_ADD+0x2F)<<2)
- #define VBI_ADDR_OFFSET_BIT 0
- #define VBI_ADDR_OFFSET_WID 32
- #define ACD_REG_30 ((ACD_BASE_ADD+0x30)<<2)
- #define MOTION_ADDR_OFFSET_BIT 0
- #define MOTION_ADDR_OFFSET_WID 32
- #define ACD_REG_32 ((ACD_BASE_ADD+0x32)<<2)
- #define MEM_WARNING_CLR_BIT 2
- #define MEM_WARNING_CLR_WID 1
- #define REG_AFIFO_SIZE_BIT 0
- #define REG_AFIFO_SIZE_WID 2
- // ****************************************************************************
- // ******** ADC REGISTERS ********
- // ****************************************************************************
- #define ADC_BASE_ADD 0x1A00
- #define ADC_REG_00 ((ADC_BASE_ADD+0x00)<<2)
- #define CHIPREV_BIT 0
- #define CHIPREV_WID 8
- #define ADC_REG_01 ((ADC_BASE_ADD+0x01)<<2)
- #define PLLDIVRATIO_MSB_BIT 0
- #define PLLDIVRATIO_MSB_WID 8
- #define ADC_REG_02 ((ADC_BASE_ADD+0x02)<<2)
- #define PLLDIVRATIO_LSB_BIT 4
- #define PLLDIVRATIO_LSB_WID 4
- #define ADC_REG_03 ((ADC_BASE_ADD+0x03)<<2)
- #define CLAMPPLACEM_BIT 0
- #define CLAMPPLACEM_WID 8
- #define ADC_REG_04 ((ADC_BASE_ADD+0x04)<<2)
- #define CLAMPDURATION_BIT 0
- #define CLAMPDURATION_WID 8
- #define ADC_REG_05 ((ADC_BASE_ADD+0x05)<<2)
- #define PGAGAIN_BIT 0
- #define PGAGAIN_WID 8
- #define ADC_REG_06 ((ADC_BASE_ADD+0x06)<<2)
- #define PGAMODE_BIT 5
- #define PGAMODE_WID 1
- #define ENPGA_BIT 4
- #define ENPGA_WID 1
- #define ADC_REG_07 ((ADC_BASE_ADD+0x07)<<2)
- #define ADCGAINA_BIT 0
- #define ADCGAINA_WID 8
- #define ADC_REG_08 ((ADC_BASE_ADD+0x08)<<2)
- #define ADCGAINB_BIT 0
- #define ADCGAINB_WID 8
- #define ADC_REG_09 ((ADC_BASE_ADD+0x09)<<2)
- #define ADCGAINC_BIT 0
- #define ADCGAINC_WID 8
- //#define ADC_REG_0A ((ADC_BASE_ADD+0x0A)<<2)
- #define ADC_REG_0B ((ADC_BASE_ADD+0x0B)<<2)
- #define ENSTCA_BIT 7
- #define ENSTCA_WID 1
- #define CTRCLREFA_0B_BIT 0
- #define CTRCLREFA_0B_WID 5
- #define ADC_REG_0C ((ADC_BASE_ADD+0x0C)<<2)
- #define ENSTCB_BIT 7
- #define ENSTCB_WID 1
- #define CTRCLREFB_0C_BIT 0
- #define CTRCLREFB_0C_WID 5
- #define ADC_REG_0D ((ADC_BASE_ADD+0x0D)<<2)
- #define ENSTCC_BIT 7
- #define ENSTCC_WID 1
- #define CTRCLREFC_0D_BIT 0
- #define CTRCLREFC_0D_WID 5
- //#define ADC_REG_0E ((ADC_BASE_ADD+0x0E)<<2)
- #define ADC_REG_0F ((ADC_BASE_ADD+0x0F)<<2)
- #define ENMRCA_BIT 7
- #define ENMRCA_WID 1
- #define ENBRCA_BIT 6
- #define ENBRCA_WID 1
- #define ENMBCA_BIT 4
- #define ENMBCA_WID 1
- #define CTRCLREFA_0F_BIT 2
- #define CTRCLREFA_0F_WID 2
- #define ADC_REG_10 ((ADC_BASE_ADD+0x10)<<2)
- #define ENMRCB_BIT 7
- #define ENMRCB_WID 1
- #define ENBRCB_BIT 6
- #define ENBRCB_WID 1
- #define ENMBCB_BIT 4
- #define ENMBCB_WID 1
- #define CTRCLREFB_10_BIT 2
- #define CTRCLREFB_10_WID 2
- #define ADC_REG_11 ((ADC_BASE_ADD+0x11)<<2)
- #define ENMRCC_BIT 7
- #define ENMRCC_WID 1
- #define ENBRCC_BIT 6
- #define ENBRCC_WID 1
- #define ENMBCC_BIT 4
- #define ENMBCC_WID 1
- #define CTRCLREFC_11_BIT 2
- #define CTRCLREFC_11_WID 2
- //#define ADC_REG_12 ((ADC_BASE_ADD+0x12)<<2)
- #define ADC_REG_13 ((ADC_BASE_ADD+0x13)<<2)
- #define ENADCA_BIT 5
- #define ENADCA_WID 1
- #define ENADCASTDBY_BIT 4
- #define ENADCASTDBY_WID 1
- #define ADC_REG_14 ((ADC_BASE_ADD+0x14)<<2)
- #define ENADCB_BIT 5
- #define ENADCB_WID 1
- #define ENADCBSTDBY_BIT 4
- #define ENADCBSTDBY_WID 1
- #define ADC_REG_15 ((ADC_BASE_ADD+0x15)<<2)
- #define ENADCC_BIT 5
- #define ENADCC_WID 1
- #define ENADCCSTDBY_BIT 4
- #define ENADCCSTDBY_WID 1
- //#define ADC_REG_16 ((ADC_BASE_ADD+0x16)<<2)
- #define ADC_REG_17 ((ADC_BASE_ADD+0x17)<<2)
- #define INMUXA_BIT 4
- #define INMUXA_WID 3
- #define INMUXB_BIT 0
- #define INMUXB_WID 3
- #define ADC_REG_18 ((ADC_BASE_ADD+0x18)<<2)
- #define INMUXC_BIT 4
- #define INMUXC_WID 3
- #define ADC_REG_19 ((ADC_BASE_ADD+0x19)<<2)
- #define ENLPFA_BIT 7
- #define ENLPFA_WID 1
- #define ANABWCTRLA_BIT 4
- #define ANABWCTRLA_WID 3
- #define LPFBWCTRA_BIT 0
- #define LPFBWCTRA_WID 4
- #define ADC_REG_1A ((ADC_BASE_ADD+0x1A)<<2)
- #define ENLPFB_BIT 7
- #define ENLPFB_WID 1
- #define ANABWCTRLB_BIT 4
- #define ANABWCTRLB_WID 3
- #define LPFBWCTRB_BIT 0
- #define LPFBWCTRB_WID 4
- #define ADC_REG_1B ((ADC_BASE_ADD+0x1B)<<2)
- #define ENLPFC_BIT 7
- #define ENLPFC_WID 1
- #define ANABWCTRLC_BIT 4
- #define ANABWCTRLC_WID 3
- #define LPFBWCTRC_BIT 0
- #define LPFBWCTRC_WID 4
- //#define ADC_REG_1C ((ADC_BASE_ADD+0x1C)<<2)
- //#define ADC_REG_1D ((ADC_BASE_ADD+0x1D)<<2)
- #define ADC_REG_1E ((ADC_BASE_ADD+0x1E)<<2)
- #define ENIB_BIT 5
- #define ENIB_WID 1
- #define ADC_REG_1F ((ADC_BASE_ADD+0x1F)<<2)
- #define ENVBG_BIT 3
- #define ENVBG_WID 1
- #define ADC_REG_20 ((ADC_BASE_ADD+0x20)<<2)
- #define ENSTCBUF_BIT 6
- #define ENSTCBUF_WID 1
- #define ENCVBSBUF_BIT 5
- #define ENCVBSBUF_WID 1
- #define CTRGAINCVBSBUF_BIT 4
- #define CTRGAINCVBSBUF_WID 1
- #define INMUXBUF_BIT 0
- #define INMUXBUF_WID 2
- #define ADC_REG_21 ((ADC_BASE_ADD+0x21)<<2)
- #define SLEEPMODE_BIT 3
- #define SLEEPMODE_WID 1
- #define POWERDOWNZ_BIT 2
- #define POWERDOWNZ_WID 1
- #define RSTDIGZ_BIT 1
- #define RSTDIGZ_WID 1
- //#define ADC_REG_22 ((ADC_BASE_ADD+0x22)<<2)
- //#define ADC_REG_23 ((ADC_BASE_ADD+0x23)<<2)
- #define ADC_REG_24 ((ADC_BASE_ADD+0x24)<<2)
- #define INMUXSOG_BIT 0
- #define INMUXSOG_WID 3
- //#define ADC_REG_25 ((ADC_BASE_ADD+0x25)<<2)
- #define ADC_REG_26 ((ADC_BASE_ADD+0x26)<<2)
- #define SOGSLCRTHRES_BIT 3
- #define SOGSLCRTHRES_WID 5
- #define SOGLPF_BIT 0
- #define SOGLPF_WID 3
- #define ADC_REG_27 ((ADC_BASE_ADD+0x27)<<2)
- #define SOGSLCRTHRESAUX_BIT 3
- #define SOGSLCRTHRESAUX_WID 5
- #define SOGLPFAUX_BIT 0
- #define SOGLPFAUX_WID 3
- #define ADC_REG_28 ((ADC_BASE_ADD+0x28)<<2)
- #define SOGBIASAUX_BIT 6
- #define SOGBIASAUX_WID 2
- #define SOGCLAMPAUX_BIT 4
- #define SOGCLAMPAUX_WID 2
- #define SOGBIAS_BIT 2
- #define SOGBIAS_WID 2
- #define SOGCLAMP_BIT 0
- #define SOGCLAMP_WID 2
- //#define ADC_REG_29 ((ADC_BASE_ADD+0x29)<<2)
- #define ADC_REG_2A ((ADC_BASE_ADD+0x2A)<<2)
- #define SOGOFFSETAUX_BIT 4
- #define SOGOFFSETAUX_WID 3
- #define SOGOFFSET_BIT 0
- #define SOGOFFSET_WID 3
- #define ADC_REG_2B ((ADC_BASE_ADD+0x2B)<<2)
- #define SOGDETAUX_BIT 0
- #define SOGDETAUX_WID 8
- //#define ADC_REG_2C ((ADC_BASE_ADD+0x2C)<<2)
- //#define ADC_REG_2D ((ADC_BASE_ADD+0x2D)<<2)
- #define ADC_REG_2E ((ADC_BASE_ADD+0x2E)<<2)
- #define HSYNCPOLOVRD1_BIT 7
- #define HSYNCPOLOVRD1_WID 1
- #define HSYNCPOLSEL_BIT 6
- #define HSYNCPOLSEL_WID 1
- #define HSYNCOUTPOL_BIT 5
- #define HSYNCOUTPOL_WID 1
- #define HSYNCACTVOVRD_BIT 4
- #define HSYNCACTVOVRD_WID 1
- #define HSYNCACTVSEL_BIT 3
- #define HSYNCACTVSEL_WID 1
- #define VSYNCOUTPOL_BIT 2
- #define VSYNCOUTPOL_WID 1
- #define VSYNCACTVOVRD_BIT 1
- #define VSYNCACTVOVRD_WID 1
- #define VSYNCACTVSEL_BIT 0
- #define VSYNCACTVSEL_WID 1
- #define ADC_REG_2F ((ADC_BASE_ADD+0x2F)<<2)
- #define CLAMPEXT_BIT 7
- #define CLAMPEXT_WID 1
- #define CLAMPPOL_BIT 6
- #define CLAMPPOL_WID 1
- #define COASTSEL_BIT 5
- #define COASTSEL_WID 1
- #define COASTPOLOVRD_BIT 4
- #define COASTPOLOVRD_WID 1
- #define COASTPOLSEL_BIT 3
- #define COASTPOLSEL_WID 1
- #define ADC_REG_30 ((ADC_BASE_ADD+0x30)<<2)
- #define HSYNCOUTWIDTH_BIT 0
- #define HSYNCOUTWIDTH_WID 8
- #define ADC_REG_31 ((ADC_BASE_ADD+0x31)<<2)
- #define SYNCSEPTHRES_BIT 0
- #define SYNCSEPTHRES_WID 8
- #define ADC_REG_32 ((ADC_BASE_ADD+0x32)<<2)
- #define PRECOAST_BIT 0
- #define PRECOAST_WID 8
- #define ADC_REG_33 ((ADC_BASE_ADD+0x33)<<2)
- #define POSTCOAST_BIT 0
- #define POSTCOAST_WID 8
- #define ADC_REG_34 ((ADC_BASE_ADD+0x34)<<2)
- #define HSYNCDET_BIT 7
- #define HSYNCDET_WID 1
- #define HSYNCACTV_BIT 6
- #define HSYNCACTV_WID 1
- #define HSYNCPOL_BIT 5
- #define HSYNCPOL_WID 1
- #define VSYNCDET_BIT 4
- #define VSYNCDET_WID 1
- #define VSYNCACTV_BIT 3
- #define VSYNCACTV_WID 1
- #define VSYNCPOL_BIT 2
- #define VSYNCPOL_WID 1
- #define SOGDET_BIT 1
- #define SOGDET_WID 1
- #define COASTPOL_BIT 0
- #define COASTPOL_WID 1
- #define ADC_REG_35 ((ADC_BASE_ADD+0x35)<<2)
- #define PLLLOCKED_BIT 0
- #define PLLLOCKED_WID 1
- //#define ADC_REG_36 ((ADC_BASE_ADD+0x36)<<2)
- //#define ADC_REG_37 ((ADC_BASE_ADD+0x37)<<2)
- #define ADC_REG_38 ((ADC_BASE_ADD+0x38)<<2)
- #define ENPLLCOASTWIN_BIT 5
- #define ENPLLCOASTWIN_WID 1
- #define ADC_REG_39 ((ADC_BASE_ADD+0x39)<<2)
- #define ENCOASTFWIDTHSEL_BIT 6
- #define ENCOASTFWIDTHSEL_WID 1
- #define INSYNCMUXCTRL_BIT 2
- #define INSYNCMUXCTRL_WID 1
- #define SYNCMUXCTRLBYPASS_BIT 1
- #define SYNCMUXCTRLBYPASS_WID 1
- #define SYNCMUXCTRL_BIT 0
- #define SYNCMUXCTRL_WID 1
- #define ADC_REG_3A ((ADC_BASE_ADD+0x3A)<<2)
- #define ADCRDYA_BIT 7
- #define ADCRDYA_WID 1
- #define ADCRDYB_BIT 6
- #define ADCRDYB_WID 1
- #define ADCRDYC_BIT 5
- #define ADCRDYC_WID 1
- #define ADC_REG_3B ((ADC_BASE_ADD+0x3B)<<2)
- #define DISCLPDRGCST_BIT 4
- #define DISCLPDRGCST_WID 1
- #define HFSMRETRY_BIT 2
- #define HFSMRETRY_WID 2
- #define ADC_REG_3C ((ADC_BASE_ADD+0x3C)<<2)
- #define HSYNCFWIDTHSEL_BIT 4
- #define HSYNCFWIDTHSEL_WID 4
- #define COASTFWIDTHSEL_BIT 0
- #define COASTFWIDTHSEL_WID 4
- #define ADC_REG_3D ((ADC_BASE_ADD+0x3D)<<2)
- #define FILTPLLHSYNC_BIT 7
- #define FILTPLLHSYNC_WID 1
- #define HSYNCLOCKWINDOW_BIT 5
- #define HSYNCLOCKWINDOW_WID 1
- #define ADC_REG_3E ((ADC_BASE_ADD+0x3E)<<2)
- #define PREHSYNC_BIT 0
- #define PREHSYNC_WID 8
- #define ADC_REG_3F ((ADC_BASE_ADD+0x3F)<<2)
- #define POSTHSYNC_BIT 0
- #define POSTHSYNC_WID 8
- //#define ADC_REG_40 ((ADC_BASE_ADD+0x40)<<2)
- #define ADC_REG_41 ((ADC_BASE_ADD+0x41)<<2)
- #define GLITCHSEL_BIT 0
- #define GLITCHSEL_WID 3
- //#define ADC_REG_42 ((ADC_BASE_ADD+0x42)<<2)
- #define ADC_REG_43 ((ADC_BASE_ADD+0x43)<<2)
- #define GLITCHBYPASS_BIT 4
- #define GLITCHBYPASS_WID 3
- //#define ADC_REG_44 ((ADC_BASE_ADD+0x44)<<2)
- //#define ADC_REG_45 ((ADC_BASE_ADD+0x45)<<2)
- #define ADC_REG_46 ((ADC_BASE_ADD+0x46)<<2)
- #define VSYNCLOCKWINDOW_BIT 2
- #define VSYNCLOCKWINDOW_WID 1
- #define ADC_REG_47 ((ADC_BASE_ADD+0x47)<<2)
- #define HSOUTDLYCTR_BIT 4
- #define HSOUTDLYCTR_WID 3
- //#define ADC_REG_48 ((ADC_BASE_ADD+0x48)<<2)
- //#define ADC_REG_49 ((ADC_BASE_ADD+0x49)<<2)
- //#define ADC_REG_4A ((ADC_BASE_ADD+0x4A)<<2)
- //#define ADC_REG_4B ((ADC_BASE_ADD+0x4B)<<2)
- //#define ADC_REG_4C ((ADC_BASE_ADD+0x4C)<<2)
- //#define ADC_REG_4D ((ADC_BASE_ADD+0x4D)<<2)
- //#define ADC_REG_4E ((ADC_BASE_ADD+0x4E)<<2)
- //#define ADC_REG_4F ((ADC_BASE_ADD+0x4F)<<2)
- //#define ADC_REG_50 ((ADC_BASE_ADD+0x50)<<2)
- //#define ADC_REG_51 ((ADC_BASE_ADD+0x51)<<2)
- //#define ADC_REG_52 ((ADC_BASE_ADD+0x52)<<2)
- //#define ADC_REG_53 ((ADC_BASE_ADD+0x53)<<2)
- //#define ADC_REG_54 ((ADC_BASE_ADD+0x54)<<2)
- //#define ADC_REG_55 ((ADC_BASE_ADD+0x55)<<2)
- #define ADC_REG_56 ((ADC_BASE_ADD+0x56)<<2)
- #define CLKPHASEADJ_BIT 0
- #define CLKPHASEADJ_WID 5
- //#define ADC_REG_57 ((ADC_BASE_ADD+0x57)<<2)
- #define ADC_REG_58 ((ADC_BASE_ADD+0x58)<<2)
- #define EXTCLKSEL_BIT 3
- #define EXTCLKSEL_WID 1
- #define ADC_REG_59 ((ADC_BASE_ADD+0x59)<<2)
- #define PLLALFA_BIT 0
- #define PLLALFA_WID 5
- #define ADC_REG_5A ((ADC_BASE_ADD+0x5A)<<2)
- #define PLLSEL_BIT 5
- #define PLLSEL_WID 1
- #define PLLBETA_BIT 0
- #define PLLBETA_WID 5
- #define ADC_REG_5B ((ADC_BASE_ADD+0x5B)<<2)
- #define PLLARMENA_BIT 7
- #define PLLARMENA_WID 1
- #define PLLARMCNT_BIT 5
- #define PLLARMCNT_WID 2
- #define PLLENCTR_BIT 0
- #define PLLENCTR_WID 5
- #define ADC_REG_5C ((ADC_BASE_ADD+0x5C)<<2)
- #define PLLFLOCKBW_BIT 4
- #define PLLFLOCKBW_WID 4
- #define ENAPLL_BIT 3
- #define ENAPLL_WID 1
- #define PLLFLOCKEN_BIT 2
- #define PLLFLOCKEN_WID 1
- #define PLLFLOCKCNT_BIT 0
- #define PLLFLOCKCNT_WID 2
- #define ADC_REG_5D ((ADC_BASE_ADD+0x5D)<<2)
- #define PLLGAIN_BIT 4
- #define PLLGAIN_WID 4
- #define PLLLOCKCNTTH_BIT 0
- #define PLLLOCKCNTTH_WID 4
- #define ADC_REG_5E ((ADC_BASE_ADD+0x5E)<<2)
- #define PLLLOCKTH_BIT 0
- #define PLLLOCKTH_WID 7
- #define ADC_REG_5F ((ADC_BASE_ADD+0x5F)<<2)
- #define PLLSDDIV_BIT 0
- #define PLLSDDIV_WID 7
- #define ADC_REG_60 ((ADC_BASE_ADD+0x60)<<2)
- #define PLLSDRANGE_BIT 4
- #define PLLSDRANGE_WID 4
- #define PLLUNLOCKCNTTH_BIT 0
- #define PLLUNLOCKCNTTH_WID 4
- #define ADC_REG_61 ((ADC_BASE_ADD+0x61)<<2)
- #define PLLRANGEEXT_BIT 4
- #define PLLRANGEEXT_WID 4
- #define PLLRNGNO_BIT 0
- #define PLLRNGNO_WID 4
- #define ADC_REG_62 ((ADC_BASE_ADD+0x62)<<2)
- #define PLLUNLOCKTH_BIT 0
- #define PLLUNLOCKTH_WID 7
- #define ADC_REG_63 ((ADC_BASE_ADD+0x63)<<2)
- #define PLLRANGEOVR_BIT 7
- #define PLLRANGEOVR_WID 1
- #define PLLLPFOUTOVR_BIT 6
- #define PLLLPFOUTOVR_WID 1
- #define PLLVCOOUTDIVCTR_BIT 4
- #define PLLVCOOUTDIVCTR_WID 2
- #define PLLT2DSENS_BIT 2
- #define PLLT2DSENS_WID 2
- #define PLLIOFFSET_BIT 0
- #define PLLIOFFSET_WID 2
- #define ADC_REG_64 ((ADC_BASE_ADD+0x64)<<2)
- #define PLLLPFOUTEXT_MSB_BIT 0
- #define PLLLPFOUTEXT_MSB_WID 8
- #define ADC_REG_65 ((ADC_BASE_ADD+0x65)<<2)
- #define PLLLPFOUTEXT_LSB_BIT 0
- #define PLLLPFOUTEXT_LSB_WID 4
- #define ADC_REG_66 ((ADC_BASE_ADD+0x66)<<2)
- #define ADC_REG_PLLSDENA_BIT 4
- #define ADC_REG_PLLSDENA_WID 1
- //#define ADC_REG_67 ((ADC_BASE_ADD+0x67)<<2)
- #define ADC_REG_68 ((ADC_BASE_ADD+0x68)<<2)
- #define ENDPLL_BIT 5
- #define ENDPLL_WID 1
- #define PLLCMASKENZ_BIT 4
- #define PLLCMASKENZ_WID 1
- #define PLLCMASKCTR_BIT 3
- #define PLLCMASKCTR_WID 1
- #define ENPLLCOAST_BIT 2
- #define ENPLLCOAST_WID 1
- #define VCORANGESEL_BIT 0
- #define VCORANGESEL_WID 2
- #define ADC_REG_69 ((ADC_BASE_ADD+0x69)<<2)
- #define CHARGEPUMPCURR_BIT 4
- #define CHARGEPUMPCURR_WID 3
- #define BIASCP_BIT 2
- #define BIASCP_WID 2
- //#define ADC_REG_6A (ADC_BASE_ADD+0x6A)<<2)
- //#define ADC_REG_6B (ADC_BASE_ADD+0x6B)<<2)
- //#define ADC_REG_6C (ADC_BASE_ADD+0x6C)<<2)
- //#define ADC_REG_6D (ADC_BASE_ADD+0x6D)<<2)
- // **************************************************** ************************
- // ******** TOP REGISTERS ********
- // **************************************************** ************************
- #define TOP_BASE_ADD 0x1B00
- // ******** DVSS -- YPBPR & RGB *********************** ************************
- #define TVFE_DVSS_MUXCTRL ((TOP_BASE_ADD+0x00)<<2)
- #define DVSS_CLAMP_INV_BIT 31
- #define DVSS_CLAMP_INV_WID 1
- #define DVSS_COAST_INV_BIT 30
- #define DVSS_COAST_INV_WID 1
- #define CLAMP_V_EN_BIT 29
- #define CLAMP_V_EN_WID 1
- #define DVSS_XSYNC_GEN_EN_BIT 28
- #define DVSS_XSYNC_GEN_EN_WID 1
- #define VS_MDET_SEL_BIT 27
- #define VS_MDET_SEL_WID 1
- #define DVSS_COAST_EN_BIT 25
- #define DVSS_COAST_EN_WID 2
- #define DVSS_COAST_EDGE_TEST_BIT 24
- #define DVSS_COAST_EDGE_TEST_WID 1
- #define DVSS_VS_REFINE_TEST_BIT 23
- #define DVSS_VS_REFINE_TEST_WID 1
- #define DVSS_VS_OUT_SEL_BIT 21
- #define DVSS_VS_OUT_SEL_WID 2
- #define DVSS_HS_COAST_SEL_BIT 19
- #define DVSS_HS_COAST_SEL_WID 2
- #define DVSS_HS_OUT_SEL_BIT 17
- #define DVSS_HS_OUT_SEL_WID 2
- #define DVSS_TO_GEN_VS_SEL_BIT 16
- #define DVSS_TO_GEN_VS_SEL_WID 1
- #define DVSS_TO_GEN_HS_SEL_BIT 15
- #define DVSS_TO_GEN_HS_SEL_WID 1
- #define DVSS_TO_NOSIG_SEL_BIT 14
- #define DVSS_TO_NOSIG_SEL_WID 1
- #define DVSS_TO_GATE_VS_SEL_BIT 12
- #define DVSS_TO_GATE_VS_SEL_WID 2
- #define DVSS_TO_GATE_HS_SEL_BIT 10
- #define DVSS_TO_GATE_HS_SEL_WID 2
- #define DVSS_FROM_LLPLL_INV_BIT 9
- #define DVSS_FROM_LLPLL_INV_WID 1
- #define DVSS_TO_LLPLL_INV_BIT 8
- #define DVSS_TO_LLPLL_INV_WID 1
- #define DVSS_TO_LLLPLL_SEL_BIT 6
- #define DVSS_TO_LLLPLL_SEL_WID 2
- #define DVSS_RM_GLITCH_BIT 4
- #define DVSS_RM_GLITCH_WID 2
- #define DVSS_HS_IN_INV_BIT 3
- #define DVSS_HS_IN_INV_WID 1
- #define DVSS_VS_IN_INV_BIT 2
- #define DVSS_VS_IN_INV_WID 1
- #define DVSS_XSYNCH_IN_SEL_BIT 0
- #define DVSS_XSYNCH_IN_SEL_WID 2
- #define TVFE_DVSS_MUXVS_REF ((TOP_BASE_ADD+0x01)<<2)
- #define DVSS_REFINE_TH_BIT 0
- #define DVSS_REFINE_TH_WID 16
- #define TVFE_DVSS_MUXCOAST_V ((TOP_BASE_ADD+0x02)<<2)
- #define MUXCOAST_VER_ED_BIT 16
- #define MUXCOAST_VER_ED_WID 16
- #define MUXCOAST_VER_ST_BIT 0
- #define MUXCOAST_VER_ST_WID 16
- #define TVFE_DVSS_SEP_HVWIDTH ((TOP_BASE_ADD+0x03)<<2)
- #define VS_WIDTH_BIT 16
- #define VS_WIDTH_WID 16
- #define HS_WIDTH_BIT 0
- #define HS_WIDTH_WID 16
- #define TVFE_DVSS_SEP_HPARA ((TOP_BASE_ADD+0x04)<<2)
- #define HS_MSK_BIT 16
- #define HS_MSK_WID 16
- #define HS_GEN_PRD_BIT 16
- #define HS_GEN_PRD_WID 0
- #define TVFE_DVSS_SEP_VINTEG ((TOP_BASE_ADD+0x05)<<2)
- #define VS_INTEGRAL_TH2_BIT 16
- #define VS_INTEGRAL_TH2_WID 16
- #define VS_INTEGRAL_TH1_BIT 0
- #define VS_INTEGRAL_TH1_WID 16
- #define TVFE_DVSS_SEP_H_THR ((TOP_BASE_ADD+0x06)<<2)
- #define DVSS_HS_WTH2_BIT 16
- #define DVSS_HS_WTH2_WID 16
- #define DVSS_HS_WTH1_BIT 0
- #define DVSS_HS_WTH1_WID 16
- #define TVFE_DVSS_SEP_CTRL ((TOP_BASE_ADD+0x07)<<2)
- #define DVSS_VS_TEST_BIT 29
- #define DVSS_VS_TEST_WID 3
- #define DVSS_HD_BIT 28
- #define DVSS_HD_WID 1
- #define DVSS_SEP_RESERVED_BIT 0
- #define DVSS_SEP_RESERVED_WID 16
- #define TVFE_DVSS_GEN_WIDTH ((TOP_BASE_ADD+0x08)<<2)
- #define DVSS_GEN_VS_WIDTH_BIT 16
- #define DVSS_GEN_VS_WIDTH_WID 16
- #define DVSS_GEN_HS_WIDTH_BIT 0
- #define DVSS_GEN_HS_WIDTH_WID 16
- #define TVFE_DVSS_GEN_PRD ((TOP_BASE_ADD+0x09)<<2)
- #define VS_GEN_PRD_BIT 16
- #define VS_GEN_PRD_WID 16
- #define HSYNC_GEN_PRD_BIT 0
- #define HSYNC_GEN_PRD_WID 16
- #define TVFE_DVSS_GEN_COAST ((TOP_BASE_ADD+0x0A)<<2)
- #define HSGEN_COAST_ST_BIT 16
- #define HSGEN_COAST_ST_WID 16
- #define HSGEN_COAST_ED_BIT 0
- #define HSGEN_COAST_ED_WID 16
- #define TVFE_DVSS_NOSIG_PARA ((TOP_BASE_ADD+0x0B)<<2)
- #define DVSS_HS_WIDTH_NOSIG_BIT 0
- #define DVSS_HS_WIDTH_NOSIG_WID 10
- #define TVFE_DVSS_NOSIG_PLS_TH ((TOP_BASE_ADD+0x0C)<<2)
- #define DVSS_READ_EN_BIT 31
- #define DVSS_READ_EN_WID 1
- #define INTEGRAL_STEP_NOSIG_BIT 28
- #define INTEGRAL_STEP_NOSIG_WID 2
- #define DVSS_PLS_CNT_TH2_BIT 16
- #define DVSS_PLS_CNT_TH2_WID 12
- #define DVSS_PLS_CNT_TH1_BIT 0
- #define DVSS_PLS_CNT_TH1_WID 12
- #define TVFE_DVSS_GATE_H ((TOP_BASE_ADD+0x0D)<<2)
- #define DVSS_BACKP_H_ED_BIT 16
- #define DVSS_BACKP_H_ED_WID 16
- #define DVSS_BACKP_H_ST_BIT 0
- #define DVSS_BACKP_H_ST_WID 16
- #define TVFE_DVSS_GATE_V ((TOP_BASE_ADD+0x0E)<<2)
- #define DVSS_CLAMP_V_ED_BIT 16
- #define DVSS_CLAMP_V_ED_WID 16
- #define DVSS_CLAMP_V_ST_BIT 0
- #define DVSS_CLAMP_V_ST_WID 16
- #define TVFE_DVSS_INDICATOR1 ((TOP_BASE_ADD+0x0F)<<2)
- #define MVDET_BIT 14
- #define MVDET_WID 1
- #define HI_BIT 13
- #define HI_WID 1
- #define NOSIG_BIT 12
- #define NOSIG_WID 1
- #define PLS_NUM_BIT 0
- #define PLS_NUM_WID 12
- #define TVFE_DVSS_INDICATOR2 ((TOP_BASE_ADD+0x10)<<2)
- #define DVSS_HITMASK_CNT_BIT 16
- #define DVSS_HITMASK_CNT_WID 16
- #define DVSS_CLK_CNT_BIT 0
- #define DVSS_CLK_CNT_WID 16
- // ******** MV DET -- YPBPR *************************** **********************
- #define TVFE_DVSS_MVDET_CTRL1 ((TOP_BASE_ADD+0x15)<<2)
- #define MV_HS_RISING_END_BIT 16
- #define MV_HS_RISING_END_WID 16
- #define MV_HS_RISING_START_BIT 0
- #define MV_HS_RISING_START_WID 16
- #define TVFE_DVSS_MVDET_CTRL2 ((TOP_BASE_ADD+0x16)<<2)
- #define MV_VEND_BIT 16
- #define MV_VEND_WID 16
- #define MV_VSTART_BIT 0
- #define MV_VSTART_WID 16
- #define TVFE_DVSS_MVDET_CTRL3 ((TOP_BASE_ADD+0x17)<<2)
- #define MV_AVG_VEND_BIT 16
- #define MV_AVG_VEND_WID 16
- #define MV_AVG_VSTART_BIT 0
- #define MV_AVG_VSTART_WID 16
- #define TVFE_DVSS_MVDET_CTRL4 ((TOP_BASE_ADD+0x18)<<2)
- #define COAST_VER_ST_BIT 16
- #define COAST_VER_ST_WID 16
- #define COAST_VER_ED_BIT 0
- #define COAST_VER_ED_WID 16
- #define TVFE_DVSS_MVDET_CTRL5 ((TOP_BASE_ADD+0x19)<<2)
- #define HS_GATE_MSK_BIT 16
- #define HS_GATE_MSK_WID 16
- #define HS_GATE_WIDTH_BIT 0
- #define HS_GATE_WIDTH_WID 16
- #define TVFE_DVSS_MVDET_CTRL6 ((TOP_BASE_ADD+0x1A)<<2)
- #define DVSS_HS_GATE_GEN_PRD_BIT 16
- #define DVSS_HS_GATE_GEN_PRD_WID 16
- #define DVSS_HS_RISING_END_BIT 0
- #define DVSS_HS_RISING_END_WID 16
- #define TVFE_DVSS_MVDET_CTRL7 ((TOP_BASE_ADD+0x1B)<<2)
- #define VBI_SEL_BIT 17
- #define VBI_SEL_WID 1
- #define RST_BIT 16
- #define RST_WID 1
- #define VCENTER_BIT 0
- #define VCENTER_WID 16
- // ******** AUTO MODE AND AUTO POLARITY -- YPBP R & RGB ***********************
- #define TVFE_SYNCTOP_SPOL_MUXCTRL ((TOP_BASE_ADD+0x20)<<2)
- #define SPOL_D_COMP_SYNCIN_BIT 26
- #define SPOL_D_COMP_SYNCIN_WID 1
- #define SMUX_SRC_SEL_BIT 23
- #define SMUX_SRC_SEL_WID 3
- #define SPOL_AUTOMODE_LN_POS_BIT 12
- #define SPOL_AUTOMODE_LN_POS_WID 11
- #define SPOL_AUTOMODE_LN_TH_BIT 4
- #define SPOL_AUTOMODE_LN_TH_WID 8
- #define SPOL_AUTOMODE_EN_BIT 3
- #define SPOL_AUTOMODE_EN_WID 1
- #define SPOL_MANNUAL_INV_VS_BIT 2
- #define SPOL_MANNUAL_INV_VS_WID 1
- #define SPOL_MANNUAL_INV_HS_BIT 1
- #define SPOL_MANNUAL_INV_HS_WID 1
- #define SPOL_AUTO_POL_BIT 0
- #define SPOL_AUTO_POL_WID 1
- #define TVFE_SYNCTOP_INDICATOR1_HCNT ((TOP_BASE_ADD+0x21)<<2)
- #define SPOL_HCNT_NEG_BIT 16
- #define SPOL_HCNT_NEG_WID 16
- #define SPOL_HCNT_POS_BIT 0
- #define SPOL_HCNT_POS_WID 16
- #define TVFE_SYNCTOP_INDICATOR2_VCNT ((TOP_BASE_ADD+0x22)<<2)
- #define SPOL_VCNT_NEG_BIT 16
- #define SPOL_VCNT_NEG_WID 16
- #define SPOL_VCNT_POS_BIT 0
- #define SPOL_VCNT_POS_WID 16
- #define TVFE_SYNCTOP_INDICATOR3 ((TOP_BASE_ADD+0x23)<<2)
- #define SFG_PROGRESSIVE_BIT 2
- #define SFG_PROGRESSIVE_WID 1
- #define SPOL_V_POL_BIT 1
- #define SPOL_V_POL_WID 1
- #define SPOL_H_POL_BIT 0
- #define SPOL_H_POL_WID 1
- // ******** FIELD GEN -- YPBPR & RGB ********** ******* ************************
- #define TVFE_SYNCTOP_SFG_MUXCTRL1 ((TOP_BASE_ADD+0x24)<<2)
- #define SFG_VS_WIDTH_BIT 28
- #define SFG_VS_WIDTH_WID 8
- #define SFG_VFILTER_EN_BIT 27
- #define SFG_VFILTER_EN_WID 1
- #define SFG_FLD_MANUAL_INV_BIT 26
- #define SFG_FLD_MANUAL_INV_WID 1
- #define SFG_FLD_AUTO_INV_BIT 25
- #define SFG_FLD_AUTO_INV_WID 1
- #define SFG_DET_EN_BIT 24
- #define SFG_DET_EN_WID 1
- #define SFG_DET_HEND_BIT 12
- #define SFG_DET_HEND_WID 12
- #define SFG_DET_HSTART_BIT 0
- #define SFG_DET_HSTART_WID 12
- #define TVFE_SYNCTOP_SFG_MUXCTRL2 ((TOP_BASE_ADD+0x25)<<2)
- #define SFG_MANUAL_INV_VS_BIT 26
- #define SFG_MANUAL_INV_VS_WID 1
- #define SFG_MANUAL_INV_HS_BIT 25
- #define SFG_MANUAL_INV_HS_WID 1
- #define SFG_AUTO_POL_BIT 24
- #define SFG_AUTO_POL_WID 1
- #define SMUX_SP_VS_SRC_SEL_BIT 20
- #define SMUX_SP_VS_SRC_SEL_WID 8
- #define SMUX_SP_HS_SRC_SEL_BIT 16
- #define SMUX_SP_HS_SRC_SEL_WID 4
- #define SMUX_SM_VS_SRC_SEL_BIT 12
- #define SMUX_SM_VS_SRC_SEL_WID 4
- #define SMUX_SM_HS_SRC_SEL_BIT 8
- #define SMUX_SM_HS_SRC_SEL_WID 4
- #define SFG_VSIN_INV_BIT 7
- #define SFG_VSIN_INV_WID 1
- #define SFG_VSIN_SEL_BIT 4
- #define SFG_VSIN_SEL_WID 3
- #define SFG_HSIN_INV_BIT 3
- #define SFG_HSIN_INV_WID 1
- #define SFG_HSIN_SEL_BIT 0
- #define SFG_HSIN_SEL_WID 3
- // ******** AUTO MODE -- YPBPR & RGB ********** ******* ************************
- #define TVFE_SYNCTOP_INDICATOR4 ((TOP_BASE_ADD+0x26)<<2)
- #define SAM_VCNT_BIT 16
- #define SAM_VCNT_WID 16
- #define SAM_HCNT_BIT 0
- #define SAM_HCNT_WID 16
- #define TVFE_SYNCTOP_SAM_MUXCTRL ((TOP_BASE_ADD+0x27)<<2)
- #define CSYNC_SEL_BIT 20
- #define CSYNC_SEL_WID 2
- #define SAM_AUTOMODE_EN_BIT 19
- #define SAM_AUTOMODE_EN_WID 1
- #define SAM_AUTOMODE_LN_POS_BIT 8
- #define SAM_AUTOMODE_LN_POS_WID 11
- #define SAM_AUTOMODE_SIG_WIDTH_BIT 0
- #define SAM_AUTOMODE_SIG_WIDTH_WID 8
- // ******** WSS -- YPBPR ********************** ******* ************************
- #define TVFE_MISC_WSS1_MUXCTRL1 ((TOP_BASE_ADD+0x2A)<<2)
- #define WSS1_DATA_START_BIT 11
- #define WSS1_DATA_START_WID 11
- #define WSS1_LN_POS_BIT 0
- #define WSS1_LN_POS_WID 11
- #define TVFE_MISC_WSS1_MUXCTRL2 ((TOP_BASE_ADD+0x2B)<<2)
- #define WSS1_TH_BIT 19
- #define WSS1_TH_WID 8
- #define WSS1_STEP_BIT 11
- #define WSS1_STEP_WID 8
- #define WSS1_DATA_END_BIT 0
- #define WSS1_DATA_END_WID 11
- #define TVFE_MISC_WSS2_MUXCTRL1 ((TOP_BASE_ADD+0x2C)<<2)
- #define WSS2_DATA_START_BIT 11
- #define WSS2_DATA_START_WID 11
- #define WSS2_LN_POS_BIT 0
- #define WSS2_LN_POS_WID 11
- #define TVFE_MISC_WSS2_MUXCTRL2 ((TOP_BASE_ADD+0x2D)<<2)
- #define WSS2_TH_BIT 19
- #define WSS2_TH_WID 8
- #define WSS2_STEP_BIT 11
- #define WSS2_STEP_WID 8
- #define WSS2_DATA_END_BIT 0
- #define WSS2_DATA_END_WID 11
- #define TVFE_MISC_WSS1_INDICATOR1 ((TOP_BASE_ADD+0x2E)<<2)
- #define WSS1_DATA_31_0_BIT 0
- #define WSS1_DATA_31_0_WID 32
- #define TVFE_MISC_WSS1_INDICATOR2 ((TOP_BASE_ADD+0x2F)<<2)
- #define WSS1_DATA_63_32_BIT 0
- #define WSS1_DATA_63_32_WID 32
- #define TVFE_MISC_WSS1_INDICATOR3 ((TOP_BASE_ADD+0x30)<<2)
- #define WSS1_DATA_95_64_BIT 0
- #define WSS1_DATA_95_64_WID 32
- #define TVFE_MISC_WSS1_INDICATOR4 ((TOP_BASE_ADD+0x31)<<2)
- #define WSS1_DATA_127_96_BIT 0
- #define WSS1_DATA_127_96_WID 32
- #define TVFE_MISC_WSS1_INDICATOR5 ((TOP_BASE_ADD+0x32)<<2)
- #define WSS1_DATA_143_128_BIT 0
- #define WSS1_DATA_143_128_WID 16
- #define TVFE_MISC_WSS2_INDICATOR1 ((TOP_BASE_ADD+0x33)<<2)
- #define WSS2_DATA_31_0_BIT 0
- #define WSS2_DATA_31_0_WID 32
- #define TVFE_MISC_WSS2_INDICATOR2 ((TOP_BASE_ADD+0x34)<<2)
- #define WSS2_DATA_63_32_BIT 0
- #define WSS2_DATA_63_32_WID 32
- #define TVFE_MISC_WSS2_INDICATOR3 ((TOP_BASE_ADD+0x35)<<2)
- #define WSS2_DATA_95_64_BIT 0
- #define WSS2_DATA_95_64_WID 32
- #define TVFE_MISC_WSS2_INDICATOR4 ((TOP_BASE_ADD+0x36)<<2)
- #define WSS2_DATA_127_96_BIT 0
- #define WSS2_DATA_127_96_WID 32
- #define TVFE_MISC_WSS2_INDICATOR5 ((TOP_BASE_ADD+0x37)<<2)
- #define WSS2_DATA_143_128_BIT 0
- #define WSS2_DATA_143_128_WID 16
- // ******** AUTO PHASE AND BORDER DETECTION -- RGB *** ************************
- #define TVFE_AP_MUXCTRL1 ((TOP_BASE_ADD+0x39)<<2)
- #define AP_DIFFMAX_2ND_BIT 29
- #define AP_DIFFMAX_2ND_WID 1
- #define BD_DET_METHOD_BIT 28
- #define BD_DET_METHOD_WID 1
- #define BD_DET_EN_BIT 27
- #define BD_DET_EN_WID 1
- #define AP_SPECIFIC_POINT_OUT_BIT 26
- #define AP_SPECIFIC_POINT_OUT_WID 1
- #define AP_DIFF_SEL_BIT 25
- #define AP_DIFF_SEL_WID 1
- #define AUTOPHASE_EN_BIT 24
- #define AUTOPHASE_EN_WID 1
- #define AP_HEND_BIT 12
- #define AP_HEND_WID 12
- #define AP_HSTART_BIT 0
- #define AP_HSTART_WID 12
- #define TVFE_AP_MUXCTRL2 ((TOP_BASE_ADD+0x3A)<<2)
- #define AP_VEND_BIT 12
- #define AP_VEND_WID 12
- #define AP_VSTART_BIT 0
- #define AP_VSTART_WID 12
- #define TVFE_AP_MUXCTRL3 ((TOP_BASE_ADD+0x3B)<<2)
- #define BD_R_TH_BIT 22
- #define BD_R_TH_WID 10
- #define AP_SPECIFIC_MAX_HPOS_BIT 10
- #define AP_SPECIFIC_MAX_HPOS_WID 12
- #define AP_CORING_TH_BIT 0
- #define AP_CORING_TH_WID 10
- #define TVFE_AP_MUXCTRL4 ((TOP_BASE_ADD+0x3C)<<2)
- #define AP_SPECIFIC_MIN_HPOS_BIT 12
- #define AP_SPECIFIC_MIN_HPOS_WID 12
- #define AP_SPECIFIC_MAX_VPOS_BIT 0
- #define AP_SPECIFIC_MAX_VPOS_WID 12
- #define TVFE_AP_MUXCTRL5 ((TOP_BASE_ADD+0x3D)<<2)
- #define BD_B_TH_BIT 22
- #define BD_B_TH_WID 10
- #define BD_G_TH_BIT 12
- #define BD_G_TH_WID 10
- #define AP_SPECIFIC_MIN_VPOS_BIT 0
- #define AP_SPECIFIC_MIN_VPOS_WID 12
- #define TVFE_AP_INDICATOR1 ((TOP_BASE_ADD+0x3E)<<2)
- #define AP_R_SUM_W_BIT 0
- #define AP_R_SUM_W_WID 32
- #define TVFE_AP_INDICATOR2 ((TOP_BASE_ADD+0x3F)<<2)
- #define AP_G_SUM_W_BIT 0
- #define AP_G_SUM_W_WID 32
- #define TVFE_AP_INDICATOR3 ((TOP_BASE_ADD+0x40)<<2)
- #define AP_B_SUM_W_BIT 0
- #define AP_B_SUM_W_WID 32
- #define TVFE_AP_INDICATOR4 ((TOP_BASE_ADD+0x41)<<2)
- #define AP_R_MIN_BIT 12
- #define AP_R_MIN_WID 11
- #define AP_R_MAX_BIT 0
- #define AP_R_MAX_WID 11
- #define TVFE_AP_INDICATOR5 ((TOP_BASE_ADD+0x42)<<2)
- #define AP_G_MIN_BIT 12
- #define AP_G_MIN_WID 11
- #define AP_G_MAX_BIT 0
- #define AP_G_MAX_WID 11
- #define TVFE_AP_INDICATOR6 ((TOP_BASE_ADD+0x43)<<2)
- #define AP_B_MIN_BIT 12
- #define AP_B_MIN_WID 11
- #define AP_B_MAX_BIT 0
- #define AP_B_MAX_WID 11
- #define TVFE_AP_INDICATOR7 ((TOP_BASE_ADD+0x44)<<2)
- #define AP_R_MAX_HCNT_BIT 12
- #define AP_R_MAX_HCNT_WID 12
- #define AP_R_MAX_VCNT_BIT 0
- #define AP_R_MAX_VCNT_WID 12
- #define TVFE_AP_INDICATOR8 ((TOP_BASE_ADD+0x45)<<2)
- #define AP_G_MAX_HCNT_BIT 12
- #define AP_G_MAX_HCNT_WID 12
- #define AP_G_MAX_VCNT_BIT 0
- #define AP_G_MAX_VCNT_WID 12
- #define TVFE_AP_INDICATOR9 ((TOP_BASE_ADD+0x46)<<2)
- #define AP_B_MAX_HCNT_BIT 12
- #define AP_B_MAX_HCNT_WID 12
- #define AP_B_MAX_VCNT_BIT 0
- #define AP_B_MAX_VCNT_WID 12
- #define TVFE_AP_INDICATOR10 ((TOP_BASE_ADD+0x47)<<2)
- #define AP_R_MIN_HCNT_BIT 12
- #define AP_R_MIN_HCNT_WID 12
- #define AP_R_MIN_VCNT_BIT 0
- #define AP_R_MIN_VCNT_WID 12
- #define TVFE_AP_INDICATOR11 ((TOP_BASE_ADD+0x48)<<2)
- #define AP_G_MIN_HCNT_BIT 12
- #define AP_G_MIN_HCNT_WID 12
- #define AP_G_MIN_VCNT_BIT 0
- #define AP_G_MIN_VCNT_WID 12
- #define TVFE_AP_INDICATOR12 ((TOP_BASE_ADD+0x49)<<2)
- #define AP_B_MIN_HCNT_BIT 12
- #define AP_B_MIN_HCNT_WID 12
- #define AP_B_MIN_VCNT_BIT 0
- #define AP_B_MIN_VCNT_WID 12
- #define TVFE_AP_INDICATOR13 ((TOP_BASE_ADD+0x4A)<<2)
- #define BD_R_BOT_VCNT_BIT 12
- #define BD_R_BOT_VCNT_WID 12
- #define BD_R_TOP_VCNT_BIT 0
- #define BD_R_TOP_VCNT_WID 12
- #define TVFE_AP_INDICATOR14 ((TOP_BASE_ADD+0x4B)<<2)
- #define BD_R_RIGHT_HCNT_BIT 12
- #define BD_R_RIGHT_HCNT_WID 12
- #define BD_R_LEFT_HCNT_BIT 0
- #define BD_R_LEFT_HCNT_WID 12
- #define TVFE_AP_INDICATOR15 ((TOP_BASE_ADD+0x4C)<<2)
- #define BD_G_BOT_VCNT_BIT 12
- #define BD_G_BOT_VCNT_WID 12
- #define BD_G_TOP_VCNT_BIT 0
- #define BD_G_TOP_VCNT_WID 12
- #define TVFE_AP_INDICATOR16 ((TOP_BASE_ADD+0x4D)<<2)
- #define BD_G_RIGHT_HCNT_BIT 12
- #define BD_G_RIGHT_HCNT_WID 12
- #define BD_G_LEFT_HCNT_BIT 0
- #define BD_G_LEFT_HCNT_WID 12
- #define TVFE_AP_INDICATOR17 ((TOP_BASE_ADD+0x4E)<<2)
- #define BD_B_BOT_VCNT_BIT 12
- #define BD_B_BOT_VCNT_WID 12
- #define BD_B_TOP_VCNT_BIT 0
- #define BD_B_TOP_VCNT_WID 12
- #define TVFE_AP_INDICATOR18 ((TOP_BASE_ADD+0x4F)<<2)
- #define BD_B_RIGHT_HCNT_BIT 12
- #define BD_B_RIGHT_HCNT_WID 12
- #define BD_B_LEFT_HCNT_BIT 0
- #define BD_B_LEFT_HCNT_WID 12
- #define TVFE_AP_INDICATOR19 ((TOP_BASE_ADD+0x50)<<2)
- #define GTTH_NUM_BIT 0
- #define GTTH_NUM_WID 12
- #define TVFE_BD_MUXCTRL1 ((TOP_BASE_ADD+0x53)<<2)
- #define BD_WIN_EN_BIT 24
- #define BD_WIN_EN_WID 1
- #define BD_HEND_BIT 12
- #define BD_HEND_WID 12
- #define BD_HSTART_BIT 0
- #define BD_HSTART_WID 12
- #define TVFE_BD_MUXCTRL2 ((TOP_BASE_ADD+0x54)<<2)
- #define BD_VEND_BIT 12
- #define BD_VEND_WID 12
- #define BD_VSTART_BIT 0
- #define BD_VSTART_WID 12
- #define TVFE_BD_MUXCTRL3 ((TOP_BASE_ADD+0x55)<<2)
- #define BD_VALID_LN_EN_BIT 12
- #define BD_VALID_LN_EN_WID 1
- #define BD_VLD_LN_TH_BIT 0
- #define BD_VLD_LN_TH_WID 12
- #define TVFE_BD_MUXCTRL4 ((TOP_BASE_ADD+0x56)<<2)
- #define BD_LIMITED_FLD_RECORD_BIT 5
- #define BD_LIMITED_FLD_RECORD_WID 1
- #define BD_FLD_CD_NUM_BIT 0
- #define BD_FLD_CD_NUM_WID 5
- // ******** CLAMPING -- YPBPR & RGB *********** ******* ************************
- #define TVFE_CLP_MUXCTRL1 ((TOP_BASE_ADD+0x59)<<2)
- #define CLAMPING_LOW_EN_BIT 30
- #define CLAMPING_LOW_EN_WID 1
- #define CLAMPING_HIGH_EN_BIT 29
- #define CLAMPING_HIGH_EN_WID 1
- #define CLAMPING_DLY_BIT 18
- #define CLAMPING_DLY_WID 11
- #define CLAMPING_SCALE_BIT 14
- #define CLAMPING_SCALE_WID 4
- #define CLAMPING_UPDN_RATIO_BIT 8
- #define CLAMPING_UPDN_RATIO_WID 6
- #define CLAMPING_IIR_COEFF_BIT 0
- #define CLAMPING_IIR_COEFF_WID 4
- #define TVFE_CLP_MUXCTRL2 ((TOP_BASE_ADD+0x5A)<<2)
- #define CLAMPING_PRIORITY_BIT 20
- #define CLAMPING_PRIORITY_WID 2
- #define CLAMPING_LOW_LENGTH_BIT 10
- #define CLAMPING_LOW_LENGTH_WID 10
- #define CLAMPING_HIGH_LENGTH_BIT 0
- #define CLAMPING_HIGH_LENGTH_WID 10
- #define TVFE_CLP_MUXCTRL3 ((TOP_BASE_ADD+0x5B)<<2)
- #define CLAMPING_TARGET_CRR_BIT 20
- #define CLAMPING_TARGET_CRR_WID 10
- #define CLAMPING_TARGET_CBB_BIT 10
- #define CLAMPING_TARGET_CBB_WID 10
- #define CLAMPING_TARGET_YG_BIT 0
- #define CLAMPING_TARGET_YG_WID 10
- #define TVFE_CLP_MUXCTRL4 ((TOP_BASE_ADD+0x5C)<<2)
- #define CLAMPING_UP_OFFSET_BIT 8
- #define CLAMPING_UP_OFFSET_WID 8
- #define CLAMPING_DN_OFFSET_BIT 0
- #define CLAMPING_DN_OFFSET_WID 8
- #define TVFE_CLP_INDICATOR1 ((TOP_BASE_ADD+0x5D)<<2)
- #define IIR_RESULT_CRR_BIT 20
- #define IIR_RESULT_CRR_WID 10
- #define IIR_RESULT_CBB_BIT 10
- #define IIR_RESULT_CBB_WID 10
- #define IIR_RESULT_YG_BIT 0
- #define IIR_RESULT_YG_WID 10
- // ******** DVSS BPG_BACKP_GATE (BACK PORCH GAT E) -- YPBPR & RGB **************
- #define TVFE_BPG_BACKP_H ((TOP_BASE_ADD+0x61)<<2)
- #define BACKP_H_ED_BIT 16
- #define BACKP_H_ED_WID 16
- #define BACKP_H_ST_BIT 0
- #define BACKP_H_ST_WID 16
- #define TVFE_BPG_BACKP_V ((TOP_BASE_ADD+0x62)<<2)
- #define BACKP_V_ED_BIT 16
- #define BACKP_V_ED_WID 16
- #define BACKP_V_EN_BIT 15
- #define BACKP_V_EN_WID 1
- #define BACKP_V_ST_BIT 0
- #define BACKP_V_ST_WID 15
- // ******** DE GENERATION -- YPBPR & RGB ****** *********************************
- #define TVFE_DEG_H ((TOP_BASE_ADD+0x63)<<2)
- #define DATAPROC_DLY_BIT 28
- #define DATAPROC_DLY_WID 4
- #define SYNCPROC_DLY_BIT 24
- #define SYNCPROC_DLY_WID 4
- #define DEG_HEND_BIT 12
- #define DEG_HEND_WID 12
- #define DEG_HSTART_BIT 0
- #define DEG_HSTART_WID 12
- #define TVFE_DEG_VODD ((TOP_BASE_ADD+0x64)<<2)
- #define DEG_VEND_ODD_BIT 12
- #define DEG_VEND_ODD_WID 12
- #define DEG_VSTART_ODD_BIT 0
- #define DEG_VSTART_ODD_WID 12
- #define TVFE_DEG_VEVEN ((TOP_BASE_ADD+0x65)<<2)
- #define DEG_VEND_EVEN_BIT 12
- #define DEG_VEND_EVEN_WID 12
- #define DEG_VSTART_EVEN_BIT 0
- #define DEG_VSTART_EVEN_WID 12
- // ******** OFFSET_GAIN_OFFSET -- ALL ******************************************
- #define TVFE_OGO_OFFSET1 ((TOP_BASE_ADD+0x69)<<2)
- #define OGO_EN_BIT 31
- #define OGO_EN_WID 1
- #define OGO_UB_OFFSET1_BIT 12
- #define OGO_UB_OFFSET1_WID 11
- #define OGO_YG_OFFSET1_BIT 0
- #define OGO_YG_OFFSET1_WID 11
- #define TVFE_OGO_GAIN1 ((TOP_BASE_ADD+0x6A)<<2)
- #define OGO_UB_GAIN_BIT 12
- #define OGO_UB_GAIN_WID 12
- #define OGO_YG_GAIN_BIT 0
- #define OGO_YG_GAIN_WID 12
- #define TVFE_OGO_GAIN2 ((TOP_BASE_ADD+0x6B)<<2)
- #define OGO_VR_GAIN_BIT 0
- #define OGO_VR_GAIN_WID 12
- #define TVFE_OGO_OFFSET2 ((TOP_BASE_ADD+0x6C)<<2)
- #define OGO_UB_OFFSET2_BIT 12
- #define OGO_UB_OFFSET2_WID 11
- #define OGO_YG_OFFSET2_BIT 0
- #define OGO_YG_OFFSET2_WID 11
- #define TVFE_OGO_OFFSET3 ((TOP_BASE_ADD+0x6D)<<2)
- #define OGO_VR_OFFSET2_BIT 12
- #define OGO_VR_OFFSET2_WID 11
- #define OGO_VR_OFFSET1_BIT 0
- #define OGO_VR_OFFSET1_WID 11
- // ******** CI7740KN RELATED -- ALL ********************************************
- #define TVFE_VAFE_CTRL ((TOP_BASE_ADD+0x70)<<2)
- #define VAFE_CLK_PHASE_BIT 16
- #define VAFE_CLK_PHASE_WID 5
- #define VAFE_ENGAINCAL_BIT 15
- #define VAFE_ENGAINCAL_WID 1
- #define VAFE_ENOFFSETCAL_BIT 14
- #define VAFE_ENOFFSETCAL_WID 1
- #define VAFE_SELGAINCALLVL_BIT 12
- #define VAFE_SELGAINCALLVL_WID 2
- #define VAFE_HS_VS_MUX_BIT 0
- #define VAFE_HS_VS_MUX_WID 1
- #define TVFE_VAFE_STATUS ((TOP_BASE_ADD+0x71)<<2)
- #define VAFE_STATUS_PLLLOCK 4
- #define VAFE_STATUS_PLLLOCK_WID 1
- #define VAFE_HSOUT2VALID_BIT 3
- #define VAFE_HSOUT2VALID_WID 1
- #define VAFE_ADCRDYC_BIT 2
- #define VAFE_ADCRDYC_WID 1
- #define VAFE_ADCRDYB_BIT 1
- #define VAFE_ADCRDYB_WID 1
- #define VAFE_ADCRDYA_BIT 0
- #define VAFE_ADCRDYA_WID 1
- #define TVFE_TOP_CTRL ((TOP_BASE_ADD+0x72)<<2)
- /*
- 000: abc
- 001: acb
- 010: bac
- 011: bca
- 100: cab
- 101: cba
- */
- #define SWT_GY_BCB_RCR_IN_BIT 28
- #define SWT_GY_BCB_RCR_IN_WID 3
- #define ADC_AUTO_CAL_MASK_BIT 27
- #define ADC_AUTO_CAL_MASK_WID 1
- #define VGA_DDC_SEL_BIT_WID 22
- #define VGA_DDC_SEL_WID 1
- #define ABLC_ENABLE_BIT 21
- #define ABLC_ENABLE_WID 1
- #define DEBUG_MUX_BIT 16
- #define DEBUG_MUX_WID 5
- #define COMP_CLK_ENABLE_BIT 15
- #define COMP_CLK_ENABLE_WID 1
- #define DCLK_ENABLE_BIT 14
- #define DCLK_ENABLE_WID 1
- #define ADC_CLK_INV_BIT 13
- #define ADC_CLK_INV_WID 1
- #define DATACK_INV_SEL_BIT 12
- #define DATACK_INV_SEL_WID 1
- #define VAFE_MCLK_EN_BIT 11
- #define VAFE_MCLK_EN_WID 1
- #define EDID_CLK_EN_BIT 10
- #define EDID_CLK_EN_WID 1
- #define TVFE_ADC_CLK_DIV_BIT 8
- #define TVFE_ADC_CLK_DIV_WID 2
- #define ADC_EXT_COAST_EN_BIT 6
- #define ADC_EXT_COAST_EN_WID 1
- #define TVFE_BACKP_GATE_MUX_BIT 4
- #define TVFE_BACKP_GATE_MUX_WID 2
- #define SCAN_REG_BIT 0
- #define SCAN_REG_WID 1
- #define TVFE_CLAMP_INTF ((TOP_BASE_ADD+0x73)<<2)
- #define CLAMP_EN_BIT 15
- #define CLAMP_EN_WID 1
- #define CLAMP_C_CURRENT_SEL_BIT 8
- #define CLAMP_C_CURRENT_SEL_WID 3
- #define CLAMP_SIGNAL_DLY_BIT 7
- #define CLAMP_SIGNAL_DLY_WID 1
- #define CLAMP_B_CURRENT_SEL_BIT 4
- #define CLAMP_B_CURRENT_SEL_WID 3
- #define CLAMP_UP_DN_SRC_BIT 3
- #define CLAMP_UP_DN_SRC_WID 1
- #define CLAMP_A_CURRENT_SEL_BIT 0
- #define CLAMP_A_CURRENT_SEL_WID 3
- #define TVFE_RST_CTRL ((TOP_BASE_ADD+0x74)<<2)
- #define DCLK_RST_BIT 10
- #define DCLK_RST_WID 1
- #define SAMPLE_OUT_RST_BIT 9
- #define SAMPLE_OUT_RST_WID 1
- #define ACD_REG_INF_RST_BIT 8
- #define ACD_REG_INF_RST_WID 1
- #define CVD_REG_INF_RST_BIT 7
- #define CVD_REG_INF_RST_WID 1
- #define VAFE_REG_INF_RST_BIT 6
- #define VAFE_REG_INF_RST_WID 1
- #define EDID_RST_BIT 5
- #define EDID_RST_WID 1
- #define VAFE_RST_BIT 4
- #define VAFE_RST_WID 1
- #define ADC_CLK_RST_BIT 3
- #define ADC_CLK_RST_WID 1
- #define MCLK_RST_BIT 2
- #define MCLK_RST_WID 1
- #define AUTO_MODE_CLK_RST_BIT 1
- #define AUTO_MODE_CLK_RST_WID 1
- #define ALL_CLK_RST_BIT 0
- #define ALL_CLK_RST_WID 1
- #define TVFE_EXT_VIDEO_AFE_CTRL_MUX1 ((TOP_BASE_ADD+0x75)<<2)
- // ******** ANTI-ALIAS FILTER -- YPBPR & CVBS **********************************
- #define TVFE_AAFILTER_CTRL1 ((TOP_BASE_ADD+0x77)<<2)
- #define AAFILTER_BYPASS_BIT 18
- #define AAFILTER_BYPASS_WID 2
- #define AAFILTER_SCALE_BIT 16
- #define AAFILTER_SCALE_WID 1
- #define AAFILTER_ALPHA0_BIT 8
- #define AAFILTER_ALPHA0_WID 8
- #define AAFILTER_ALPHA1_BIT 0
- #define AAFILTER_ALPHA1_WID 8
- #define TVFE_AAFILTER_CTRL2 ((TOP_BASE_ADD+0x78)<<2)
- #define AAFILTER_ALPHA2_BIT 24
- #define AAFILTER_ALPHA2_WID 8
- #define AAFILTER_ALPHA3_BIT 16
- #define AAFILTER_ALPHA3_WID 8
- #define AAFILTER_ALPHA4_BIT 8
- #define AAFILTER_ALPHA4_WID 8
- #define AAFILTER_ALPHA5_BIT 0
- #define AAFILTER_ALPHA5_WID 8
- // ******** EDID -- RGB ********************************************************
- #define TVFE_EDID_CONFIG ((TOP_BASE_ADD+0x7A)<<2)
- #define EDID_INT_MODE_BIT 26
- #define EDID_INT_MODE_WID 2
- #define EDID_SEGMENT_MISS_MSK_BIT 25
- #define EDID_SEGMENT_MISS_MSK_WID 1
- #define EDID_I2C_MODE_BIT 24
- #define EDID_I2C_MODE_WID 1
- #define EDID_I2C_8BIT_MODE_BIT 23
- #define EDID_I2C_8BIT_MODE_WID 1
- #define EDID_SEGMENT_INDEX_BIT 16
- #define EDID_SEGMENT_INDEX_WID 7
- #define EDID_I2C_EDDC_MODE_BIT 15
- #define EDID_I2C_EDDC_MODE_WID 1
- #define EDID_I2C_SEGMENT_ID_BIT 8
- #define EDID_I2C_SEGMENT_ID_WID 7
- #define EDID_I2C_DEV_ID_BIT 0
- #define EDID_I2C_DEV_ID_WID 7
- #define TVFE_EDID_RAM_ADDR ((TOP_BASE_ADD+0x7B)<<2)
- #define EDID_RAM_ACCESS_MODE_BIT 8
- #define EDID_RAM_ACCESS_MODE_WID 1
- #define EDID_RAM_ADDR_BIT 0
- #define EDID_RAM_ADDR_WID 8
- #define TVFE_EDID_RAM_WDATA ((TOP_BASE_ADD+0x7C)<<2)
- #define EDID_RAM_WDATA_BIT 0
- #define EDID_RAM_WDATA_WID 8
- #define TVFE_EDID_RAM_RDATA ((TOP_BASE_ADD+0x7D)<<2)
- #define EDID_I2C_ST_BIT 25
- #define EDID_I2C_ST_WID 3
- #define EDID_RAM_SEGMENT_ST_BIT 24
- #define EDID_RAM_SEGMENT_ST_WID 1
- #define EDID_ACCESSED_RAM_ADDR_BIT 8
- #define EDID_ACCESSED_RAM_ADDR_WID 16
- #define EDID_RAM_RDATA_BIT 0
- #define EDID_RAM_RDATA_WID 8
- // ******** APB BUS -- ALL *****************************************************
- #define TVFE_APB_ERR_CTRL_MUX1 ((TOP_BASE_ADD+0x80)<<2)
- #define ERR_CTRL_ACD_BIT 16
- #define ERR_CTRL_ACD_WID 16
- #define ERR_CTRL_CVD_BIT 0
- #define ERR_CTRL_CVD_WID 16
- #define TVFE_APB_ERR_CTRL_MUX2 ((TOP_BASE_ADD+0x81)<<2)
- #define ERR_CTRL_CVD_BIT 0
- #define ERR_CTRL_CVD_WID 16
- #define TVFE_APB_INDICATOR1 ((TOP_BASE_ADD+0x82)<<2)
- #define ERR_CNT_ACD_BIT 12
- #define ERR_CNT_ACD_WID 12
- #define ERR_CNT_CVD_BIT 0
- #define ERR_CNT_CVD_WID 12
- #define TVFE_APB_INDICATOR2 ((TOP_BASE_ADD+0x83)<<2)
- #define ERR_CNT_AFEIP_BIT 0
- #define ERR_CNT_AFEIP_WID 12
- // ******** ADC READBACK -- ALL ************************************************
- #define TVFE_ADC_READBACK_CTRL ((TOP_BASE_ADD+0x86)<<2)
- #define ADC_READBACK_MODE_BIT 31
- #define ADC_READBACK_MODE_WID 1
- #define ADC_READBACK_HSSEL_BIT 29
- #define ADC_READBACK_HSSEL_WID 2
- #define ADC_READBACK_HCNT_BIT 16
- #define ADC_READBACK_HCNT_WID 13
- #define ADC_READBACK_VSSEL_BIT 13
- #define ADC_READBACK_VSSEL_WID 2
- #define ADC_READBACK_VCNT_BIT 0
- #define ADC_READBACK_VCNT_WID 13
- #define TVFE_ADC_READBACK_INDICATOR ((TOP_BASE_ADD+0x87)<<2)
- #define ADC_READBACK_DA_BIT 20
- #define ADC_READBACK_DA_WID 10
- #define ADC_READBACK_DB_BIT 10
- #define ADC_READBACK_DB_WID 10
- #define ADC_READBACK_DC_BIT 0
- #define ADC_READBACK_DC_WID 10
- #define TVFE_INT_CLR ((TOP_BASE_ADD+0x8A)<<2)
- #define INT_CLR_BIT 0
- #define INT_CLR_WID 17
- #define TVFE_INT_MSKN ((TOP_BASE_ADD+0x8B)<<2)
- #define INT_MSKN_BIT 0
- #define INT_MSKN_WID 17
- #define TVFE_INT_INDICATOR1 ((TOP_BASE_ADD+0x8C)<<2)
- #define WARNING_3D_BIT 17
- #define WARNING_3D_WID 1
- #define VAFE_INT_INDICATOR1_PLLLOCK_BIT 16
- #define VAFE_INT_INDICATOR1_PLLLOCK_WID 1
- #define VAFE_LOST_PLLLOCK_BIT 15
- #define VAFE_LOST_PLLLOCK_WID 1
- #define CVD2_VS_BIT 14
- #define CVD2_VS_WID 1
- #define TVFE_VS_BIT 13
- #define TVFE_VS_WID 1
- #define TVFE_EDID_INT_BIT 12
- #define TVFE_EDID_INT_WID 1
- #define CVD2_LOST_EXT_LOCKED_BIT 11
- #define CVD2_LOST_EXT_LOCKED_WID 1
- #define CVD2_EXT_LOCKED_BIT 10
- #define CVD2_EXT_LOCKED_WID 1
- #define CVD2_LOST_FINE_LOCK_BIT 9
- #define CVD2_LOST_FINE_LOCK_WID 1
- #define CVD2_FINE_LOCK_BIT 8
- #define CVD2_FINE_LOCK_WID 1
- #define CVD2_LOST_CHROMA_LOCK_BIT 7
- #define CVD2_LOST_CHROMA_LOCK_WID 1
- #define CVD2_CHROMA_LOCK_BIT 6
- #define CVD2_CHROMA_LOCK_WID 1
- #define CVD2_LOST_VLOCK_BIT 5
- #define CVD2_LOST_VLOCK_WID 1
- #define CVD2_VLOCK_BIT 4
- #define CVD2_VLOCK_WID 1
- #define CVD2_MV_DETECTED_BIT 3
- #define CVD2_MV_DETECTED_WID 3
- #define CVD2_NO_SIGNAL_BIT 2
- #define CVD2_NO_SIGNAL_WID 1
- #define INDICATOR_DVSS_MVDET_BIT 1
- #define INDICATOR_DVSS_MVDET_WID 1
- #define INDICATOR_DVSS_NOSIG_BIT 0
- #define INDICATOR_DVSS_NOSIG_WID 1
- #define TVFE_INT_SET ((TOP_BASE_ADD+0x8D)<<2)
- #define INT_SET_BIT 0
- #define INT_SET_WID 17
- #define TVFE_CHIP_VERSION ((TOP_BASE_ADD+0x90)<<2)
- // **************************************************** *************************
- // ******** CVD2 REGISTERS ********
- // **************************************************** *************************
- #define CVD_BASE_ADD 0x1800
- #define CVD2_CONTROL0 ((CVD_BASE_ADD+0x00)<<2)
- #define HV_DLY_BIT 7
- #define HV_DLY_WID 1
- #define HPIXEL_BIT 5
- #define HPIXEL_WID 2
- #define VLINE_625_BIT 4
- #define VLINE_625_WID 1
- #define COLOUR_MODE_BIT 1
- #define COLOUR_MODE_WID 3
- #define YC_SRC_BIT 0
- #define YC_SRC_WID 1
- #define CVD2_CONTROL1 ((CVD_BASE_ADD+0x01)<<2)
- #define CV_INV_BIT 7
- #define CV_INV_WID 1
- #define CV_SRC_BIT 6
- #define CV_SRC_WID 1
- #define LUMA_NOTCH_BW_BIT 4
- #define LUMA_NOTCH_BW_WID 2
- #define CHROMA_BW_LO_BIT 2
- #define CHROMA_BW_LO_WID 2
- #define CHROMA_BURST5OR10_BIT 1
- #define CHROMA_BURST5OR10_WID 1
- #define PED_BIT 0
- #define PED_WID 1
- #define CVD2_CONTROL2 ((CVD_BASE_ADD+0x02)<<2)
- #define HAGC_FLD_MODE_BIT 7
- #define HAGC_FLD_MODE_WID 1
- #define MV_HAGC_MODE_BIT 6
- #define MV_HAGC_MODE_WID 1
- #define DC_CLAMP_MODE_BIT 4
- #define DC_CLAMP_MODE_WID 2
- #define DAGC_EN_BIT 3
- #define DAGC_EN_WID 1
- #define AGC_HALF_EN_BIT 2
- #define AGC_HALF_EN_WID 1
- #define CAGC_EN_BIT 1
- #define CAGC_EN_WID 1
- #define HAGC_EN_BIT 0
- #define HAGC_EN_WID 1
- #define CVD2_YC_SEPARATION_CONTROL ((CVD_BASE_ADD+0x03)<<2)
- #define NTSC443_3DMODE_BIT 7
- #define NTSC443_3DMODE_WID 1
- #define ADAPTIVE_3DMODE_BIT 4
- #define ADAPTIVE_3DMODE_WID 3
- #define COLOUR_TRAP_BIT 3
- #define COLOUR_TRAP_WID 1
- #define ADAPTIVE_MODE_BIT 0
- #define ADAPTIVE_MODE_WID 3
- #define CVD2_LUMA_AGC_VALUE ((CVD_BASE_ADD+0x04)<<2)
- #define HAGC_BIT 0
- #define HAGC_WID 8
- #define CVD2_NOISE_THRESHOLD ((CVD_BASE_ADD+0x05)<<2)
- #define NOISE_TH_BIT 0
- #define NOISE_TH_WID 8
- #define CVD2_REG_06 ((CVD_BASE_ADD+0x06)<<2)
- #define ADC_UPDN_SWAP_BIT 7
- #define ADC_UPDN_SWAP_WID 1
- #define ADC_IN_SWAP_BIT 6
- #define ADC_IN_SWAP_WID 1
- #define FORCE_VCR_EN_BIT 4
- #define FORCE_VCR_EN_WID 1
- #define FORCE_VCR_REW_BIT 3
- #define FORCE_VCR_REW_WID 1
- #define FORCE_VCR_FF_BIT 2
- #define FORCE_VCR_FF_WID 1
- #define FORCE_VCR_TRICK_BIT 1
- #define FORCE_VCR_TRICK_WID 1
- #define FORCE_VCR_BIT 0
- #define FORCE_VCR_WID 1
- #define CVD2_OUTPUT_CONTROL ((CVD_BASE_ADD+0x07)<<2)
- #define CCIR656_EN_BIT 7
- #define CCIR656_EN_WID 1
- #define CBCR_SWAP_BIT 6
- #define CBCR_SWAP_WID 1
- #define BLUE_MODE_BIT 4
- #define BLUE_MODE_WID 2
- #define YC_DLY_BIT 0
- #define YC_DLY_WID 4
- #define CVD2_LUMA_CONTRAST_ADJUSTMENT ((CVD_BASE_ADD+0x08)<<2)
- #define CONTRAST_BIT 0
- #define CONTRAST_WID 8
- #define CVD2_LUMA_BRIGHTNESS_ADJUSTMENT ((CVD_BASE_ADD+0x09)<<2)
- #define BRIGHTNESS_BIT 0
- #define BRIGHTNESS_WID 8
- #define CVD2_CHROMA_SATURATION_ADJUSTMENT ((CVD_BASE_ADD+0x0A)<<2)
- #define SATURATION_BIT 0
- #define SATURATION_WID 8
- #define CVD2_CHROMA_HUE_PHASE_ADJUSTMENT ((CVD_BASE_ADD+0x0B)<<2)
- #define HUE_BIT 0
- #define HUE_WID 8
- #define CVD2_CHROMA_AGC ((CVD_BASE_ADD+0x0C)<<2)
- #define CAGC_BIT 0
- #define CAGC_WID 8
- #define CVD2_CHROMA_KILL ((CVD_BASE_ADD+0x0D)<<2)
- #define USER_CKILL_MODE_BIT 6
- #define USER_CKILL_MODE_WID 2
- #define VBI_CKILL_BIT 5
- #define VBI_CKILL_WID 1
- #define HLOCK_CKILL_BIT 4
- #define HLOCK_CKILL_WID 1
- #define PAL60_MODE_BIT 0
- #define PAL60_MODE_WID 1
- #define CVD2_NON_STANDARD_SIGNAL_THRESHOLD ((CVD_BASE_ADD+0x0E)<<2)
- #define VNON_STD_TH_BIT 6
- #define VNON_STD_TH_WID 2
- #define HNON_STD_TH_BIT 0
- #define HNON_STD_TH_WID 6
- #define CVD2_CONTROL0F ((CVD_BASE_ADD+0x0F)<<2)
- #define NSTD_HYSIS_BIT 6
- #define NSTD_HYSIS_WID 2
- #define DISABLE_CLAMP_ON_VS_BIT 5
- #define DISABLE_CLAMP_ON_VS_WID 1
- #define BYPASS_BIT 4
- #define BYPASS_WID 1
- #define NOBURST_CKILL_BIT 0
- #define NOBURST_CKILL_WID 1
- #define CVD2_AGC_PEAK_NOMINAL ((CVD_BASE_ADD+0x10)<<2)
- #define AGC_PEAK_NOMINAL_BIT 0
- #define AGC_PEAK_NOMINAL_WID 7
- #define CVD2_AGC_PEAK_AND_GATE_CONTROLS ((CVD_BASE_ADD+0x11)<<2)
- #define AGC_PEAK_EN_BIT 3
- #define AGC_PEAK_EN_WID 1
- #define AGC_PEAK_CNTL_BIT 0
- #define AGC_PEAK_CNTL_WID 3
- #define CVD2_BLUE_SCREEN_Y ((CVD_BASE_ADD+0x12)<<2)
- #define BLUE_SCREEN_Y_BIT 0
- #define BLUE_SCREEN_Y_WID 8
- #define CVD2_BLUE_SCREEN_CB ((CVD_BASE_ADD+0x13)<<2)
- #define BLUE_SCREEN_CB_BIT 0
- #define BLUE_SCREEN_CB_WID 8
- #define CVD2_BLUE_SCREEN_CR ((CVD_BASE_ADD+0x14)<<2)
- #define BLUE_SCREEN_CR_BIT 0
- #define BLUE_SCREEN_CR_WID 8
- #define CVD2_HDETECT_CLAMP_LEVEL ((CVD_BASE_ADD+0x15)<<2)
- #define HDETECT_CLAMP_LVL_BIT 0
- #define HDETECT_CLAMP_LVL_WID 8
- #define CVD2_LOCK_COUNT ((CVD_BASE_ADD+0x16)<<2)
- #define HLOCK_CNT_NOISY_MAX_BIT 4
- #define HLOCK_CNT_NOISY_MAX_WID 4
- #define HLOCK_CNT_CLEAN_MAX_BIT 0
- #define HLOCK_CNT_CLEAN_MAX_WID 4
- #define CVD2_H_LOOP_MAXSTATE ((CVD_BASE_ADD+0x17)<<2)
- #define HLOCK_VS_MODE_BIT 6
- #define HLOCK_VS_MODE_WID 2
- #define HSTATE_FIXED_BIT 5
- #define HSTATE_FIXED_WID 1
- #define DISABLE_HFINE_BIT 4
- #define DISABLE_HFINE_WID 1
- #define HSTATE_UNLOCKED_BIT 3
- #define HSTATE_UNLOCKED_WID 1
- #define HSTATE_MAX_BIT 0
- #define HSTATE_MAX_WID 3
- #define CVD2_CHROMA_DTO_INCREMENT_31_24 ((CVD_BASE_ADD+0x18)<<2)
- #define CDTO_INC_31_24_BIT 0
- #define CDTO_INC_31_24_WID 8
- #define CVD2_CHROMA_DTO_INCREMENT_23_16 ((CVD_BASE_ADD+0x19)<<2)
- #define CDTO_INC_23_16_BIT 0
- #define CDTO_INC_23_16_WID 8
- #define CVD2_CHROMA_DTO_INCREMENT_15_8 ((CVD_BASE_ADD+0x1A)<<2)
- #define CDTO_INC_15_8_BIT 0
- #define CDTO_INC_15_8_WID 8
- #define CVD2_CHROMA_DTO_INCREMENT_7_0 ((CVD_BASE_ADD+0x1B)<<2)
- #define CDTO_INC_7_0_BIT 0
- #define CDTO_INC_7_0_WID 8
- #define CVD2_HSYNC_DTO_INCREMENT_31_24 ((CVD_BASE_ADD+0x1C)<<2)
- #define HDTO_INC_31_24_BIT 0
- #define HDTO_INC_31_24_WID 8
- #define CVD2_HSYNC_DTO_INCREMENT_23_16 ((CVD_BASE_ADD+0x1D)<<2)
- #define HDTO_INC_23_16_BIT 0
- #define HDTO_INC_23_16_WID 8
- #define CVD2_HSYNC_DTO_INCREMENT_15_8 ((CVD_BASE_ADD+0x1E)<<2)
- #define HDTO_INC_15_8_BIT 0
- #define HDTO_INC_15_8_WID 8
- #define CVD2_HSYNC_DTO_INCREMENT_7_0 ((CVD_BASE_ADD+0x1F)<<2)
- #define HDTO_INC_7_0_BIT 0
- #define HDTO_INC_7_0_WID 8
- #define CVD2_HSYNC_RISING_EDGE ((CVD_BASE_ADD+0x20)<<2)
- #define HS_RISING_BIT 0
- #define HS_RISING_WID 8
- #define CVD2_HSYNC_PHASE_OFFSET ((CVD_BASE_ADD+0x21)<<2)
- #define HS_PHASE_OFFSET_BIT 0
- #define HS_PHASE_OFFSET_WID 8
- #define CVD2_HSYNC_DETECT_WINDOW_START ((CVD_BASE_ADD+0x22)<<2)
- #define HS_GATE_START_BIT 0
- #define HS_GATE_START_WID 8
- #define CVD2_HSYNC_DETECT_WINDOW_END ((CVD_BASE_ADD+0x23)<<2)
- #define HS_GATE_END_BIT 0
- #define HS_GATE_END_WID 8
- #define CVD2_CLAMPAGC_CONTROL ((CVD_BASE_ADD+0x24)<<2)
- #define HS_SIMILAR_BIT 7
- #define HS_SIMILAR_WID 1
- #define HS_LOW_BIT 6
- #define HS_LOW_WID 1
- #define HDETECT_NOISE_EN_BIT 5
- #define HDETECT_NOISE_EN_WID 1
- #define HFINE_LT_COARSE_BIT 4
- #define HFINE_LT_COARSE_WID 1
- #define HLPF_CLAMP_SEL_BIT 3
- #define HLPF_CLAMP_SEL_WID 1
- #define HLFP_CLAMP_NOISY_EN_BIT 2
- #define HLFP_CLAMP_NOISY_EN_WID 1
- #define HLPF_CLAMP_VBI_EN_BIT 1
- #define HLPF_CLAMP_VBI_EN_WID 1
- #define HLPF_CLAMP_EN_BIT 0
- #define HLPF_CLAMP_EN_WID 1
- #define CVD2_HSYNC_WIDTH_STATUS ((CVD_BASE_ADD+0x25)<<2)
- #define STATUS_HS_WIDTH_BIT 0
- #define STATUS_HS_WIDTH_WID 8
- #define CVD2_HSYNC_RISING_EDGE_START ((CVD_BASE_ADD+0x26)<<2)
- #define HS_RISING_AUTO_BIT 6
- #define HS_RISING_AUTO_WID 2
- #define HS_RISING_START_BIT 0
- #define HS_RISING_START_WID 6
- #define CVD2_HSYNC_RISING_EDGE_END ((CVD_BASE_ADD+0x27)<<2)
- #define HS_RISING_END_BIT 0
- #define HS_RISING_END_WID 8
- #define CVD2_STATUS_BURST_MAGNITUDE_LSB ((CVD_BASE_ADD+0x28)<<2)
- #define STATUS_BURST_MAG_LSB_BIT 0
- #define STATUS_BURST_MAG_LSB_WID 8
- #define CVD2_STATUS_BURST_MAGNITUDE_MSB ((CVD_BASE_ADD+0x29)<<2)
- #define STATUS_BURST_MAG_MSB_BIT 0
- #define STATUS_BURST_MAG_MSB_WID 8
- #define CVD2_HSYNC_FILTER_GATE_START ((CVD_BASE_ADD+0x2A)<<2)
- #define HBLANK_START_BIT 0
- #define HBLANK_START_WID 8
- #define CVD2_HSYNC_FILTER_GATE_END ((CVD_BASE_ADD+0x2B)<<2)
- #define HBLANK_END_BIT 0
- #define HBLANK_END_WID 8
- #define CVD2_CHROMA_BURST_GATE_START ((CVD_BASE_ADD+0x2C)<<2)
- #define BURST_GATE_START_BIT 0
- #define BURST_GATE_START_WID 8
- #define CVD2_CHROMA_BURST_GATE_END ((CVD_BASE_ADD+0x2D)<<2)
- #define BURST_GATE_END_BIT 0
- #define BURST_GATE_END_WID 8
- #define CVD2_ACTIVE_VIDEO_HSTART ((CVD_BASE_ADD+0x2E)<<2)
- #define HACTIVE_START_BIT 0
- #define HACTIVE_START_WID 8
- #define CVD2_ACTIVE_VIDEO_HWIDTH ((CVD_BASE_ADD+0x2F)<<2)
- #define HACTIVE_WIDTH_BIT 0
- #define HACTIVE_WIDTH_WID 8
- #define CVD2_ACTIVE_VIDEO_VSTART ((CVD_BASE_ADD+0x30)<<2)
- #define VACTIVE_START_BIT 0
- #define VACTIVE_START_WID 8
- #define CVD2_ACTIVE_VIDEO_VHEIGHT ((CVD_BASE_ADD+0x31)<<2)
- #define VACTIVE_HEIGHT_BIT 0
- #define VACTIVE_HEIGHT_WID 8
- #define CVD2_VSYNC_H_LOCKOUT_START ((CVD_BASE_ADD+0x32)<<2)
- #define VS_H_MIN_BIT 0
- #define VS_H_MIN_WID 7
- #define CVD2_VSYNC_H_LOCKOUT_END ((CVD_BASE_ADD+0x33)<<2)
- #define VS_H_MAX_BIT 0
- #define VS_H_MAX_WID 7
- #define CVD2_VSYNC_AGC_LOCKOUT_START ((CVD_BASE_ADD+0x34)<<2)
- #define VS_AGC_MIN_BIT 0
- #define VS_AGC_MIN_WID 7
- #define CVD2_VSYNC_AGC_LOCKOUT_END ((CVD_BASE_ADD+0x35)<<2)
- #define VS_AGC_MAX_BIT 0
- #define VS_AGC_MAX_WID 6
- #define CVD2_VSYNC_VBI_LOCKOUT_START ((CVD_BASE_ADD+0x36)<<2)
- #define VS_VBI_MIN_BIT 0
- #define VS_VBI_MIN_WID 7
- #define CVD2_VSYNC_VBI_LOCKOUT_END ((CVD_BASE_ADD+0x37)<<2)
- #define VLOCK_WIDE_RANGE_BIT 7
- #define VLOCK_WIDE_RANGE_WID 1
- #define VS_VBI_MAX_BIT 0
- #define VS_VBI_MAX_WID 7
- #define CVD2_VSYNC_CNTL ((CVD_BASE_ADD+0x38)<<2)
- #define PROSCAN_1FIELD_MODE_BIT 6
- #define PROSCAN_1FIELD_MODE_WID 2
- #define VS_CNTL_NOISY_BIT 5
- #define VS_CNTL_NOISY_WID 1
- #define VS_CNTL_FF_REW_BIT 4
- #define VS_CNTL_FF_REW_WID 1
- #define VS_CNTL_TRICK_BIT 3
- #define VS_CNTL_TRICK_WID 1
- #define VS_CNTL_VCR_BIT 2
- #define VS_CNTL_VCR_WID 1
- #define VS_CNTL_BIT 0
- #define VS_CNTL_WID 2
- #define CVD2_VSYNC_TIME_CONSTANT ((CVD_BASE_ADD+0x39)<<2)
- #define FLD_POL_BIT 7
- #define FLD_POL_WID 1
- #define FLIP_FLD_BIT 6
- #define FLIP_FLD_WID 1
- #define VEVEN_DELAYED_BIT 5
- #define VEVEN_DELAYED_WID 1
- #define VODD_DELAYED_BIT 4
- #define VODD_DELAYED_WID 1
- #define FLD_DET_MODE_BIT 2
- #define FLD_DET_MODE_WID 2
- #define VLOOP_TC_BIT 0
- #define VLOOP_TC_WID 2
- #define CVD2_STATUS_REGISTER1 ((CVD_BASE_ADD+0x3A)<<2)
- #define MV_COLOURSTRIPES_BIT 5
- #define MV_COLOURSTRIPES_WID 3
- #define MV_VBI_DETECTED_BIT 4
- #define MV_VBI_DETECTED_WID 1
- #define CHROMALOCK_BIT 3
- #define CHROMALOCK_WID 1
- #define VLOCK_BIT 2
- #define VLOCK_WID 1
- #define HLOCK_BIT 1
- #define HLOCK_WID 1
- #define NO_SIGNAL_BIT 0
- #define NO_SIGNAL_WID 1
- #define CVD2_STATUS_REGISTER2 ((CVD_BASE_ADD+0x3B)<<2)
- #define STATUS_COMB3D_OFF_BIT 4
- #define STATUS_COMB3D_OFF_WID 1
- #define BKNWT_DETECTED_BIT 3
- #define BKNWT_DETECTED_WID 1
- #define VNON_STD_BIT 2
- #define VNON_STD_WID 1
- #define HNON_STD_BIT 1
- #define HNON_STD_WID 1
- #define PROSCAN_DETECTED_BIT 0
- #define PROSCAN_DETECTED_WID 1
- #define CVD2_STATUS_REGISTER3 ((CVD_BASE_ADD+0x3C)<<2)
- #define VCR_REW_BIT 7
- #define VCR_REW_WID 1
- #define VCR_FF_BIT 6
- #define VCR_FF_WID 1
- #define VCR_TRICK_BIT 5
- #define VCR_TRICK_WID 1
- #define VCR_BIT 4
- #define VCR_WID 1
- #define NOISY_BIT 3
- #define NOISY_WID 1
- #define LINES625_DETECTED_BIT 2
- #define LINES625_DETECTED_WID 1
- #define SECAM_DETECTED_BIT 1
- #define SECAM_DETECTED_WID 1
- #define PAL_DETECTED_BIT 0
- #define PAL_DETECTED_WID 1
- #define CVD2_DEBUG_ANALOG ((CVD_BASE_ADD+0x3D)<<2)
- #define MUXANALOGB_BIT 4
- #define MUXANALOGB_WID 4
- #define MUXANALOGA_BIT 0
- #define MUXANALOGA_WID 4
- #define CVD2_DEBUG_DIGITAL ((CVD_BASE_ADD+0x3E)<<2)
- #define DBG_SYNCS_BIT 4
- #define DBG_SYNCS_WID 1
- #define MUXDIGITAL_BIT 0
- #define MUXDIGITAL_WID 3
- #define CVD2_RESET_REGISTER ((CVD_BASE_ADD+0x3F)<<2)
- #define SOFT_RST_BIT 0
- #define SOFT_RST_WID 1
- #define CVD2_HSYNC_DTO_INC_STATUS_29_24 ((CVD_BASE_ADD+0x70)<<2)
- #define STATUS_HDTO_INC_29_24_BIT 0
- #define STATUS_HDTO_INC_29_24_WID 6
- #define CVD2_HSYNC_DTO_INC_STATUS_23_16 ((CVD_BASE_ADD+0x71)<<2)
- #define STATUS_HDTO_INC_23_16_BIT 0
- #define STATUS_HDTO_INC_23_16_WID 8
- #define CVD2_HSYNC_DTO_INC_STATUS_15_8 ((CVD_BASE_ADD+0x72)<<2)
- #define STATUS_HDTO_INC_15_8_BIT 0
- #define STATUS_HDTO_INC_15_8_WID 8
- #define CVD2_HSYNC_DTO_INC_STATUS_7_0 ((CVD_BASE_ADD+0x73)<<2)
- #define STATUS_HDTO_INC_7_0_BIT 0
- #define STATUS_HDTO_INC_7_0_WID 8
- #define CVD2_CHROMA_DTO_INC_STATUS_29_24 ((CVD_BASE_ADD+0x74)<<2)
- #define STATUS_CDTO_INC_29_24_BIT 0
- #define STATUS_CDTO_INC_29_24_WID 6
- #define CVD2_CHROMA_DTO_INC_STATUS_23_16 ((CVD_BASE_ADD+0x75)<<2)
- #define STATUS_CDTO_INC_23_16_BIT 0
- #define STATUS_CDTO_INC_23_16_WID 8
- #define CVD2_CHROMA_DTO_INC_STATUS_15_8 ((CVD_BASE_ADD+0x76)<<2)
- #define STATUS_CDTO_INC_15_8_BIT 0
- #define STATUS_CDTO_INC_15_8_WID 8
- #define CVD2_CHROMA_DTO_INC_STATUS_7_0 ((CVD_BASE_ADD+0x77)<<2)
- #define STATUS_CDTO_INC_7_0_BIT 0
- #define STATUS_CDTO_INC_7_0_WID 8
- #define CVD2_AGC_GAIN_STATUS_11_8 ((CVD_BASE_ADD+0x78)<<2)
- #define AGC_GAIN_11_8_BIT 0
- #define AGC_GAIN_11_8_WID 4
- #define CVD2_AGC_GAIN_STATUS_7_0 ((CVD_BASE_ADD+0x79)<<2)
- #define AGC_GAIN_7_0_BIT 0
- #define AGC_GAIN_7_0_WID 8
- #define CVD2_CHROMA_MAGNITUDE_STATUS ((CVD_BASE_ADD+0x7A)<<2)
- #define STATUS_CMAG_BIT 0
- #define STATUS_CMAG_WID 8
- #define CVD2_CHROMA_GAIN_STATUS_13_8 ((CVD_BASE_ADD+0x7B)<<2)
- #define STATUS_CGAIN_13_8_BIT 0
- #define STATUS_CGAIN_13_8_WID 6
- #define CVD2_CHROMA_GAIN_STATUS_7_0 ((CVD_BASE_ADD+0x7C)<<2)
- #define STATUS_CGAIN_7_0_BIT 0
- #define STATUS_CGAIN_7_0_WID 8
- #define CVD2_CORDIC_FREQUENCY_STATUS ((CVD_BASE_ADD+0x7D)<<2)
- #define STATUS_CORDIQ_FRERQ_BIT 0
- #define STATUS_CORDIQ_FRERQ_WID 8
- #define CVD2_SYNC_HEIGHT_STATUS ((CVD_BASE_ADD+0x7E)<<2)
- #define STATUS_SYNC_HEIGHT_BIT 0
- #define STATUS_SYNC_HEIGHT_WID 8
- #define CVD2_SYNC_NOISE_STATUS ((CVD_BASE_ADD+0x7F)<<2)
- #define STATUS_NOISE_BIT 0
- #define STATUS_NOISE_WID 8
- #define CVD2_COMB_FILTER_THRESHOLD1 ((CVD_BASE_ADD+0x80)<<2)
- #define SECAM_YBW_BIT 6
- #define SECAM_YBW_WID 2
- #define PEAK_RANGE_BIT 4
- #define PEAK_RANGE_WID 2
- #define PEAK_GAIN_BIT 1
- #define PEAK_GAIN_WID 3
- #define PEAK_EN_BIT 0
- #define PEAK_EN_WID 1
- #define CVD2_COMB_FILTER_CONFIG ((CVD_BASE_ADD+0x82)<<2)
- #define AUTO_SECAM_LVL_BIT 7
- #define AUTO_SECAM_LVL_WID 1
- #define SV_BF_BIT 6
- #define SV_BF_WID 1
- #define PALSW_LVL_BIT 0
- #define PALSW_LVL_WID 2
- #define CVD2_COMB_LOCK_CONFIG ((CVD_BASE_ADD+0x83)<<2)
- #define LOSE_CHROMALOCK_CNT_BIT 4
- #define LOSE_CHROMALOCK_CNT_WID 4
- #define LOSE_CHROMALOCK_LVL_BIT 1
- #define LOSE_CHROMALOCK_LVL_WID 3
- #define LOSE_CHROMALOCK_CKILL_BIT 0
- #define LOSE_CHROMALOCK_CKILL_WID 1
- #define CVD2_COMB_LOCK_MODE ((CVD_BASE_ADD+0x84)<<2)
- #define LOSE_CHROMALOCK_MODE_BIT 0
- #define LOSE_CHROMALOCK_MODE_WID 2
- #define CVD2_NONSTANDARD_SIGNAL_STATUS_10_8 ((CVD_BASE_ADD+0x85)<<2)
- #define STATUS_NSTD_10_8_BIT 0
- #define STATUS_NSTD_10_8_WID 3
- #define CVD2_NONSTANDARD_SIGNAL_STATUS_7_0 ((CVD_BASE_ADD+0x86)<<2)
- #define STATUS_NSTD_7_0_BIT 0
- #define STATUS_NSTD_7_0_WID 8
- #define CVD2_REG_87 ((CVD_BASE_ADD+0x87)<<2)
- #define CDETECT_VFILTER_SEL_BIT 6
- #define CDETECT_VFILTER_SEL_WID 2
- #define CDETECT_HLOCK_SEL_BIT 4
- #define CDETECT_HLOCK_SEL_WID 2
- #define FORCE_BW_BIT 3
- #define FORCE_BW_WID 1
- #define HSTATE_EN_SEL_BIT 2
- #define HSTATE_EN_SEL_WID 1
- #define HDSW_SEL_BIT 0
- #define HDSW_SEL_WID 2
- #define CVD2_COLORSTRIPE_DETECTION_CONTROL ((CVD_BASE_ADD+0x88)<<2)
- #define CSTRIPE_DET_CONT_2_BIT 2
- #define CSTRIPE_DET_CONT_2_WID 1
- #define CSTRIPE_DET_CONT_1_BIT 1
- #define CSTRIPE_DET_CONT_1_WID 1
- #define CSTRIPE_DET_CONT_0_BIT 0
- #define CSTRIPE_DET_CONT_0_WID 1
- #define CVD2_CHROMA_LOOPFILTER_STATE ((CVD_BASE_ADD+0x8A)<<2)
- #define CSTATE_BIT 1
- #define CSTATE_WID 3
- #define FIXED_CSTATE_BIT 0
- #define FIXED_CSTATE_WID 1
- #define CVD2_CHROMA_HRESAMPLER_CONTROL ((CVD_BASE_ADD+0x8B)<<2)
- #define HFINE_VCR_TRICK_EN_BIT 5
- #define HFINE_VCR_TRICK_EN_WID 1
- #define HFINE_VCR_EN_BIT 4
- #define HFINE_VCR_EN_WID 1
- #define HRESAMPLER_2UP_BIT 0
- #define HRESAMPLER_2UP_WID 1
- #define CVD2_CHARGE_PUMP_DELAY_CONTROL ((CVD_BASE_ADD+0x8D)<<2)
- #define CPUMP_DLY_EN_BIT 7
- #define CPUMP_DLY_EN_WID 1
- #define CPUMP_ADJ_POL_BIT 6
- #define CPUMP_ADJ_POL_WID 1
- #define CPUMP_ADJ_DLY_BIT 0
- #define CPUMP_ADJ_DLY_WID 6
- #define CVD2_CHARGE_PUMP_ADJUSTMENT ((CVD_BASE_ADD+0x8E)<<2)
- #define CPUMP_ADJ_BIT 0
- #define CPUMP_ADJ_WID 8
- #define CVD2_CHARGE_PUMP_DELAY ((CVD_BASE_ADD+0x8F)<<2)
- #define CPUMP_DLY_BIT 0
- #define CPUMP_DLY_WID 8
- #define CVD2_MACROVISION_SELECTION ((CVD_BASE_ADD+0x90)<<2)
- #define MV_COLOURSTRIPES_SEL_BIT 1
- #define MV_COLOURSTRIPES_SEL_WID 1
- #define MV_VBI_SEL_BIT 0
- #define MV_VBI_SEL_WID 1
- #define CVD2_CPUMP_KILL ((CVD_BASE_ADD+0x91)<<2)
- #define CPUMP_KILL_CR_BIT 2
- #define CPUMP_KILL_CR_WID 1
- #define CPUMP_KILL_CB_BIT 1
- #define CPUMP_KILL_CB_WID 1
- #define CPUMP_KILL_Y_BIT 0
- #define CPUMP_KILL_Y_WID 1
- #define CVD2_CVBS_Y_DELAY ((CVD_BASE_ADD+0x92)<<2)
- #define CVBS_Y_DLY_BIT 0
- #define CVBS_Y_DLY_WID 5
- #define CVD2_REG_93 ((CVD_BASE_ADD+0x93)<<2)
- #define AML_TIMER_EN_BIT 31
- #define AML_TIMER_EN_WID 1
- #define AML_SOFT_RST_BIT 30
- #define AML_SOFT_RST_WID 1
- #define AML_TIMER_BIT 24
- #define AML_TIMER_WID 6
- #define AML_ADDR_OFFSET_BIT 0
- #define AML_ADDR_OFFSET_WID 23
- #define CVD2_REG_94 ((CVD_BASE_ADD+0x94)<<2)
- #define MEM_BIST_SEL_BIT 31
- #define MEM_BIST_SEL_WID 1
- #define EXT_RST_L_BIT 30
- #define EXT_RST_L_WID 1
- #define BIST_INC_BIT 24
- #define BIST_INC_WID 6
- #define BIST_SOFT_RST_BIT 23
- #define BIST_SOFT_RST_WID 1
- #define PATCH4WAITINI_BIT 16
- #define PATCH4WAITINI_WID 1
- #define AMLOGIC_HOLD_BIT 8
- #define AMLOGIC_HOLD_WID 7
- #define AML_TH_BIT 0
- #define AML_TH_WID 5
- #define CVD2_REG_95 ((CVD_BASE_ADD+0x95)<<2)
- #define MCLKCHECK_ERR_BIT 24
- #define MCLKCHECK_ERR_WID 7
- #define ERR_WARNING_BIT 18
- #define ERR_WARNING_WID 5
- #define SUBID_FULLWR_BIT 16
- #define SUBID_FULLWR_WID 1
- #define SUBID_EMPTYRD_BIT 15
- #define SUBID_EMPTYRD_WID 1
- #define FB_RD_WARNING_BIT 9
- #define FB_RD_WARNING_WID 6
- #define WARNING_3D_AML_REG_NEW_BIT 0
- #define WARNING_3D_AML_REG_NEW_WID 9
- #define CVD2_REG_96 ((CVD_BASE_ADD+0x96)<<2)
- #define AML_3D_ADDR_OFFSET_BIT 0
- #define AML_3D_ADDR_OFFSET_WID 32
- #define CVD2_CHARGE_PUMP_AUTO_CONTROL ((CVD_BASE_ADD+0xA0)<<2)
- #define CPUMP_NOISY_FILTER_EN_BIT 7
- #define CPUMP_NOISY_FILTER_EN_WID 1
- #define CPUMP_AUTO_STIP_NOBP_BIT 6
- #define CPUMP_AUTO_STIP_NOBP_WID 1
- #define CPUMP_AUTO_STIP_UNLOCKED_BIT 5
- #define CPUMP_AUTO_STIP_UNLOCKED_WID 1
- #define CPUMP_AUTO_STIP_NO_SIGNAL_BIT 4
- #define CPUMP_AUTO_STIP_NO_SIGNAL_WID 1
- #define CPUMP_AUTO_STIP_NOISY_BIT 3
- #define CPUMP_AUTO_STIP_NOISY_WID 1
- #define CPUMP_AUTO_STIP_VACTIVE_BIT 2
- #define CPUMP_AUTO_STIP_VACTIVE_WID 1
- #define CPUMP_AUTO_STIP_MODE_BIT 0
- #define CPUMP_AUTO_STIP_MODE_WID 2
- #define CVD2_CHARGE_PUMP_FILTER_CONTROL ((CVD_BASE_ADD+0xA1)<<2)
- #define CPUMP_VS_BLANK_FILTER_BIT 7
- #define CPUMP_VS_BLANK_FILTER_WID 1
- #define CPUMP_VS_SYNCMID_FILTER_BIT 6
- #define CPUMP_VS_SYNCMID_FILTER_WID 1
- #define CPUMP_VS_MODE_BIT 4
- #define CPUMP_VS_MODE_WID 2
- #define CPUMP_ACCUM_MODE_BIT 3
- #define CPUMP_ACCUM_MODE_WID 1
- #define CPUMP_FIXED_SYNCMID_BIT 2
- #define CPUMP_FIXED_SYNCMID_WID 1
- #define CPUMP_LVL_FILTER_GAIN_BIT 0
- #define CPUMP_LVL_FILTER_GAIN_WID 2
- #define CVD2_CHARGE_PUMP_UP_MAX ((CVD_BASE_ADD+0xA2)<<2)
- #define CPUMP_UP_MAX_BIT 0
- #define CPUMP_UP_MAX_WID 7
- #define CVD2_CHARGE_PUMP_DN_MAX ((CVD_BASE_ADD+0xA3)<<2)
- #define CPUMP_DN_MAX_BIT 0
- #define CPUMP_DN_MAX_WID 7
- #define CVD2_CHARGE_PUMP_UP_DIFF_MAX ((CVD_BASE_ADD+0xA4)<<2)
- #define CPUMP_DIFF_SIGNAL_ONLY_BIT 7
- #define CPUMP_DIFF_SIGNAL_ONLY_WID 1
- #define CPUMP_UP_DIFF_MAX_BIT 0
- #define CPUMP_UP_DIFF_MAX_WID 7
- #define CVD2_CHARGE_PUMP_DN_DIFF_MAX ((CVD_BASE_ADD+0xA5)<<2)
- #define CPUMP_DIFF_NOISY_ONLY_BIT 7
- #define CPUMP_DIFF_NOISY_ONLY_WID 1
- #define CPUMP_DN_DIFF_MAX_BIT 0
- #define CPUMP_DN_DIFF_MAX_WID 7
- #define CVD2_CHARGE_PUMP_Y_OVERRIDE ((CVD_BASE_ADD+0xA6)<<2)
- #define CPUMP_Y_OVERRIDE_BIT 0
- #define CPUMP_Y_OVERRIDE_WID 8
- #define CVD2_CHARGE_PUMP_PB_OVERRIDE ((CVD_BASE_ADD+0xA7)<<2)
- #define CPUMP_PB_OVERRIDE_BIT 0
- #define CPUMP_PB_OVERRIDE_WID 8
- #define CVD2_CHARGE_PUMP_PR_OVERRIDE ((CVD_BASE_ADD+0xA8)<<2)
- #define CPUMP_PR_OVERRIDE_BIT 0
- #define CPUMP_PR_OVERRIDE_WID 8
- #define CVD2_DR_FREQ_11_8 ((CVD_BASE_ADD+0xA9)<<2)
- #define DR_FREQ_11_8_BIT 0
- #define DR_FREQ_11_8_WID 4
- #define CVD2_DR_FREQ_7_0 ((CVD_BASE_ADD+0xAA)<<2)
- #define DR_FREQ_7_0_BIT 0
- #define DR_FREQ_7_0_WID 8
- #define CVD2_DB_FREQ_11_8 ((CVD_BASE_ADD+0xAB)<<2)
- #define DB_FREQ_11_8_BIT 0
- #define DB_FREQ_11_8_WID 4
- #define CVD2_DB_FREQ_7_0 ((CVD_BASE_ADD+0xAC)<<2)
- #define DB_FREQ_7_0_BIT 0
- #define DB_FREQ_7_0_WID 8
- #define CVD2_2DCOMB_VCHROMA_TH ((CVD_BASE_ADD+0xAE)<<2)
- #define VACTIVITY_EN_BIT 7
- #define VACTIVITY_EN_WID 1
- #define VACTIVE_ON2FRAME_BIT 6
- #define VACTIVE_ON2FRAME_WID 1
- #define VACTIVITY_TH_BIT 0
- #define VACTIVITY_TH_WID 6
- #define CVD2_2DCOMB_NOISE_TH ((CVD_BASE_ADD+0xAF)<<2)
- #define COMB_NOISE_TH_EN_BIT 7
- #define COMB_NOISE_TH_EN_WID 1
- #define COMB_NOISE_TH_BIT 0
- #define COMB_NOISE_TH_WID 7
- #define CVD2_REG_B0 ((CVD_BASE_ADD+0xB0)<<2)
- #define HORIZ_DIFF_CGAIN_BIT 6
- #define HORIZ_DIFF_CGAIN_WID 2
- #define HORIZ_DIFF_YGAIN_BIT 4
- #define HORIZ_DIFF_YGAIN_WID 2
- #define CHROMA_VDIFF_GAIN_BIT 2
- #define CHROMA_VDIFF_GAIN_WID 2
- #define LOWFREQ_VDIFF_GAIN_BIT 0
- #define LOWFREQ_VDIFF_GAIN_WID 2
- #define CVD2_3DCOMB_FILTER ((CVD_BASE_ADD+0xB1)<<2)
- #define VADAP_BURST_NOISE_TH_GAIN_BIT 6
- #define VADAP_BURST_NOISE_TH_GAIN_WID 2
- #define BURST_NOISE_TH_GAIN_BIT 4
- #define BURST_NOISE_TH_GAIN_WID 2
- #define C_NOISE_TH_GAIN_BIT 2
- #define C_NOISE_TH_GAIN_WID 2
- #define Y_NOISE_TH_GAIN_BIT 0
- #define Y_NOISE_TH_GAIN_WID 2
- #define CVD2_REG_B2 ((CVD_BASE_ADD+0xB2)<<2)
- #define LBADRGEN_RST_BIT 7
- #define LBADRGEN_RST_WID 1
- #define COMB2D_ONLY_BIT 6
- #define COMB2D_ONLY_WID 1
- #define ADAPTIVE_CHROMA_MODE_BIT 3
- #define ADAPTIVE_CHROMA_MODE_WID 2
- #define DOT_SUPPRESS_MODE_BIT 1
- #define DOT_SUPPRESS_MODE_WID 1
- #define MOTION_MODE_BIT 0
- #define MOTION_MODE_WID 2
- #define CVD2_2DCOMB_ADAPTIVE_GAIN_CONTROL ((CVD_BASE_ADD+0xB3)<<2)
- #define PAL3DCOMB_VACTIVE_OFFSET_BIT 7
- #define PAL3DCOMB_VACTIVE_OFFSET_WID 1
- #define FB_SYNC_BIT 5
- #define FB_SYNC_WID 2
- #define FB_HOLD_BIT 4
- #define FB_HOLD_WID 1
- #define FB_CTL_BIT 3
- #define FB_CTL_WID 1
- #define FLD_LATENCY_BIT 0
- #define FLD_LATENCY_WID 3
- #define CVD2_MOTION_DETECTOR_NOISE_TH ((CVD_BASE_ADD+0xB4)<<2)
- #define MD_NOISE_TH_EN_BIT 7
- #define MD_NOISE_TH_EN_WID 1
- #define MD_NOISE_TH_BIT 0
- #define MD_NOISE_TH_WID 7
- #define CVD2_CHROMA_EDGE_ENHANCEMENT ((CVD_BASE_ADD+0xB5)<<2)
- #define SCHROMA_PEAK_EN_BIT 7
- #define SCHROMA_PEAK_EN_WID 1
- #define SCHROMA_CORING_EN_BIT 6
- #define SCHROMA_CORING_EN_WID 1
- #define SCHROMA_PEAK_BIT 4
- #define SCHROMA_PEAK_WID 2
- #define PCHROMA_PEAK_EN_BIT 3
- #define PCHROMA_PEAK_EN_WID 1
- #define PCHROMA_CORING_EN_BIT 2
- #define PCHROMA_CORING_EN_WID 1
- #define PCHROMA_PEAK_BIT 0
- #define PCHROMA_PEAK_WID 2
- #define CVD2_REG_B6 ((CVD_BASE_ADD+0xB6)<<2)
- #define LDPAUSE_TH_BIT 4
- #define LDPAUSE_TH_WID 4
- #define VF_NSTD_EN_BIT 1
- #define VF_NSTD_EN_WID 1
- #define VCR_AUTO_SWT_EN_BIT 0
- #define VCR_AUTO_SWT_EN_WID 1
- #define CVD2_2D_COMB_NOTCH_GAIN ((CVD_BASE_ADD+0xB7)<<2)
- #define NOTCH_GAIN_BIT 4
- #define NOTCH_GAIN_WID 3
- #define COMB_GAIN_BIT 0
- #define COMB_GAIN_WID 3
- #define CVD2_TEMPORAL_COMB_FILTER_GAIN ((CVD_BASE_ADD+0xB8)<<2)
- #define COMB_CORING_BIT 4
- #define COMB_CORING_WID 4
- #define TCOMB_GAIN_BIT 0
- #define TCOMB_GAIN_WID 3
- #define CVD2_ACTIVE_VSTART_FRAME_BUFFER ((CVD_BASE_ADD+0xBA)<<2)
- #define VACTIVE_FB_START_BIT 0
- #define VACTIVE_FB_START_WID 8
- #define CVD2_ACTIVE_VHEIGHT_FRAME_BUFFER ((CVD_BASE_ADD+0xBB)<<2)
- #define VACTIVE_FB_HEIGHT_BIT 0
- #define VACTIVE_FB_HEIGHT_WID 8
- #define CVD2_HSYNC_PULSE_CONFIG ((CVD_BASE_ADD+0xBC)<<2)
- #define HS_PULSE_WIDTH_BIT 0
- #define HS_PULSE_WIDTH_WID 4
- #define CVD2_CAGC_TIME_CONSTANT_CONTROL ((CVD_BASE_ADD+0xBD)<<2)
- #define CAGC_TC_P_BIT 6
- #define CAGC_TC_P_WID 2
- #define CAGC_TC_IBIG_BIT 3
- #define CAGC_TC_IBIG_WID 3
- #define CAGC_TC_ISMALL_BIT 0
- #define CAGC_TC_ISMALL_WID 3
- #define CVD2_CAGC_CORING_FUNCTION_CONTROL ((CVD_BASE_ADD+0xBE)<<2)
- #define CAGC_CORING_TH_BIT 5
- #define CAGC_CORING_TH_WID 4
- #define CAGC_UNITY_GAIN_BIT 4
- #define CAGC_UNITY_GAIN_WID 1
- #define CAGC_CORING_BIT 0
- #define CAGC_CORING_WID 3
- #define CVD2_NEW_DCRESTORE_CNTL ((CVD_BASE_ADD+0xC0)<<2)
- #define DCRESTORE_NO_BAD_BP_BIT 7
- #define DCRESTORE_NO_BAD_BP_WID 1
- #define DCRESTORE_KILL_EN_BIT 6
- #define DCRESTORE_KILL_EN_WID 1
- #define DCRESTORE_BP_DLY_BIT 4
- #define DCRESTORE_BP_DLY_WID 2
- #define SYNCMID_NOBP_EN_BIT 3
- #define SYNCMID_NOBP_EN_WID 1
- #define SYNCMID_FILTER_EN_BIT 2
- #define SYNCMID_FILTER_EN_WID 1
- #define DCRESTORE_GAIN_BIT 0
- #define DCRESTORE_GAIN_WID 2
- #define CVD2_DCRESTORE_ACCUM_WIDTH ((CVD_BASE_ADD+0xC1)<<2)
- #define DCRESTORE_LPF_EN_BIT 7
- #define DCRESTORE_LPF_EN_WID 1
- #define DCRESTORE_KILL_EN_NOISY_BIT 6
- #define DCRESTORE_KILL_EN_NOISY_WID 1
- #define DCRESTORE_ACCUM_WIDTH_BIT 0
- #define DCRESTORE_ACCUM_WIDTH_WID 6
- #define CVD2_MANUAL_GAIN_CONTROL ((CVD_BASE_ADD+0xC2)<<2)
- #define HMGC_BIT 0
- #define HMGC_WID 8
- #define CVD2_BACKPORCH_KILL_THRESHOLD ((CVD_BASE_ADD+0xC3)<<2)
- #define BP_KILL_TH_BIT 0
- #define BP_KILL_TH_WID 8
- #define CVD2_DCRESTORE_HSYNC_MIDPOINT ((CVD_BASE_ADD+0xC4)<<2)
- #define DCRESTORE_HS_HMID_BIT 0
- #define DCRESTORE_HS_HMID_WID 8
- #define CVD2_SYNC_HEIGHT ((CVD_BASE_ADD+0xC5)<<2)
- #define AUTO_MIN_SYNC_HEIGHT_BIT 7
- #define AUTO_MIN_SYNC_HEIGHT_WID 1
- #define MIN_SYNC_HEIGHT_BIT 0
- #define MIN_SYNC_HEIGHT_WID 7
- #define CVD2_VSYNC_SIGNAL_THRESHOLD ((CVD_BASE_ADD+0xC6)<<2)
- #define VS_SIGNAL_TH_BIT 2
- #define VS_SIGNAL_TH_WID 6
- #define VS_SIGNAL_AUTO_TH_BIT 0
- #define VS_SIGNAL_AUTO_TH_WID 2
- #define CVD2_VSYNC_NO_SIGNAL_THRESHOLD ((CVD_BASE_ADD+0xC7)<<2)
- #define VS_NO_SIGNAL_TH_BIT 0
- #define VS_NO_SIGNAL_TH_WID 8
- #define CVD2_VSYNC_CNTL2 ((CVD_BASE_ADD+0xC8)<<2)
- #define VACTIVE_HALF_LINES_BIT 6
- #define VACTIVE_HALF_LINES_WID 1
- #define VDETECT_NOISE_EN_BIT 5
- #define VDETECT_NOISE_EN_WID 1
- #define VCRTRICK_PROSCAN_BIT 4
- #define VCRTRICK_PROSCAN_WID 1
- #define VEVEN_EARLY_DELAYED_BIT 3
- #define VEVEN_EARLY_DELAYED_WID 1
- #define VODD_EARLY_DELAYED_BIT 2
- #define VODD_EARLY_DELAYED_WID 1
- #define VFIELD_HOFFSET_FIXED_BIT 1
- #define VFIELD_HOFFSET_FIXED_WID 1
- #define VFIELD_HOFFSET_MSB_BIT 0
- #define VFIELD_HOFFSET_MSB_WID 1
- #define CVD2_VSYNC_POLARITY_CONTROL ((CVD_BASE_ADD+0xC9)<<2)
- #define VFIELD_HOFFSET_LSB_BIT 0
- #define VFIELD_HOFFSET_LSB_WID 8
- #define CVD2_VBI_HDETECT_CNTL ((CVD_BASE_ADD+0xCA)<<2)
- #define NO_HSYNCS_MODE_BIT 6
- #define NO_HSYNCS_MODE_WID 2
- #define MANY_HSYNCS_MODE_BIT 5
- #define MANY_HSYNCS_MODE_WID 1
- #define DUAL_HEDGE_DIS_BIT 4
- #define DUAL_HEDGE_DIS_WID 1
- #define DUAL_HEDGE_AUTO_WIDTH_BIT 3
- #define DUAL_HEDGE_AUTO_WIDTH_WID 1
- #define DUAL_FINE_HEDGE_VBI_BIT 2
- #define DUAL_FINE_HEDGE_VBI_WID 1
- #define DUAL_COARSE_HEDGE_VBI_BIT 0
- #define DUAL_COARSE_HEDGE_VBI_WID 2
- #define CVD2_MV_PSEUDO_SYNC_RISING_START ((CVD_BASE_ADD+0xCB)<<2)
- #define VCR_STATE2_LONG_BIT 7
- #define VCR_STATE2_LONG_WID 1
- #define SLOW_HDSW_BIT 6
- #define SLOW_HDSW_WID 1
- #define HS_RISING_START_BIT 0
- #define HS_RISING_START_WID 6
- #define CVD2_MV_PSEUDO_SYNC_RISING_END ((CVD_BASE_ADD+0xCC)<<2)
- #define NO_HSYNCS_WEAK_BIT 7
- #define NO_HSYNCS_WEAK_WID 1
- #define DISABLE_HDSW_WEAK_BIT 6
- #define DISABLE_HDSW_WEAK_WID 1
- #define CVD2_MV_HS_RISING_END_BIT 0
- #define CVD2_MV_HS_RISING_END_WID 6
- #define CVD2_REG_CD ((CVD_BASE_ADD+0xCD)<<2)
- #define VACTIVE_HDSW_MODE_BIT 6
- #define VACTIVE_HDSW_MODE_WID 2
- #define DISABLE_HDSW_MODE_BIT 4
- #define DISABLE_HDSW_MODE_WID 2
- #define HS_FALLING_FILTER_BIT 3
- #define HS_FALLING_FILTER_WID 1
- #define NO_HSYNCS_NOISY_BIT 2
- #define NO_HSYNCS_NOISY_WID 1
- #define HLOOP_RANGE_BIT 0
- #define HLOOP_RANGE_WID 2
- #define CVD2_BIG_HLUMA_TH ((CVD_BASE_ADD+0xCE)<<2)
- #define MD_C_NOISE_TH_EN_BIT 7
- #define MD_C_NOISE_TH_EN_WID 1
- #define MD_C_NOISE_TH_BIT 0
- #define MD_C_NOISE_TH_WID 7
- #define CVD2_MOTION_DETECTOR_CONTROL ((CVD_BASE_ADD+0xD0)<<2)
- #define MD_CF_ACTIVITY_EN_BIT 6
- #define MD_CF_ACTIVITY_EN_WID 2
- #define MD_HF_MAX_BIT 5
- #define MD_HF_MAX_WID 1
- #define MD_HF_SAD_BIT 3
- #define MD_HF_SAD_WID 2
- #define MD_LF_SAD_BIT 2
- #define MD_LF_SAD_WID 1
- #define MD_LF_SHIFT_BIT 0
- #define MD_LF_SHIFT_WID 2
- #define CVD2_MD_CF_LACTIVITY_LOW ((CVD_BASE_ADD+0xD1)<<2)
- #define MD_CF_LACTIVITY_LOW_BIT 0
- #define MD_CF_LACTIVITY_LOW_WID 8
- #define CVD2_MD_CF_CACTIVITY_LOW ((CVD_BASE_ADD+0xD2)<<2)
- #define MD_CF_CACTIVITY_LOW_BIT 0
- #define MD_CF_CACTIVITY_LOW_WID 8
- #define CVD2_MD_CF_LACTIVITY_HIGH ((CVD_BASE_ADD+0xD3)<<2)
- #define MD_CF_LACTIVITY_HIGH_BIT 0
- #define MD_CF_LACTIVITY_HIGH_WID 8
- #define CVD2_MD_CF_CACTIVITY_HIGH ((CVD_BASE_ADD+0xD4)<<2)
- #define MD_CF_CACTIVITY_HIGH_BIT 0
- #define MD_CF_CACTIVITY_HIGH_WID 8
- #define CVD2_MD_K_THRESHOLD ((CVD_BASE_ADD+0xD5)<<2)
- #define MD_K_TH_BIT 0
- #define MD_K_TH_WID 8
- #define CVD2_CHROMA_LEVEL ((CVD_BASE_ADD+0xD6)<<2)
- #define CHROMA_LVL_BIT 0
- #define CHROMA_LVL_WID 8
- #define CVD2_SPATIAL_LUMA_LEVEL ((CVD_BASE_ADD+0xD7)<<2)
- #define SPATIAL_LUMA_LVL_BIT 0
- #define SPATIAL_LUMA_LVL_WID 8
- #define CVD2_SPATIAL_CHROMA_LEVEL ((CVD_BASE_ADD+0xD8)<<2)
- #define HF_LUMA_CHROMA_OFFSET_BIT 0
- #define HF_LUMA_CHROMA_OFFSET_WID 8
- #define CVD2_TCOMB_CHROMA_LEVEL ((CVD_BASE_ADD+0xD9)<<2)
- #define TCOMB_CHROMA_LVL_BIT 0
- #define TCOMB_CHROMA_LVL_WID 8
- #define CVD2_FMDLF_TH ((CVD_BASE_ADD+0xDA)<<2)
- #define LF_LUMA_OFFSET_BIT 0
- #define LF_LUMA_OFFSET_WID 8
- #define CVD2_CHROMA_ACTIVITY_LEVEL ((CVD_BASE_ADD+0xDB)<<2)
- #define CHROMA_ACTIVITY_LVL_BIT 0
- #define CHROMA_ACTIVITY_LVL_WID 8
- #define CVD2_SECAM_FREQ_OFFSET_RANGE ((CVD_BASE_ADD+0xDC)<<2)
- #define FREQ_OFFSET_RANGE_BIT 0
- #define FREQ_OFFSET_RANGE_WID 8
- #define CVD2_SECAM_FLAG_THRESHOLD ((CVD_BASE_ADD+0xDE)<<2)
- #define AVG_FREQ_RANGE_BIT 6
- #define AVG_FREQ_RANGE_WID 2
- #define ISSECAM_TH_BIT 0
- #define ISSECAM_TH_WID 6
- #define CVD2_3DCOMB_MOTION_STATUS_31_24 ((CVD_BASE_ADD+0xE0)<<2)
- #define STATUS_COMB3D_MOTION_31_24_BIT 0
- #define STATUS_COMB3D_MOTION_31_24_WID 8
- #define CVD2_3DCOMB_MOTION_STATUS_23_16 ((CVD_BASE_ADD+0xE1)<<2)
- #define STATUS_COMB3D_MOTION_23_16_BIT 0
- #define STATUS_COMB3D_MOTION_23_16_WID 8
- #define CVD2_3DCOMB_MOTION_STATUS_15_8 ((CVD_BASE_ADD+0xE2)<<2)
- #define STATUS_COMB3D_MOTION_15_8_BIT 0
- #define STATUS_COMB3D_MOTION_15_8_WID 8
- #define CVD2_3DCOMB_MOTION_STATUS_7_0 ((CVD_BASE_ADD+0xE3)<<2)
- #define STATUS_COMB3D_MOTION_7_0_BIT 0
- #define STATUS_COMB3D_MOTION_7_0_WID 8
- #define CVD2_HACTIVE_MD_START ((CVD_BASE_ADD+0xE4)<<2)
- #define HACTIVE_MD_START_BIT 0
- #define HACTIVE_MD_START_WID 8
- #define CVD2_HACTIVE_MD_WIDTH ((CVD_BASE_ADD+0xE5)<<2)
- #define HACTIVE_MD_WIDTH_BIT 0
- #define HACTIVE_MD_WIDTH_WID 8
- #define CVD2_REG_E6 ((CVD_BASE_ADD+0xE6)<<2)
- #define STATUS_VLINES_BIT 0
- #define STATUS_VLINES_WID 8
- #define CVD2_MOTION_CONFIG ((CVD_BASE_ADD+0xE7)<<2)
- #define MOTION_CONFIG_BIT 0
- #define MOTION_CONFIG_WID 8
- #define CVD2_CHROMA_BW_MOTION ((CVD_BASE_ADD+0xE8)<<2)
- #define CHROMA_BW_MOTION_TH_BIT 0
- #define CHROMA_BW_MOTION_TH_WID 8
- #define CVD2_FLAT_LUMA_SHIFT ((CVD_BASE_ADD+0xE9)<<2)
- #define FLAT_CHROMA_SHIFT_BIT 6
- #define FLAT_CHROMA_SHIFT_WID 2
- #define FLAT_LUMA_MODE_BIT 4
- #define FLAT_LUMA_MODE_WID 2
- #define STATUS_MOTION_MODE_BIT 2
- #define STATUS_MOTION_MODE_WID 2
- #define CHROMA_BW_MOTION_BIT 0
- #define CHROMA_BW_MOTION_WID 2
- #define CVD2_FRAME_MOTION_TH ((CVD_BASE_ADD+0xEA)<<2)
- #define FRAME_MOTION_TH_BIT 0
- #define FRAME_MOTION_TH_WID 8
- #define CVD2_FLAT_LUMA_OFFSET ((CVD_BASE_ADD+0xEB)<<2)
- #define FLAT_LUMA_OFFSET_BIT 0
- #define FLAT_LUMA_OFFSET_WID 8
- #define CVD2_FLAT_CHROMA_OFFSET ((CVD_BASE_ADD+0xEC)<<2)
- #define FLAT_CHROMA_OFFSET_BIT 0
- #define FLAT_CHROMA_OFFSET_WID 8
- #define CVD2_CF_FLAT_MOTION_SHIFT ((CVD_BASE_ADD+0xED)<<2)
- #define CF_FLAT_MOTION_SHIFT_BIT 2
- #define CF_FLAT_MOTION_SHIFT_WID 2
- #define MOTION_C_MODE_BIT 0
- #define MOTION_C_MODE_WID 2
- #define CVD2_MOTION_DEBUG ((CVD_BASE_ADD+0xEE)<<2)
- #define MOTION_DEBUG_BIT 0
- #define MOTION_DEBUG_WID 8
- #define CVD2_PHASE_OFFSE_RANGE ((CVD_BASE_ADD+0xF0)<<2)
- #define PHASE_OFFSET_RANGE_BIT 0
- #define PHASE_OFFSET_RANGE_WID 8
- #define CVD2_PAL_DETECTION_THRESHOLD ((CVD_BASE_ADD+0xF1)<<2)
- #define PAL_DET_TH_BIT 0
- #define PAL_DET_TH_WID 8
- #define CVD2_CORDIC_FREQUENCY_GATE_START ((CVD_BASE_ADD+0xF2)<<2)
- #define CORDIC_GATE_START_BIT 0
- #define CORDIC_GATE_START_WID 8
- #define CVD2_CORDIC_FREQUENCY_GATE_END ((CVD_BASE_ADD+0xF3)<<2)
- #define CORDIC_GATE_END_BIT 0
- #define CORDIC_GATE_END_WID 8
- #define CVD2_ADC_CPUMP_SWAP ((CVD_BASE_ADD+0xF4)<<2)
- #define PAL3TAP_ONLY_C_BIT 7
- #define PAL3TAP_ONLY_C_WID 1
- #define PAL3TAP_ONLY_Y_BIT 6
- #define PAL3TAP_ONLY_Y_WID 1
- #define ADC_CPUMP_SWAP_BIT 0
- #define ADC_CPUMP_SWAP_WID 6
- #define CVD2_COMB3D_CONFIG ((CVD_BASE_ADD+0xF9)<<2)
- #define VBI_FIXGATE_EN_BIT 0
- #define VBI_FIXGATE_EN_WID 1
- #define CVD2_REG_FA ((CVD_BASE_ADD+0xFA)<<2)
- #define VLINES_SEL_BIT 6
- #define VLINES_SEL_WID 1
- #define UV_FILTER_BYPASS_BIT 5
- #define UV_FILTER_BYPASS_WID 1
- #define ADC_CHROMA_FOR_TB_BIT 4
- #define ADC_CHROMA_FOR_TB_WID 1
- #define ADC_SV_CHROMA_SEL_BIT 3
- #define ADC_SV_CHROMA_SEL_WID 1
- #define ADC_CV_CHROMA_SEL_BIT 0
- #define ADC_CV_CHROMA_SEL_WID 2
- #define CVD2_CAGC_GATE_START ((CVD_BASE_ADD+0xFB)<<2)
- #define CAGC_GATE_START_BIT 0
- #define CAGC_GATE_START_WID 8
- #define CVD2_CAGC_GATE_END ((CVD_BASE_ADD+0xFC)<<2)
- #define CAGC_GATE_END_BIT 0
- #define CAGC_GATE_END_WID 8
- #define CVD2_CKILL_LEVEL_15_8 ((CVD_BASE_ADD+0xFD)<<2)
- #define CKILL_15_8_BIT 0
- #define CKILL_15_8_WID 8
- #define CVD2_CKILL_LEVEL_7_0 ((CVD_BASE_ADD+0xFE)<<2)
- #define CKILL_7_0_BIT 0
- #define CKILL_7_0_WID 8
- #endif // _TVAFE_REG_H
|