rtrap_64.S 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * rtrap.S: Preparing for return from trap on Sparc V9.
  3. *
  4. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  5. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  6. */
  7. #include <asm/asi.h>
  8. #include <asm/pstate.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/head.h>
  12. #include <asm/visasm.h>
  13. #include <asm/processor.h>
  14. #define RTRAP_PSTATE (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_IE)
  15. #define RTRAP_PSTATE_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV)
  16. #define RTRAP_PSTATE_AG_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_AG)
  17. .text
  18. .align 32
  19. __handle_preemption:
  20. call schedule
  21. wrpr %g0, RTRAP_PSTATE, %pstate
  22. ba,pt %xcc, __handle_preemption_continue
  23. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  24. __handle_user_windows:
  25. call fault_in_user_windows
  26. wrpr %g0, RTRAP_PSTATE, %pstate
  27. ba,pt %xcc, __handle_preemption_continue
  28. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  29. __handle_userfpu:
  30. rd %fprs, %l5
  31. andcc %l5, FPRS_FEF, %g0
  32. sethi %hi(TSTATE_PEF), %o0
  33. be,a,pn %icc, __handle_userfpu_continue
  34. andn %l1, %o0, %l1
  35. ba,a,pt %xcc, __handle_userfpu_continue
  36. __handle_signal:
  37. mov %l5, %o1
  38. add %sp, PTREGS_OFF, %o0
  39. mov %l0, %o2
  40. call do_notify_resume
  41. wrpr %g0, RTRAP_PSTATE, %pstate
  42. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  43. /* Signal delivery can modify pt_regs tstate, so we must
  44. * reload it.
  45. */
  46. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  47. sethi %hi(0xf << 20), %l4
  48. and %l1, %l4, %l4
  49. ba,pt %xcc, __handle_preemption_continue
  50. andn %l1, %l4, %l1
  51. /* When returning from a NMI (%pil==15) interrupt we want to
  52. * avoid running softirqs, doing IRQ tracing, preempting, etc.
  53. */
  54. .globl rtrap_nmi
  55. rtrap_nmi: ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  56. sethi %hi(0xf << 20), %l4
  57. and %l1, %l4, %l4
  58. andn %l1, %l4, %l1
  59. srl %l4, 20, %l4
  60. ba,pt %xcc, rtrap_no_irq_enable
  61. wrpr %l4, %pil
  62. .align 64
  63. .globl rtrap_irq, rtrap, irqsz_patchme, rtrap_xcall
  64. rtrap_irq:
  65. rtrap:
  66. #ifndef CONFIG_SMP
  67. sethi %hi(__cpu_data), %l0
  68. lduw [%l0 + %lo(__cpu_data)], %l1
  69. #else
  70. sethi %hi(__cpu_data), %l0
  71. or %l0, %lo(__cpu_data), %l0
  72. lduw [%l0 + %g5], %l1
  73. #endif
  74. cmp %l1, 0
  75. /* mm/ultra.S:xcall_report_regs KNOWS about this load. */
  76. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  77. rtrap_xcall:
  78. sethi %hi(0xf << 20), %l4
  79. and %l1, %l4, %l4
  80. andn %l1, %l4, %l1
  81. srl %l4, 20, %l4
  82. #ifdef CONFIG_TRACE_IRQFLAGS
  83. brnz,pn %l4, rtrap_no_irq_enable
  84. nop
  85. call trace_hardirqs_on
  86. nop
  87. /* Do not actually set the %pil here. We will do that
  88. * below after we clear PSTATE_IE in the %pstate register.
  89. * If we re-enable interrupts here, we can recurse down
  90. * the hardirq stack potentially endlessly, causing a
  91. * stack overflow.
  92. *
  93. * It is tempting to put this test and trace_hardirqs_on
  94. * call at the 'rt_continue' label, but that will not work
  95. * as that path hits unconditionally and we do not want to
  96. * execute this in NMI return paths, for example.
  97. */
  98. #endif
  99. rtrap_no_irq_enable:
  100. andcc %l1, TSTATE_PRIV, %l3
  101. bne,pn %icc, to_kernel
  102. nop
  103. /* We must hold IRQs off and atomically test schedule+signal
  104. * state, then hold them off all the way back to userspace.
  105. * If we are returning to kernel, none of this matters. Note
  106. * that we are disabling interrupts via PSTATE_IE, not using
  107. * %pil.
  108. *
  109. * If we do not do this, there is a window where we would do
  110. * the tests, later the signal/resched event arrives but we do
  111. * not process it since we are still in kernel mode. It would
  112. * take until the next local IRQ before the signal/resched
  113. * event would be handled.
  114. *
  115. * This also means that if we have to deal with user
  116. * windows, we have to redo all of these sched+signal checks
  117. * with IRQs disabled.
  118. */
  119. to_user: wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  120. wrpr 0, %pil
  121. __handle_preemption_continue:
  122. ldx [%g6 + TI_FLAGS], %l0
  123. sethi %hi(_TIF_USER_WORK_MASK), %o0
  124. or %o0, %lo(_TIF_USER_WORK_MASK), %o0
  125. andcc %l0, %o0, %g0
  126. sethi %hi(TSTATE_PEF), %o0
  127. be,pt %xcc, user_nowork
  128. andcc %l1, %o0, %g0
  129. andcc %l0, _TIF_NEED_RESCHED, %g0
  130. bne,pn %xcc, __handle_preemption
  131. andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  132. bne,pn %xcc, __handle_signal
  133. ldub [%g6 + TI_WSAVED], %o2
  134. brnz,pn %o2, __handle_user_windows
  135. nop
  136. sethi %hi(TSTATE_PEF), %o0
  137. andcc %l1, %o0, %g0
  138. /* This fpdepth clear is necessary for non-syscall rtraps only */
  139. user_nowork:
  140. bne,pn %xcc, __handle_userfpu
  141. stb %g0, [%g6 + TI_FPDEPTH]
  142. __handle_userfpu_continue:
  143. rt_continue: ldx [%sp + PTREGS_OFF + PT_V9_G1], %g1
  144. ldx [%sp + PTREGS_OFF + PT_V9_G2], %g2
  145. ldx [%sp + PTREGS_OFF + PT_V9_G3], %g3
  146. ldx [%sp + PTREGS_OFF + PT_V9_G4], %g4
  147. ldx [%sp + PTREGS_OFF + PT_V9_G5], %g5
  148. brz,pt %l3, 1f
  149. mov %g6, %l2
  150. /* Must do this before thread reg is clobbered below. */
  151. LOAD_PER_CPU_BASE(%g5, %g6, %i0, %i1, %i2)
  152. 1:
  153. ldx [%sp + PTREGS_OFF + PT_V9_G6], %g6
  154. ldx [%sp + PTREGS_OFF + PT_V9_G7], %g7
  155. /* Normal globals are restored, go to trap globals. */
  156. 661: wrpr %g0, RTRAP_PSTATE_AG_IRQOFF, %pstate
  157. nop
  158. .section .sun4v_2insn_patch, "ax"
  159. .word 661b
  160. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  161. SET_GL(1)
  162. .previous
  163. mov %l2, %g6
  164. ldx [%sp + PTREGS_OFF + PT_V9_I0], %i0
  165. ldx [%sp + PTREGS_OFF + PT_V9_I1], %i1
  166. ldx [%sp + PTREGS_OFF + PT_V9_I2], %i2
  167. ldx [%sp + PTREGS_OFF + PT_V9_I3], %i3
  168. ldx [%sp + PTREGS_OFF + PT_V9_I4], %i4
  169. ldx [%sp + PTREGS_OFF + PT_V9_I5], %i5
  170. ldx [%sp + PTREGS_OFF + PT_V9_I6], %i6
  171. ldx [%sp + PTREGS_OFF + PT_V9_I7], %i7
  172. ldx [%sp + PTREGS_OFF + PT_V9_TPC], %l2
  173. ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %o2
  174. ld [%sp + PTREGS_OFF + PT_V9_Y], %o3
  175. wr %o3, %g0, %y
  176. wrpr %l4, 0x0, %pil
  177. wrpr %g0, 0x1, %tl
  178. andn %l1, TSTATE_SYSCALL, %l1
  179. wrpr %l1, %g0, %tstate
  180. wrpr %l2, %g0, %tpc
  181. wrpr %o2, %g0, %tnpc
  182. brnz,pn %l3, kern_rtt
  183. mov PRIMARY_CONTEXT, %l7
  184. 661: ldxa [%l7 + %l7] ASI_DMMU, %l0
  185. .section .sun4v_1insn_patch, "ax"
  186. .word 661b
  187. ldxa [%l7 + %l7] ASI_MMU, %l0
  188. .previous
  189. sethi %hi(sparc64_kern_pri_nuc_bits), %l1
  190. ldx [%l1 + %lo(sparc64_kern_pri_nuc_bits)], %l1
  191. or %l0, %l1, %l0
  192. 661: stxa %l0, [%l7] ASI_DMMU
  193. .section .sun4v_1insn_patch, "ax"
  194. .word 661b
  195. stxa %l0, [%l7] ASI_MMU
  196. .previous
  197. sethi %hi(KERNBASE), %l7
  198. flush %l7
  199. rdpr %wstate, %l1
  200. rdpr %otherwin, %l2
  201. srl %l1, 3, %l1
  202. wrpr %l2, %g0, %canrestore
  203. wrpr %l1, %g0, %wstate
  204. brnz,pt %l2, user_rtt_restore
  205. wrpr %g0, %g0, %otherwin
  206. ldx [%g6 + TI_FLAGS], %g3
  207. wr %g0, ASI_AIUP, %asi
  208. rdpr %cwp, %g1
  209. andcc %g3, _TIF_32BIT, %g0
  210. sub %g1, 1, %g1
  211. bne,pt %xcc, user_rtt_fill_32bit
  212. wrpr %g1, %cwp
  213. ba,a,pt %xcc, user_rtt_fill_64bit
  214. user_rtt_fill_fixup:
  215. rdpr %cwp, %g1
  216. add %g1, 1, %g1
  217. wrpr %g1, 0x0, %cwp
  218. rdpr %wstate, %g2
  219. sll %g2, 3, %g2
  220. wrpr %g2, 0x0, %wstate
  221. /* We know %canrestore and %otherwin are both zero. */
  222. sethi %hi(sparc64_kern_pri_context), %g2
  223. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g2
  224. mov PRIMARY_CONTEXT, %g1
  225. 661: stxa %g2, [%g1] ASI_DMMU
  226. .section .sun4v_1insn_patch, "ax"
  227. .word 661b
  228. stxa %g2, [%g1] ASI_MMU
  229. .previous
  230. sethi %hi(KERNBASE), %g1
  231. flush %g1
  232. or %g4, FAULT_CODE_WINFIXUP, %g4
  233. stb %g4, [%g6 + TI_FAULT_CODE]
  234. stx %g5, [%g6 + TI_FAULT_ADDR]
  235. mov %g6, %l1
  236. wrpr %g0, 0x0, %tl
  237. 661: nop
  238. .section .sun4v_1insn_patch, "ax"
  239. .word 661b
  240. SET_GL(0)
  241. .previous
  242. wrpr %g0, RTRAP_PSTATE, %pstate
  243. mov %l1, %g6
  244. ldx [%g6 + TI_TASK], %g4
  245. LOAD_PER_CPU_BASE(%g5, %g6, %g1, %g2, %g3)
  246. call do_sparc64_fault
  247. add %sp, PTREGS_OFF, %o0
  248. ba,pt %xcc, rtrap
  249. nop
  250. user_rtt_pre_restore:
  251. add %g1, 1, %g1
  252. wrpr %g1, 0x0, %cwp
  253. user_rtt_restore:
  254. restore
  255. rdpr %canrestore, %g1
  256. wrpr %g1, 0x0, %cleanwin
  257. retry
  258. nop
  259. kern_rtt: rdpr %canrestore, %g1
  260. brz,pn %g1, kern_rtt_fill
  261. nop
  262. kern_rtt_restore:
  263. stw %g0, [%sp + PTREGS_OFF + PT_V9_MAGIC]
  264. restore
  265. retry
  266. to_kernel:
  267. #ifdef CONFIG_PREEMPT
  268. ldsw [%g6 + TI_PRE_COUNT], %l5
  269. brnz %l5, kern_fpucheck
  270. ldx [%g6 + TI_FLAGS], %l5
  271. andcc %l5, _TIF_NEED_RESCHED, %g0
  272. be,pt %xcc, kern_fpucheck
  273. nop
  274. cmp %l4, 0
  275. bne,pn %xcc, kern_fpucheck
  276. sethi %hi(PREEMPT_ACTIVE), %l6
  277. stw %l6, [%g6 + TI_PRE_COUNT]
  278. call schedule
  279. nop
  280. ba,pt %xcc, rtrap
  281. stw %g0, [%g6 + TI_PRE_COUNT]
  282. #endif
  283. kern_fpucheck: ldub [%g6 + TI_FPDEPTH], %l5
  284. brz,pt %l5, rt_continue
  285. srl %l5, 1, %o0
  286. add %g6, TI_FPSAVED, %l6
  287. ldub [%l6 + %o0], %l2
  288. sub %l5, 2, %l5
  289. add %g6, TI_GSR, %o1
  290. andcc %l2, (FPRS_FEF|FPRS_DU), %g0
  291. be,pt %icc, 2f
  292. and %l2, FPRS_DL, %l6
  293. andcc %l2, FPRS_FEF, %g0
  294. be,pn %icc, 5f
  295. sll %o0, 3, %o5
  296. rd %fprs, %g1
  297. wr %g1, FPRS_FEF, %fprs
  298. ldx [%o1 + %o5], %g1
  299. add %g6, TI_XFSR, %o1
  300. sll %o0, 8, %o2
  301. add %g6, TI_FPREGS, %o3
  302. brz,pn %l6, 1f
  303. add %g6, TI_FPREGS+0x40, %o4
  304. membar #Sync
  305. ldda [%o3 + %o2] ASI_BLK_P, %f0
  306. ldda [%o4 + %o2] ASI_BLK_P, %f16
  307. membar #Sync
  308. 1: andcc %l2, FPRS_DU, %g0
  309. be,pn %icc, 1f
  310. wr %g1, 0, %gsr
  311. add %o2, 0x80, %o2
  312. membar #Sync
  313. ldda [%o3 + %o2] ASI_BLK_P, %f32
  314. ldda [%o4 + %o2] ASI_BLK_P, %f48
  315. 1: membar #Sync
  316. ldx [%o1 + %o5], %fsr
  317. 2: stb %l5, [%g6 + TI_FPDEPTH]
  318. ba,pt %xcc, rt_continue
  319. nop
  320. 5: wr %g0, FPRS_FEF, %fprs
  321. sll %o0, 8, %o2
  322. add %g6, TI_FPREGS+0x80, %o3
  323. add %g6, TI_FPREGS+0xc0, %o4
  324. membar #Sync
  325. ldda [%o3 + %o2] ASI_BLK_P, %f32
  326. ldda [%o4 + %o2] ASI_BLK_P, %f48
  327. membar #Sync
  328. wr %g0, FPRS_DU, %fprs
  329. ba,pt %xcc, rt_continue
  330. stb %l5, [%g6 + TI_FPDEPTH]