mpic_pasemi_msi.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * Copyright 2007, Olof Johansson, PA Semi
  3. *
  4. * Based on arch/powerpc/sysdev/mpic_u3msi.c:
  5. *
  6. * Copyright 2006, Segher Boessenkool, IBM Corporation.
  7. * Copyright 2006-2007, Michael Ellerman, IBM Corporation.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; version 2 of the
  12. * License.
  13. *
  14. */
  15. #undef DEBUG
  16. #include <linux/irq.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/msi.h>
  19. #include <asm/mpic.h>
  20. #include <asm/prom.h>
  21. #include <asm/hw_irq.h>
  22. #include <asm/ppc-pci.h>
  23. #include <asm/msi_bitmap.h>
  24. #include "mpic.h"
  25. /* Allocate 16 interrupts per device, to give an alignment of 16,
  26. * since that's the size of the grouping w.r.t. affinity. If someone
  27. * needs more than 32 MSI's down the road we'll have to rethink this,
  28. * but it should be OK for now.
  29. */
  30. #define ALLOC_CHUNK 16
  31. #define PASEMI_MSI_ADDR 0xfc080000
  32. /* A bit ugly, can we get this from the pci_dev somehow? */
  33. static struct mpic *msi_mpic;
  34. static void mpic_pasemi_msi_mask_irq(struct irq_data *data)
  35. {
  36. pr_debug("mpic_pasemi_msi_mask_irq %d\n", data->irq);
  37. mask_msi_irq(data);
  38. mpic_mask_irq(data);
  39. }
  40. static void mpic_pasemi_msi_unmask_irq(struct irq_data *data)
  41. {
  42. pr_debug("mpic_pasemi_msi_unmask_irq %d\n", data->irq);
  43. mpic_unmask_irq(data);
  44. unmask_msi_irq(data);
  45. }
  46. static struct irq_chip mpic_pasemi_msi_chip = {
  47. .irq_shutdown = mpic_pasemi_msi_mask_irq,
  48. .irq_mask = mpic_pasemi_msi_mask_irq,
  49. .irq_unmask = mpic_pasemi_msi_unmask_irq,
  50. .irq_eoi = mpic_end_irq,
  51. .irq_set_type = mpic_set_irq_type,
  52. .irq_set_affinity = mpic_set_affinity,
  53. .name = "PASEMI-MSI",
  54. };
  55. static int pasemi_msi_check_device(struct pci_dev *pdev, int nvec, int type)
  56. {
  57. if (type == PCI_CAP_ID_MSIX)
  58. pr_debug("pasemi_msi: MSI-X untested, trying anyway\n");
  59. return 0;
  60. }
  61. static void pasemi_msi_teardown_msi_irqs(struct pci_dev *pdev)
  62. {
  63. struct msi_desc *entry;
  64. pr_debug("pasemi_msi_teardown_msi_irqs, pdev %p\n", pdev);
  65. list_for_each_entry(entry, &pdev->msi_list, list) {
  66. if (entry->irq == NO_IRQ)
  67. continue;
  68. irq_set_msi_desc(entry->irq, NULL);
  69. msi_bitmap_free_hwirqs(&msi_mpic->msi_bitmap,
  70. virq_to_hw(entry->irq), ALLOC_CHUNK);
  71. irq_dispose_mapping(entry->irq);
  72. }
  73. return;
  74. }
  75. static int pasemi_msi_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
  76. {
  77. unsigned int virq;
  78. struct msi_desc *entry;
  79. struct msi_msg msg;
  80. int hwirq;
  81. pr_debug("pasemi_msi_setup_msi_irqs, pdev %p nvec %d type %d\n",
  82. pdev, nvec, type);
  83. msg.address_hi = 0;
  84. msg.address_lo = PASEMI_MSI_ADDR;
  85. list_for_each_entry(entry, &pdev->msi_list, list) {
  86. /* Allocate 16 interrupts for now, since that's the grouping for
  87. * affinity. This can be changed later if it turns out 32 is too
  88. * few MSIs for someone, but restrictions will apply to how the
  89. * sources can be changed independently.
  90. */
  91. hwirq = msi_bitmap_alloc_hwirqs(&msi_mpic->msi_bitmap,
  92. ALLOC_CHUNK);
  93. if (hwirq < 0) {
  94. pr_debug("pasemi_msi: failed allocating hwirq\n");
  95. return hwirq;
  96. }
  97. virq = irq_create_mapping(msi_mpic->irqhost, hwirq);
  98. if (virq == NO_IRQ) {
  99. pr_debug("pasemi_msi: failed mapping hwirq 0x%x\n",
  100. hwirq);
  101. msi_bitmap_free_hwirqs(&msi_mpic->msi_bitmap, hwirq,
  102. ALLOC_CHUNK);
  103. return -ENOSPC;
  104. }
  105. /* Vector on MSI is really an offset, the hardware adds
  106. * it to the value written at the magic address. So set
  107. * it to 0 to remain sane.
  108. */
  109. mpic_set_vector(virq, 0);
  110. irq_set_msi_desc(virq, entry);
  111. irq_set_chip(virq, &mpic_pasemi_msi_chip);
  112. irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
  113. pr_debug("pasemi_msi: allocated virq 0x%x (hw 0x%x) " \
  114. "addr 0x%x\n", virq, hwirq, msg.address_lo);
  115. /* Likewise, the device writes [0...511] into the target
  116. * register to generate MSI [512...1023]
  117. */
  118. msg.data = hwirq-0x200;
  119. write_msi_msg(virq, &msg);
  120. }
  121. return 0;
  122. }
  123. int mpic_pasemi_msi_init(struct mpic *mpic)
  124. {
  125. int rc;
  126. if (!mpic->irqhost->of_node ||
  127. !of_device_is_compatible(mpic->irqhost->of_node,
  128. "pasemi,pwrficient-openpic"))
  129. return -ENODEV;
  130. rc = mpic_msi_init_allocator(mpic);
  131. if (rc) {
  132. pr_debug("pasemi_msi: Error allocating bitmap!\n");
  133. return rc;
  134. }
  135. pr_debug("pasemi_msi: Registering PA Semi MPIC MSI callbacks\n");
  136. msi_mpic = mpic;
  137. WARN_ON(ppc_md.setup_msi_irqs);
  138. ppc_md.setup_msi_irqs = pasemi_msi_setup_msi_irqs;
  139. ppc_md.teardown_msi_irqs = pasemi_msi_teardown_msi_irqs;
  140. ppc_md.msi_check_device = pasemi_msi_check_device;
  141. return 0;
  142. }