irq.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /* irq.c: FRV IRQ handling
  2. *
  3. * Copyright (C) 2003, 2004, 2006 Red Hat, Inc. All Rights Reserved.
  4. * Written by David Howells (dhowells@redhat.com)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/ptrace.h>
  12. #include <linux/errno.h>
  13. #include <linux/signal.h>
  14. #include <linux/sched.h>
  15. #include <linux/ioport.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/timex.h>
  18. #include <linux/random.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel_stat.h>
  21. #include <linux/irq.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/module.h>
  25. #include <linux/bitops.h>
  26. #include <asm/atomic.h>
  27. #include <asm/io.h>
  28. #include <asm/smp.h>
  29. #include <asm/system.h>
  30. #include <asm/uaccess.h>
  31. #include <asm/pgalloc.h>
  32. #include <asm/delay.h>
  33. #include <asm/irq.h>
  34. #include <asm/irc-regs.h>
  35. #include <asm/gdb-stub.h>
  36. #define set_IRR(N,A,B,C,D) __set_IRR(N, (A << 28) | (B << 24) | (C << 20) | (D << 16))
  37. extern void __init fpga_init(void);
  38. #ifdef CONFIG_FUJITSU_MB93493
  39. extern void __init mb93493_init(void);
  40. #endif
  41. #define __reg16(ADDR) (*(volatile unsigned short *)(ADDR))
  42. atomic_t irq_err_count;
  43. int arch_show_interrupts(struct seq_file *p, int prec)
  44. {
  45. seq_printf(p, "%*s: ", prec, "ERR");
  46. seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
  47. return 0;
  48. }
  49. /*
  50. * on-CPU PIC operations
  51. */
  52. static void frv_cpupic_ack(struct irq_data *d)
  53. {
  54. __clr_RC(d->irq);
  55. __clr_IRL();
  56. }
  57. static void frv_cpupic_mask(struct irq_data *d)
  58. {
  59. __set_MASK(d->irq);
  60. }
  61. static void frv_cpupic_mask_ack(struct irq_data *d)
  62. {
  63. __set_MASK(d->irq);
  64. __clr_RC(d->irq);
  65. __clr_IRL();
  66. }
  67. static void frv_cpupic_unmask(struct irq_data *d)
  68. {
  69. __clr_MASK(d->irq);
  70. }
  71. static struct irq_chip frv_cpu_pic = {
  72. .name = "cpu",
  73. .irq_ack = frv_cpupic_ack,
  74. .irq_mask = frv_cpupic_mask,
  75. .irq_mask_ack = frv_cpupic_mask_ack,
  76. .irq_unmask = frv_cpupic_unmask,
  77. };
  78. /*
  79. * handles all normal device IRQs
  80. * - registers are referred to by the __frame variable (GR28)
  81. * - IRQ distribution is complicated in this arch because of the many PICs, the
  82. * way they work and the way they cascade
  83. */
  84. asmlinkage void do_IRQ(void)
  85. {
  86. irq_enter();
  87. generic_handle_irq(__get_IRL());
  88. irq_exit();
  89. }
  90. /*
  91. * handles all NMIs when not co-opted by the debugger
  92. * - registers are referred to by the __frame variable (GR28)
  93. */
  94. asmlinkage void do_NMI(void)
  95. {
  96. }
  97. /*
  98. * initialise the interrupt system
  99. */
  100. void __init init_IRQ(void)
  101. {
  102. int level;
  103. for (level = 1; level <= 14; level++)
  104. irq_set_chip_and_handler(level, &frv_cpu_pic,
  105. handle_level_irq);
  106. irq_set_handler(IRQ_CPU_TIMER0, handle_edge_irq);
  107. /* set the trigger levels for internal interrupt sources
  108. * - timers all falling-edge
  109. * - ERR0 is rising-edge
  110. * - all others are high-level
  111. */
  112. __set_IITMR(0, 0x003f0000); /* DMA0-3, TIMER0-2 */
  113. __set_IITMR(1, 0x20000000); /* ERR0-1, UART0-1, DMA4-7 */
  114. /* route internal interrupts */
  115. set_IRR(4, IRQ_DMA3_LEVEL, IRQ_DMA2_LEVEL, IRQ_DMA1_LEVEL,
  116. IRQ_DMA0_LEVEL);
  117. set_IRR(5, 0, IRQ_TIMER2_LEVEL, IRQ_TIMER1_LEVEL, IRQ_TIMER0_LEVEL);
  118. set_IRR(6, IRQ_GDBSTUB_LEVEL, IRQ_GDBSTUB_LEVEL,
  119. IRQ_UART1_LEVEL, IRQ_UART0_LEVEL);
  120. set_IRR(7, IRQ_DMA7_LEVEL, IRQ_DMA6_LEVEL, IRQ_DMA5_LEVEL,
  121. IRQ_DMA4_LEVEL);
  122. /* route external interrupts */
  123. set_IRR(2, IRQ_XIRQ7_LEVEL, IRQ_XIRQ6_LEVEL, IRQ_XIRQ5_LEVEL,
  124. IRQ_XIRQ4_LEVEL);
  125. set_IRR(3, IRQ_XIRQ3_LEVEL, IRQ_XIRQ2_LEVEL, IRQ_XIRQ1_LEVEL,
  126. IRQ_XIRQ0_LEVEL);
  127. #if defined(CONFIG_MB93091_VDK)
  128. __set_TM1(0x55550000); /* XIRQ7-0 all active low */
  129. #elif defined(CONFIG_MB93093_PDK)
  130. __set_TM1(0x15550000); /* XIRQ7 active high, 6-0 all active low */
  131. #else
  132. #error dont know external IRQ trigger levels for this setup
  133. #endif
  134. fpga_init();
  135. #ifdef CONFIG_FUJITSU_MB93493
  136. mb93493_init();
  137. #endif
  138. }