io.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Helper functions for I/O pins.
  3. *
  4. * Copyright (c) 2004-2007 Axis Communications AB.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/errno.h>
  8. #include <linux/init.h>
  9. #include <linux/string.h>
  10. #include <linux/ctype.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <asm/io.h>
  14. #include <mach/pinmux.h>
  15. #include <hwregs/gio_defs.h>
  16. #ifndef DEBUG
  17. #define DEBUG(x)
  18. #endif
  19. struct crisv32_ioport crisv32_ioports[] = {
  20. {
  21. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pa_oe),
  22. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pa_dout),
  23. (unsigned long *)REG_ADDR(gio, regi_gio, r_pa_din),
  24. 8
  25. },
  26. {
  27. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pb_oe),
  28. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pb_dout),
  29. (unsigned long *)REG_ADDR(gio, regi_gio, r_pb_din),
  30. 18
  31. },
  32. {
  33. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pc_oe),
  34. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pc_dout),
  35. (unsigned long *)REG_ADDR(gio, regi_gio, r_pc_din),
  36. 18
  37. },
  38. {
  39. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pd_oe),
  40. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pd_dout),
  41. (unsigned long *)REG_ADDR(gio, regi_gio, r_pd_din),
  42. 18
  43. },
  44. {
  45. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pe_oe),
  46. (unsigned long *)REG_ADDR(gio, regi_gio, rw_pe_dout),
  47. (unsigned long *)REG_ADDR(gio, regi_gio, r_pe_din),
  48. 18
  49. }
  50. };
  51. #define NBR_OF_PORTS ARRAY_SIZE(crisv32_ioports)
  52. struct crisv32_iopin crisv32_led_net0_green;
  53. struct crisv32_iopin crisv32_led_net0_red;
  54. struct crisv32_iopin crisv32_led_net1_green;
  55. struct crisv32_iopin crisv32_led_net1_red;
  56. struct crisv32_iopin crisv32_led2_green;
  57. struct crisv32_iopin crisv32_led2_red;
  58. struct crisv32_iopin crisv32_led3_green;
  59. struct crisv32_iopin crisv32_led3_red;
  60. /* Dummy port used when green LED and red LED is on the same bit */
  61. static unsigned long io_dummy;
  62. static struct crisv32_ioport dummy_port = {
  63. &io_dummy,
  64. &io_dummy,
  65. &io_dummy,
  66. 18
  67. };
  68. static struct crisv32_iopin dummy_led = {
  69. &dummy_port,
  70. 0
  71. };
  72. static int __init crisv32_io_init(void)
  73. {
  74. int ret = 0;
  75. u32 i;
  76. /* Locks *should* be dynamically initialized. */
  77. for (i = 0; i < ARRAY_SIZE(crisv32_ioports); i++)
  78. spin_lock_init(&crisv32_ioports[i].lock);
  79. spin_lock_init(&dummy_port.lock);
  80. /* Initialize LEDs */
  81. #if (defined(CONFIG_ETRAX_NBR_LED_GRP_ONE) || defined(CONFIG_ETRAX_NBR_LED_GRP_TWO))
  82. ret +=
  83. crisv32_io_get_name(&crisv32_led_net0_green,
  84. CONFIG_ETRAX_LED_G_NET0);
  85. crisv32_io_set_dir(&crisv32_led_net0_green, crisv32_io_dir_out);
  86. if (strcmp(CONFIG_ETRAX_LED_G_NET0, CONFIG_ETRAX_LED_R_NET0)) {
  87. ret +=
  88. crisv32_io_get_name(&crisv32_led_net0_red,
  89. CONFIG_ETRAX_LED_R_NET0);
  90. crisv32_io_set_dir(&crisv32_led_net0_red, crisv32_io_dir_out);
  91. } else
  92. crisv32_led_net0_red = dummy_led;
  93. #endif
  94. #ifdef CONFIG_ETRAX_NBR_LED_GRP_TWO
  95. ret +=
  96. crisv32_io_get_name(&crisv32_led_net1_green,
  97. CONFIG_ETRAX_LED_G_NET1);
  98. crisv32_io_set_dir(&crisv32_led_net1_green, crisv32_io_dir_out);
  99. if (strcmp(CONFIG_ETRAX_LED_G_NET1, CONFIG_ETRAX_LED_R_NET1)) {
  100. crisv32_io_get_name(&crisv32_led_net1_red,
  101. CONFIG_ETRAX_LED_R_NET1);
  102. crisv32_io_set_dir(&crisv32_led_net1_red, crisv32_io_dir_out);
  103. } else
  104. crisv32_led_net1_red = dummy_led;
  105. #endif
  106. ret += crisv32_io_get_name(&crisv32_led2_green, CONFIG_ETRAX_V32_LED2G);
  107. ret += crisv32_io_get_name(&crisv32_led2_red, CONFIG_ETRAX_V32_LED2R);
  108. ret += crisv32_io_get_name(&crisv32_led3_green, CONFIG_ETRAX_V32_LED3G);
  109. ret += crisv32_io_get_name(&crisv32_led3_red, CONFIG_ETRAX_V32_LED3R);
  110. crisv32_io_set_dir(&crisv32_led2_green, crisv32_io_dir_out);
  111. crisv32_io_set_dir(&crisv32_led2_red, crisv32_io_dir_out);
  112. crisv32_io_set_dir(&crisv32_led3_green, crisv32_io_dir_out);
  113. crisv32_io_set_dir(&crisv32_led3_red, crisv32_io_dir_out);
  114. return ret;
  115. }
  116. __initcall(crisv32_io_init);
  117. int crisv32_io_get(struct crisv32_iopin *iopin,
  118. unsigned int port, unsigned int pin)
  119. {
  120. if (port > NBR_OF_PORTS)
  121. return -EINVAL;
  122. if (port > crisv32_ioports[port].pin_count)
  123. return -EINVAL;
  124. iopin->bit = 1 << pin;
  125. iopin->port = &crisv32_ioports[port];
  126. /* Only allocate pinmux gpiopins if port != PORT_A (port 0) */
  127. /* NOTE! crisv32_pinmux_alloc thinks PORT_B is port 0 */
  128. if (port != 0 && crisv32_pinmux_alloc(port - 1, pin, pin, pinmux_gpio))
  129. return -EIO;
  130. DEBUG(printk(KERN_DEBUG "crisv32_io_get: Allocated pin %d on port %d\n",
  131. pin, port));
  132. return 0;
  133. }
  134. int crisv32_io_get_name(struct crisv32_iopin *iopin, const char *name)
  135. {
  136. int port;
  137. int pin;
  138. if (toupper(*name) == 'P')
  139. name++;
  140. if (toupper(*name) < 'A' || toupper(*name) > 'E')
  141. return -EINVAL;
  142. port = toupper(*name) - 'A';
  143. name++;
  144. pin = simple_strtoul(name, NULL, 10);
  145. if (pin < 0 || pin > crisv32_ioports[port].pin_count)
  146. return -EINVAL;
  147. iopin->bit = 1 << pin;
  148. iopin->port = &crisv32_ioports[port];
  149. /* Only allocate pinmux gpiopins if port != PORT_A (port 0) */
  150. /* NOTE! crisv32_pinmux_alloc thinks PORT_B is port 0 */
  151. if (port != 0 && crisv32_pinmux_alloc(port - 1, pin, pin, pinmux_gpio))
  152. return -EIO;
  153. DEBUG(printk(KERN_DEBUG
  154. "crisv32_io_get_name: Allocated pin %d on port %d\n",
  155. pin, port));
  156. return 0;
  157. }
  158. #ifdef CONFIG_PCI
  159. /* PCI I/O access stuff */
  160. struct cris_io_operations *cris_iops = NULL;
  161. EXPORT_SYMBOL(cris_iops);
  162. #endif