irq.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * linux/arch/cris/kernel/irq.c
  3. *
  4. * Copyright (c) 2000-2002 Axis Communications AB
  5. *
  6. * Authors: Bjorn Wesen (bjornw@axis.com)
  7. *
  8. * This file contains the interrupt vectors and some
  9. * helper functions
  10. *
  11. */
  12. #include <asm/irq.h>
  13. #include <asm/current.h>
  14. #include <linux/irq.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #define crisv10_mask_irq(irq_nr) (*R_VECT_MASK_CLR = 1 << (irq_nr));
  19. #define crisv10_unmask_irq(irq_nr) (*R_VECT_MASK_SET = 1 << (irq_nr));
  20. extern void kgdb_init(void);
  21. extern void breakpoint(void);
  22. /* don't use set_int_vector, it bypasses the linux interrupt handlers. it is
  23. * global just so that the kernel gdb can use it.
  24. */
  25. void
  26. set_int_vector(int n, irqvectptr addr)
  27. {
  28. etrax_irv->v[n + 0x20] = (irqvectptr)addr;
  29. }
  30. /* the breakpoint vector is obviously not made just like the normal irq handlers
  31. * but needs to contain _code_ to jump to addr.
  32. *
  33. * the BREAK n instruction jumps to IBR + n * 8
  34. */
  35. void
  36. set_break_vector(int n, irqvectptr addr)
  37. {
  38. unsigned short *jinstr = (unsigned short *)&etrax_irv->v[n*2];
  39. unsigned long *jaddr = (unsigned long *)(jinstr + 1);
  40. /* if you don't know what this does, do not touch it! */
  41. *jinstr = 0x0d3f;
  42. *jaddr = (unsigned long)addr;
  43. /* 00000026 <clrlop+1a> 3f0d82000000 jump 0x82 */
  44. }
  45. /*
  46. * This builds up the IRQ handler stubs using some ugly macros in irq.h
  47. *
  48. * These macros create the low-level assembly IRQ routines that do all
  49. * the operations that are needed. They are also written to be fast - and to
  50. * disable interrupts as little as humanly possible.
  51. *
  52. */
  53. /* IRQ0 and 1 are special traps */
  54. void hwbreakpoint(void);
  55. void IRQ1_interrupt(void);
  56. BUILD_TIMER_IRQ(2, 0x04) /* the timer interrupt is somewhat special */
  57. BUILD_IRQ(3, 0x08)
  58. BUILD_IRQ(4, 0x10)
  59. BUILD_IRQ(5, 0x20)
  60. BUILD_IRQ(6, 0x40)
  61. BUILD_IRQ(7, 0x80)
  62. BUILD_IRQ(8, 0x100)
  63. BUILD_IRQ(9, 0x200)
  64. BUILD_IRQ(10, 0x400)
  65. BUILD_IRQ(11, 0x800)
  66. BUILD_IRQ(12, 0x1000)
  67. BUILD_IRQ(13, 0x2000)
  68. void mmu_bus_fault(void); /* IRQ 14 is the bus fault interrupt */
  69. void multiple_interrupt(void); /* IRQ 15 is the multiple IRQ interrupt */
  70. BUILD_IRQ(16, 0x10000 | 0x20000) /* ethernet tx interrupt needs to block rx */
  71. BUILD_IRQ(17, 0x20000 | 0x10000) /* ...and vice versa */
  72. BUILD_IRQ(18, 0x40000)
  73. BUILD_IRQ(19, 0x80000)
  74. BUILD_IRQ(20, 0x100000)
  75. BUILD_IRQ(21, 0x200000)
  76. BUILD_IRQ(22, 0x400000)
  77. BUILD_IRQ(23, 0x800000)
  78. BUILD_IRQ(24, 0x1000000)
  79. BUILD_IRQ(25, 0x2000000)
  80. /* IRQ 26-30 are reserved */
  81. BUILD_IRQ(31, 0x80000000)
  82. /*
  83. * Pointers to the low-level handlers
  84. */
  85. static void (*interrupt[NR_IRQS])(void) = {
  86. NULL, NULL, IRQ2_interrupt, IRQ3_interrupt,
  87. IRQ4_interrupt, IRQ5_interrupt, IRQ6_interrupt, IRQ7_interrupt,
  88. IRQ8_interrupt, IRQ9_interrupt, IRQ10_interrupt, IRQ11_interrupt,
  89. IRQ12_interrupt, IRQ13_interrupt, NULL, NULL,
  90. IRQ16_interrupt, IRQ17_interrupt, IRQ18_interrupt, IRQ19_interrupt,
  91. IRQ20_interrupt, IRQ21_interrupt, IRQ22_interrupt, IRQ23_interrupt,
  92. IRQ24_interrupt, IRQ25_interrupt, NULL, NULL, NULL, NULL, NULL,
  93. IRQ31_interrupt
  94. };
  95. static void enable_crisv10_irq(struct irq_data *data)
  96. {
  97. crisv10_unmask_irq(data->irq);
  98. }
  99. static void disable_crisv10_irq(struct irq_data *data)
  100. {
  101. crisv10_mask_irq(data->irq);
  102. }
  103. static struct irq_chip crisv10_irq_type = {
  104. .name = "CRISv10",
  105. .irq_shutdown = disable_crisv10_irq,
  106. .irq_enable = enable_crisv10_irq,
  107. .irq_disable = disable_crisv10_irq,
  108. };
  109. void weird_irq(void);
  110. void system_call(void); /* from entry.S */
  111. void do_sigtrap(void); /* from entry.S */
  112. void gdb_handle_breakpoint(void); /* from entry.S */
  113. extern void do_IRQ(int irq, struct pt_regs * regs);
  114. /* Handle multiple IRQs */
  115. void do_multiple_IRQ(struct pt_regs* regs)
  116. {
  117. int bit;
  118. unsigned masked;
  119. unsigned mask;
  120. unsigned ethmask = 0;
  121. /* Get interrupts to mask and handle */
  122. mask = masked = *R_VECT_MASK_RD;
  123. /* Never mask timer IRQ */
  124. mask &= ~(IO_MASK(R_VECT_MASK_RD, timer0));
  125. /*
  126. * If either ethernet interrupt (rx or tx) is active then block
  127. * the other one too. Unblock afterwards also.
  128. */
  129. if (mask &
  130. (IO_STATE(R_VECT_MASK_RD, dma0, active) |
  131. IO_STATE(R_VECT_MASK_RD, dma1, active))) {
  132. ethmask = (IO_MASK(R_VECT_MASK_RD, dma0) |
  133. IO_MASK(R_VECT_MASK_RD, dma1));
  134. }
  135. /* Block them */
  136. *R_VECT_MASK_CLR = (mask | ethmask);
  137. /* An extra irq_enter here to prevent softIRQs to run after
  138. * each do_IRQ. This will decrease the interrupt latency.
  139. */
  140. irq_enter();
  141. /* Handle all IRQs */
  142. for (bit = 2; bit < 32; bit++) {
  143. if (masked & (1 << bit)) {
  144. do_IRQ(bit, regs);
  145. }
  146. }
  147. /* This irq_exit() will trigger the soft IRQs. */
  148. irq_exit();
  149. /* Unblock the IRQs again */
  150. *R_VECT_MASK_SET = (masked | ethmask);
  151. }
  152. /* init_IRQ() is called by start_kernel and is responsible for fixing IRQ masks and
  153. setting the irq vector table.
  154. */
  155. void __init
  156. init_IRQ(void)
  157. {
  158. int i;
  159. /* clear all interrupt masks */
  160. #ifndef CONFIG_SVINTO_SIM
  161. *R_IRQ_MASK0_CLR = 0xffffffff;
  162. *R_IRQ_MASK1_CLR = 0xffffffff;
  163. *R_IRQ_MASK2_CLR = 0xffffffff;
  164. #endif
  165. *R_VECT_MASK_CLR = 0xffffffff;
  166. for (i = 0; i < 256; i++)
  167. etrax_irv->v[i] = weird_irq;
  168. /* Initialize IRQ handler descriptors. */
  169. for(i = 2; i < NR_IRQS; i++) {
  170. irq_set_chip_and_handler(i, &crisv10_irq_type,
  171. handle_simple_irq);
  172. set_int_vector(i, interrupt[i]);
  173. }
  174. /* the entries in the break vector contain actual code to be
  175. executed by the associated break handler, rather than just a jump
  176. address. therefore we need to setup a default breakpoint handler
  177. for all breakpoints */
  178. for (i = 0; i < 16; i++)
  179. set_break_vector(i, do_sigtrap);
  180. /* except IRQ 15 which is the multiple-IRQ handler on Etrax100 */
  181. set_int_vector(15, multiple_interrupt);
  182. /* 0 and 1 which are special breakpoint/NMI traps */
  183. set_int_vector(0, hwbreakpoint);
  184. set_int_vector(1, IRQ1_interrupt);
  185. /* and irq 14 which is the mmu bus fault handler */
  186. set_int_vector(14, mmu_bus_fault);
  187. /* setup the system-call trap, which is reached by BREAK 13 */
  188. set_break_vector(13, system_call);
  189. /* setup a breakpoint handler for debugging used for both user and
  190. kernel mode debugging (which is why it is not inside an ifdef
  191. CONFIG_ETRAX_KGDB) */
  192. set_break_vector(8, gdb_handle_breakpoint);
  193. #ifdef CONFIG_ETRAX_KGDB
  194. /* setup kgdb if its enabled, and break into the debugger */
  195. kgdb_init();
  196. breakpoint();
  197. #endif
  198. }