system.c 1.3 KB

1234567891011121314151617181920212223242526272829303132333435363738
  1. /* Copyright 2023 Dual Tachyon
  2. * https://github.com/DualTachyon
  3. *
  4. * Licensed under the Apache License, Version 2.0 (the "License");
  5. * you may not use this file except in compliance with the License.
  6. * You may obtain a copy of the License at
  7. *
  8. * http://www.apache.org/licenses/LICENSE-2.0
  9. *
  10. * Unless required by applicable law or agreed to in writing, software
  11. * distributed under the License is distributed on an "AS IS" BASIS,
  12. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  13. * See the License for the specific language governing permissions and
  14. * limitations under the License.
  15. */
  16. #include "../bsp/dp32g030/pmu.h"
  17. #include "../bsp/dp32g030/syscon.h"
  18. #include "system.h"
  19. #include "systick.h"
  20. void SYSTEM_DelayMs(uint32_t Delay)
  21. {
  22. SYSTICK_DelayUs(Delay * 1000);
  23. }
  24. void SYSTEM_ConfigureClocks(void)
  25. {
  26. // Set source clock from external crystal
  27. PMU_SRC_CFG = (PMU_SRC_CFG & ~(PMU_SRC_CFG_RCHF_SEL_MASK | PMU_SRC_CFG_RCHF_EN_MASK)) | PMU_SRC_CFG_RCHF_SEL_BITS_48MHZ | PMU_SRC_CFG_RCHF_EN_BITS_ENABLE;
  28. // Divide by 2
  29. SYSCON_CLK_SEL = SYSCON_CLK_SEL_DIV_BITS_2;
  30. // Disable division clock gate
  31. SYSCON_DIV_CLK_GATE = (SYSCON_DIV_CLK_GATE & ~SYSCON_DIV_CLK_GATE_DIV_CLK_GATE_MASK) | SYSCON_DIV_CLK_GATE_DIV_CLK_GATE_BITS_DISABLE;
  32. }