xhci.h 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. #include <linux/io-64-nonatomic-lo-hi.h>
  29. /* Code sharing between pci-quirks and xhci hcd */
  30. #include "xhci-ext-caps.h"
  31. #include "pci-quirks.h"
  32. /* xHCI PCI Configuration Registers */
  33. #define XHCI_SBRN_OFFSET (0x60)
  34. /* Max number of USB devices for any host controller - limit in section 6.1 */
  35. #define MAX_HC_SLOTS 256
  36. /* Section 5.3.3 - MaxPorts */
  37. #define MAX_HC_PORTS 127
  38. /*
  39. * xHCI register interface.
  40. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  41. * Revision 0.95 specification
  42. */
  43. /**
  44. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  45. * @hc_capbase: length of the capabilities register and HC version number
  46. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  47. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  48. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  49. * @hcc_params: HCCPARAMS - Capability Parameters
  50. * @db_off: DBOFF - Doorbell array offset
  51. * @run_regs_off: RTSOFF - Runtime register space offset
  52. * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
  53. */
  54. struct xhci_cap_regs {
  55. __le32 hc_capbase;
  56. __le32 hcs_params1;
  57. __le32 hcs_params2;
  58. __le32 hcs_params3;
  59. __le32 hcc_params;
  60. __le32 db_off;
  61. __le32 run_regs_off;
  62. __le32 hcc_params2; /* xhci 1.1 */
  63. /* Reserved up to (CAPLENGTH - 0x1C) */
  64. };
  65. /* hc_capbase bitmasks */
  66. /* bits 7:0 - how long is the Capabilities register */
  67. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  68. /* bits 31:16 */
  69. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  70. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  71. /* bits 0:7, Max Device Slots */
  72. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  73. #define HCS_SLOTS_MASK 0xff
  74. /* bits 8:18, Max Interrupters */
  75. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  76. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  77. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  78. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  79. /* bits 0:3, frames or uframes that SW needs to queue transactions
  80. * ahead of the HW to meet periodic deadlines */
  81. #define HCS_IST(p) (((p) >> 0) & 0xf)
  82. /* bits 4:7, max number of Event Ring segments */
  83. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  84. /* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
  85. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  86. /* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
  87. #define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
  88. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  89. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  90. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  91. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  92. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  93. /* HCCPARAMS - hcc_params - bitmasks */
  94. /* true: HC can use 64-bit address pointers */
  95. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  96. /* true: HC can do bandwidth negotiation */
  97. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  98. /* true: HC uses 64-byte Device Context structures
  99. * FIXME 64-byte context structures aren't supported yet.
  100. */
  101. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  102. /* true: HC has port power switches */
  103. #define HCC_PPC(p) ((p) & (1 << 3))
  104. /* true: HC has port indicators */
  105. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  106. /* true: HC has Light HC Reset Capability */
  107. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  108. /* true: HC supports latency tolerance messaging */
  109. #define HCC_LTC(p) ((p) & (1 << 6))
  110. /* true: no secondary Stream ID Support */
  111. #define HCC_NSS(p) ((p) & (1 << 7))
  112. /* true: HC supports Stopped - Short Packet */
  113. #define HCC_SPC(p) ((p) & (1 << 9))
  114. /* true: HC has Contiguous Frame ID Capability */
  115. #define HCC_CFC(p) ((p) & (1 << 11))
  116. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  117. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  118. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  119. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  120. /* db_off bitmask - bits 0:1 reserved */
  121. #define DBOFF_MASK (~0x3)
  122. /* run_regs_off bitmask - bits 0:4 reserved */
  123. #define RTSOFF_MASK (~0x1f)
  124. /* HCCPARAMS2 - hcc_params2 - bitmasks */
  125. /* true: HC supports U3 entry Capability */
  126. #define HCC2_U3C(p) ((p) & (1 << 0))
  127. /* true: HC supports Configure endpoint command Max exit latency too large */
  128. #define HCC2_CMC(p) ((p) & (1 << 1))
  129. /* true: HC supports Force Save context Capability */
  130. #define HCC2_FSC(p) ((p) & (1 << 2))
  131. /* true: HC supports Compliance Transition Capability */
  132. #define HCC2_CTC(p) ((p) & (1 << 3))
  133. /* true: HC support Large ESIT payload Capability > 48k */
  134. #define HCC2_LEC(p) ((p) & (1 << 4))
  135. /* true: HC support Configuration Information Capability */
  136. #define HCC2_CIC(p) ((p) & (1 << 5))
  137. /* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
  138. #define HCC2_ETC(p) ((p) & (1 << 6))
  139. /* Number of registers per port */
  140. #define NUM_PORT_REGS 4
  141. #define PORTSC 0
  142. #define PORTPMSC 1
  143. #define PORTLI 2
  144. #define PORTHLPMC 3
  145. /**
  146. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  147. * @command: USBCMD - xHC command register
  148. * @status: USBSTS - xHC status register
  149. * @page_size: This indicates the page size that the host controller
  150. * supports. If bit n is set, the HC supports a page size
  151. * of 2^(n+12), up to a 128MB page size.
  152. * 4K is the minimum page size.
  153. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  154. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  155. * @config_reg: CONFIG - Configure Register
  156. * @port_status_base: PORTSCn - base address for Port Status and Control
  157. * Each port has a Port Status and Control register,
  158. * followed by a Port Power Management Status and Control
  159. * register, a Port Link Info register, and a reserved
  160. * register.
  161. * @port_power_base: PORTPMSCn - base address for
  162. * Port Power Management Status and Control
  163. * @port_link_base: PORTLIn - base address for Port Link Info (current
  164. * Link PM state and control) for USB 2.1 and USB 3.0
  165. * devices.
  166. */
  167. struct xhci_op_regs {
  168. __le32 command;
  169. __le32 status;
  170. __le32 page_size;
  171. __le32 reserved1;
  172. __le32 reserved2;
  173. __le32 dev_notification;
  174. __le64 cmd_ring;
  175. /* rsvd: offset 0x20-2F */
  176. __le32 reserved3[4];
  177. __le64 dcbaa_ptr;
  178. __le32 config_reg;
  179. /* rsvd: offset 0x3C-3FF */
  180. __le32 reserved4[241];
  181. /* port 1 registers, which serve as a base address for other ports */
  182. __le32 port_status_base;
  183. __le32 port_power_base;
  184. __le32 port_link_base;
  185. __le32 reserved5;
  186. /* registers for ports 2-255 */
  187. __le32 reserved6[NUM_PORT_REGS*254];
  188. };
  189. /* USBCMD - USB command - command bitmasks */
  190. /* start/stop HC execution - do not write unless HC is halted*/
  191. #define CMD_RUN XHCI_CMD_RUN
  192. /* Reset HC - resets internal HC state machine and all registers (except
  193. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  194. * The xHCI driver must reinitialize the xHC after setting this bit.
  195. */
  196. #define CMD_RESET (1 << 1)
  197. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  198. #define CMD_EIE XHCI_CMD_EIE
  199. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  200. #define CMD_HSEIE XHCI_CMD_HSEIE
  201. /* bits 4:6 are reserved (and should be preserved on writes). */
  202. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  203. #define CMD_LRESET (1 << 7)
  204. /* host controller save/restore state. */
  205. #define CMD_CSS (1 << 8)
  206. #define CMD_CRS (1 << 9)
  207. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  208. #define CMD_EWE XHCI_CMD_EWE
  209. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  210. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  211. * '0' means the xHC can power it off if all ports are in the disconnect,
  212. * disabled, or powered-off state.
  213. */
  214. #define CMD_PM_INDEX (1 << 11)
  215. /* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
  216. #define CMD_ETE (1 << 14)
  217. /* bits 15:31 are reserved (and should be preserved on writes). */
  218. /* IMAN - Interrupt Management Register */
  219. #define IMAN_IE (1 << 1)
  220. #define IMAN_IP (1 << 0)
  221. /* USBSTS - USB status - status bitmasks */
  222. /* HC not running - set to 1 when run/stop bit is cleared. */
  223. #define STS_HALT XHCI_STS_HALT
  224. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  225. #define STS_FATAL (1 << 2)
  226. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  227. #define STS_EINT (1 << 3)
  228. /* port change detect */
  229. #define STS_PORT (1 << 4)
  230. /* bits 5:7 reserved and zeroed */
  231. /* save state status - '1' means xHC is saving state */
  232. #define STS_SAVE (1 << 8)
  233. /* restore state status - '1' means xHC is restoring state */
  234. #define STS_RESTORE (1 << 9)
  235. /* true: save or restore error */
  236. #define STS_SRE (1 << 10)
  237. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  238. #define STS_CNR XHCI_STS_CNR
  239. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  240. #define STS_HCE (1 << 12)
  241. /* bits 13:31 reserved and should be preserved */
  242. /*
  243. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  244. * Generate a device notification event when the HC sees a transaction with a
  245. * notification type that matches a bit set in this bit field.
  246. */
  247. #define DEV_NOTE_MASK (0xffff)
  248. #define ENABLE_DEV_NOTE(x) (1 << (x))
  249. /* Most of the device notification types should only be used for debug.
  250. * SW does need to pay attention to function wake notifications.
  251. */
  252. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  253. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  254. /* bit 0 is the command ring cycle state */
  255. /* stop ring operation after completion of the currently executing command */
  256. #define CMD_RING_PAUSE (1 << 1)
  257. /* stop ring immediately - abort the currently executing command */
  258. #define CMD_RING_ABORT (1 << 2)
  259. /* true: command ring is running */
  260. #define CMD_RING_RUNNING (1 << 3)
  261. /* bits 4:5 reserved and should be preserved */
  262. /* Command Ring pointer - bit mask for the lower 32 bits. */
  263. #define CMD_RING_RSVD_BITS (0x3f)
  264. /* CONFIG - Configure Register - config_reg bitmasks */
  265. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  266. #define MAX_DEVS(p) ((p) & 0xff)
  267. /* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
  268. #define CONFIG_U3E (1 << 8)
  269. /* bit 9: Configuration Information Enable, xhci 1.1 */
  270. #define CONFIG_CIE (1 << 9)
  271. /* bits 10:31 - reserved and should be preserved */
  272. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  273. /* true: device connected */
  274. #define PORT_CONNECT (1 << 0)
  275. /* true: port enabled */
  276. #define PORT_PE (1 << 1)
  277. /* bit 2 reserved and zeroed */
  278. /* true: port has an over-current condition */
  279. #define PORT_OC (1 << 3)
  280. /* true: port reset signaling asserted */
  281. #define PORT_RESET (1 << 4)
  282. /* Port Link State - bits 5:8
  283. * A read gives the current link PM state of the port,
  284. * a write with Link State Write Strobe set sets the link state.
  285. */
  286. #define PORT_PLS_MASK (0xf << 5)
  287. #define XDEV_U0 (0x0 << 5)
  288. #define XDEV_U2 (0x2 << 5)
  289. #define XDEV_U3 (0x3 << 5)
  290. #define XDEV_INACTIVE (0x6 << 5)
  291. #define XDEV_POLLING (0x7 << 5)
  292. #define XDEV_COMP_MODE (0xa << 5)
  293. #define XDEV_RESUME (0xf << 5)
  294. /* true: port has power (see HCC_PPC) */
  295. #define PORT_POWER (1 << 9)
  296. /* bits 10:13 indicate device speed:
  297. * 0 - undefined speed - port hasn't be initialized by a reset yet
  298. * 1 - full speed
  299. * 2 - low speed
  300. * 3 - high speed
  301. * 4 - super speed
  302. * 5-15 reserved
  303. */
  304. #define DEV_SPEED_MASK (0xf << 10)
  305. #define XDEV_FS (0x1 << 10)
  306. #define XDEV_LS (0x2 << 10)
  307. #define XDEV_HS (0x3 << 10)
  308. #define XDEV_SS (0x4 << 10)
  309. #define XDEV_SSP (0x5 << 10)
  310. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  311. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  312. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  313. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  314. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  315. #define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
  316. #define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
  317. #define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
  318. /* Bits 20:23 in the Slot Context are the speed for the device */
  319. #define SLOT_SPEED_FS (XDEV_FS << 10)
  320. #define SLOT_SPEED_LS (XDEV_LS << 10)
  321. #define SLOT_SPEED_HS (XDEV_HS << 10)
  322. #define SLOT_SPEED_SS (XDEV_SS << 10)
  323. #define SLOT_SPEED_SSP (XDEV_SSP << 10)
  324. /* Port Indicator Control */
  325. #define PORT_LED_OFF (0 << 14)
  326. #define PORT_LED_AMBER (1 << 14)
  327. #define PORT_LED_GREEN (2 << 14)
  328. #define PORT_LED_MASK (3 << 14)
  329. /* Port Link State Write Strobe - set this when changing link state */
  330. #define PORT_LINK_STROBE (1 << 16)
  331. /* true: connect status change */
  332. #define PORT_CSC (1 << 17)
  333. /* true: port enable change */
  334. #define PORT_PEC (1 << 18)
  335. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  336. * into an enabled state, and the device into the default state. A "warm" reset
  337. * also resets the link, forcing the device through the link training sequence.
  338. * SW can also look at the Port Reset register to see when warm reset is done.
  339. */
  340. #define PORT_WRC (1 << 19)
  341. /* true: over-current change */
  342. #define PORT_OCC (1 << 20)
  343. /* true: reset change - 1 to 0 transition of PORT_RESET */
  344. #define PORT_RC (1 << 21)
  345. /* port link status change - set on some port link state transitions:
  346. * Transition Reason
  347. * ------------------------------------------------------------------------------
  348. * - U3 to Resume Wakeup signaling from a device
  349. * - Resume to Recovery to U0 USB 3.0 device resume
  350. * - Resume to U0 USB 2.0 device resume
  351. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  352. * - U3 to U0 Software resume of USB 2.0 device complete
  353. * - U2 to U0 L1 resume of USB 2.1 device complete
  354. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  355. * - U0 to disabled L1 entry error with USB 2.1 device
  356. * - Any state to inactive Error on USB 3.0 port
  357. */
  358. #define PORT_PLC (1 << 22)
  359. /* port configure error change - port failed to configure its link partner */
  360. #define PORT_CEC (1 << 23)
  361. /* Cold Attach Status - xHC can set this bit to report device attached during
  362. * Sx state. Warm port reset should be perfomed to clear this bit and move port
  363. * to connected state.
  364. */
  365. #define PORT_CAS (1 << 24)
  366. /* wake on connect (enable) */
  367. #define PORT_WKCONN_E (1 << 25)
  368. /* wake on disconnect (enable) */
  369. #define PORT_WKDISC_E (1 << 26)
  370. /* wake on over-current (enable) */
  371. #define PORT_WKOC_E (1 << 27)
  372. /* bits 28:29 reserved */
  373. /* true: device is non-removable - for USB 3.0 roothub emulation */
  374. #define PORT_DEV_REMOVE (1 << 30)
  375. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  376. #define PORT_WR (1 << 31)
  377. /* We mark duplicate entries with -1 */
  378. #define DUPLICATE_ENTRY ((u8)(-1))
  379. /* Port Power Management Status and Control - port_power_base bitmasks */
  380. /* Inactivity timer value for transitions into U1, in microseconds.
  381. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  382. */
  383. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  384. #define PORT_U1_TIMEOUT_MASK 0xff
  385. /* Inactivity timer value for transitions into U2 */
  386. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  387. #define PORT_U2_TIMEOUT_MASK (0xff << 8)
  388. /* Bits 24:31 for port testing */
  389. /* USB2 Protocol PORTSPMSC */
  390. #define PORT_L1S_MASK 7
  391. #define PORT_L1S_SUCCESS 1
  392. #define PORT_RWE (1 << 3)
  393. #define PORT_HIRD(p) (((p) & 0xf) << 4)
  394. #define PORT_HIRD_MASK (0xf << 4)
  395. #define PORT_L1DS_MASK (0xff << 8)
  396. #define PORT_L1DS(p) (((p) & 0xff) << 8)
  397. #define PORT_HLE (1 << 16)
  398. /* USB3 Protocol PORTLI Port Link Information */
  399. #define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
  400. #define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
  401. /* USB2 Protocol PORTHLPMC */
  402. #define PORT_HIRDM(p)((p) & 3)
  403. #define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
  404. #define PORT_BESLD(p)(((p) & 0xf) << 10)
  405. /* use 512 microseconds as USB2 LPM L1 default timeout. */
  406. #define XHCI_L1_TIMEOUT 512
  407. /* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
  408. * Safe to use with mixed HIRD and BESL systems (host and device) and is used
  409. * by other operating systems.
  410. *
  411. * XHCI 1.0 errata 8/14/12 Table 13 notes:
  412. * "Software should choose xHC BESL/BESLD field values that do not violate a
  413. * device's resume latency requirements,
  414. * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
  415. * or not program values < '4' if BLC = '0' and a BESL device is attached.
  416. */
  417. #define XHCI_DEFAULT_BESL 4
  418. /**
  419. * struct xhci_intr_reg - Interrupt Register Set
  420. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  421. * interrupts and check for pending interrupts.
  422. * @irq_control: IMOD - Interrupt Moderation Register.
  423. * Used to throttle interrupts.
  424. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  425. * @erst_base: ERST base address.
  426. * @erst_dequeue: Event ring dequeue pointer.
  427. *
  428. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  429. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  430. * multiple segments of the same size. The HC places events on the ring and
  431. * "updates the Cycle bit in the TRBs to indicate to software the current
  432. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  433. * updates the dequeue pointer.
  434. */
  435. struct xhci_intr_reg {
  436. __le32 irq_pending;
  437. __le32 irq_control;
  438. __le32 erst_size;
  439. __le32 rsvd;
  440. __le64 erst_base;
  441. __le64 erst_dequeue;
  442. };
  443. /* irq_pending bitmasks */
  444. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  445. /* bits 2:31 need to be preserved */
  446. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  447. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  448. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  449. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  450. /* irq_control bitmasks */
  451. /* Minimum interval between interrupts (in 250ns intervals). The interval
  452. * between interrupts will be longer if there are no events on the event ring.
  453. * Default is 4000 (1 ms).
  454. */
  455. #define ER_IRQ_INTERVAL_MASK (0xffff)
  456. /* Counter used to count down the time to the next interrupt - HW use only */
  457. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  458. /* erst_size bitmasks */
  459. /* Preserve bits 16:31 of erst_size */
  460. #define ERST_SIZE_MASK (0xffff << 16)
  461. /* erst_dequeue bitmasks */
  462. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  463. * where the current dequeue pointer lies. This is an optional HW hint.
  464. */
  465. #define ERST_DESI_MASK (0x7)
  466. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  467. * a work queue (or delayed service routine)?
  468. */
  469. #define ERST_EHB (1 << 3)
  470. #define ERST_PTR_MASK (0xf)
  471. /**
  472. * struct xhci_run_regs
  473. * @microframe_index:
  474. * MFINDEX - current microframe number
  475. *
  476. * Section 5.5 Host Controller Runtime Registers:
  477. * "Software should read and write these registers using only Dword (32 bit)
  478. * or larger accesses"
  479. */
  480. struct xhci_run_regs {
  481. __le32 microframe_index;
  482. __le32 rsvd[7];
  483. struct xhci_intr_reg ir_set[128];
  484. };
  485. /**
  486. * struct doorbell_array
  487. *
  488. * Bits 0 - 7: Endpoint target
  489. * Bits 8 - 15: RsvdZ
  490. * Bits 16 - 31: Stream ID
  491. *
  492. * Section 5.6
  493. */
  494. struct xhci_doorbell_array {
  495. __le32 doorbell[256];
  496. };
  497. #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
  498. #define DB_VALUE_HOST 0x00000000
  499. /**
  500. * struct xhci_protocol_caps
  501. * @revision: major revision, minor revision, capability ID,
  502. * and next capability pointer.
  503. * @name_string: Four ASCII characters to say which spec this xHC
  504. * follows, typically "USB ".
  505. * @port_info: Port offset, count, and protocol-defined information.
  506. */
  507. struct xhci_protocol_caps {
  508. u32 revision;
  509. u32 name_string;
  510. u32 port_info;
  511. };
  512. #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
  513. #define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
  514. #define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
  515. #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
  516. #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
  517. #define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
  518. #define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
  519. #define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
  520. #define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
  521. #define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
  522. #define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
  523. #define PLT_MASK (0x03 << 6)
  524. #define PLT_SYM (0x00 << 6)
  525. #define PLT_ASYM_RX (0x02 << 6)
  526. #define PLT_ASYM_TX (0x03 << 6)
  527. /**
  528. * struct xhci_container_ctx
  529. * @type: Type of context. Used to calculated offsets to contained contexts.
  530. * @size: Size of the context data
  531. * @bytes: The raw context data given to HW
  532. * @dma: dma address of the bytes
  533. *
  534. * Represents either a Device or Input context. Holds a pointer to the raw
  535. * memory used for the context (bytes) and dma address of it (dma).
  536. */
  537. struct xhci_container_ctx {
  538. unsigned type;
  539. #define XHCI_CTX_TYPE_DEVICE 0x1
  540. #define XHCI_CTX_TYPE_INPUT 0x2
  541. int size;
  542. u8 *bytes;
  543. dma_addr_t dma;
  544. };
  545. /**
  546. * struct xhci_slot_ctx
  547. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  548. * @dev_info2: Max exit latency for device number, root hub port number
  549. * @tt_info: tt_info is used to construct split transaction tokens
  550. * @dev_state: slot state and device address
  551. *
  552. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  553. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  554. * reserved at the end of the slot context for HC internal use.
  555. */
  556. struct xhci_slot_ctx {
  557. __le32 dev_info;
  558. __le32 dev_info2;
  559. __le32 tt_info;
  560. __le32 dev_state;
  561. /* offset 0x10 to 0x1f reserved for HC internal use */
  562. __le32 reserved[4];
  563. };
  564. /* dev_info bitmasks */
  565. /* Route String - 0:19 */
  566. #define ROUTE_STRING_MASK (0xfffff)
  567. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  568. #define DEV_SPEED (0xf << 20)
  569. /* bit 24 reserved */
  570. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  571. #define DEV_MTT (0x1 << 25)
  572. /* Set if the device is a hub - bit 26 */
  573. #define DEV_HUB (0x1 << 26)
  574. /* Index of the last valid endpoint context in this device context - 27:31 */
  575. #define LAST_CTX_MASK (0x1f << 27)
  576. #define LAST_CTX(p) ((p) << 27)
  577. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  578. #define SLOT_FLAG (1 << 0)
  579. #define EP0_FLAG (1 << 1)
  580. /* dev_info2 bitmasks */
  581. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  582. #define MAX_EXIT (0xffff)
  583. /* Root hub port number that is needed to access the USB device */
  584. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  585. #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
  586. /* Maximum number of ports under a hub device */
  587. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  588. /* tt_info bitmasks */
  589. /*
  590. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  591. * The Slot ID of the hub that isolates the high speed signaling from
  592. * this low or full-speed device. '0' if attached to root hub port.
  593. */
  594. #define TT_SLOT (0xff)
  595. /*
  596. * The number of the downstream facing port of the high-speed hub
  597. * '0' if the device is not low or full speed.
  598. */
  599. #define TT_PORT (0xff << 8)
  600. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  601. /* dev_state bitmasks */
  602. /* USB device address - assigned by the HC */
  603. #define DEV_ADDR_MASK (0xff)
  604. /* bits 8:26 reserved */
  605. /* Slot state */
  606. #define SLOT_STATE (0x1f << 27)
  607. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  608. #define SLOT_STATE_DISABLED 0
  609. #define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
  610. #define SLOT_STATE_DEFAULT 1
  611. #define SLOT_STATE_ADDRESSED 2
  612. #define SLOT_STATE_CONFIGURED 3
  613. /**
  614. * struct xhci_ep_ctx
  615. * @ep_info: endpoint state, streams, mult, and interval information.
  616. * @ep_info2: information on endpoint type, max packet size, max burst size,
  617. * error count, and whether the HC will force an event for all
  618. * transactions.
  619. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  620. * defines one stream, this points to the endpoint transfer ring.
  621. * Otherwise, it points to a stream context array, which has a
  622. * ring pointer for each flow.
  623. * @tx_info:
  624. * Average TRB lengths for the endpoint ring and
  625. * max payload within an Endpoint Service Interval Time (ESIT).
  626. *
  627. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  628. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  629. * reserved at the end of the endpoint context for HC internal use.
  630. */
  631. struct xhci_ep_ctx {
  632. __le32 ep_info;
  633. __le32 ep_info2;
  634. __le64 deq;
  635. __le32 tx_info;
  636. /* offset 0x14 - 0x1f reserved for HC internal use */
  637. __le32 reserved[3];
  638. };
  639. /* ep_info bitmasks */
  640. /*
  641. * Endpoint State - bits 0:2
  642. * 0 - disabled
  643. * 1 - running
  644. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  645. * 3 - stopped
  646. * 4 - TRB error
  647. * 5-7 - reserved
  648. */
  649. #define EP_STATE_MASK (0xf)
  650. #define EP_STATE_DISABLED 0
  651. #define EP_STATE_RUNNING 1
  652. #define EP_STATE_HALTED 2
  653. #define EP_STATE_STOPPED 3
  654. #define EP_STATE_ERROR 4
  655. #define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
  656. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  657. #define EP_MULT(p) (((p) & 0x3) << 8)
  658. #define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
  659. /* bits 10:14 are Max Primary Streams */
  660. /* bit 15 is Linear Stream Array */
  661. /* Interval - period between requests to an endpoint - 125u increments. */
  662. #define EP_INTERVAL(p) (((p) & 0xff) << 16)
  663. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  664. #define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
  665. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  666. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  667. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  668. #define EP_HAS_LSA (1 << 15)
  669. /* ep_info2 bitmasks */
  670. /*
  671. * Force Event - generate transfer events for all TRBs for this endpoint
  672. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  673. */
  674. #define FORCE_EVENT (0x1)
  675. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  676. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  677. #define EP_TYPE(p) ((p) << 3)
  678. #define ISOC_OUT_EP 1
  679. #define BULK_OUT_EP 2
  680. #define INT_OUT_EP 3
  681. #define CTRL_EP 4
  682. #define ISOC_IN_EP 5
  683. #define BULK_IN_EP 6
  684. #define INT_IN_EP 7
  685. /* bit 6 reserved */
  686. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  687. #define MAX_BURST(p) (((p)&0xff) << 8)
  688. #define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
  689. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  690. #define MAX_PACKET_MASK (0xffff << 16)
  691. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  692. /* tx_info bitmasks */
  693. #define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
  694. #define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
  695. #define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
  696. #define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
  697. /* deq bitmasks */
  698. #define EP_CTX_CYCLE_MASK (1 << 0)
  699. #define SCTX_DEQ_MASK (~0xfL)
  700. /**
  701. * struct xhci_input_control_context
  702. * Input control context; see section 6.2.5.
  703. *
  704. * @drop_context: set the bit of the endpoint context you want to disable
  705. * @add_context: set the bit of the endpoint context you want to enable
  706. */
  707. struct xhci_input_control_ctx {
  708. __le32 drop_flags;
  709. __le32 add_flags;
  710. __le32 rsvd2[6];
  711. };
  712. #define EP_IS_ADDED(ctrl_ctx, i) \
  713. (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
  714. #define EP_IS_DROPPED(ctrl_ctx, i) \
  715. (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
  716. /* Represents everything that is needed to issue a command on the command ring.
  717. * It's useful to pre-allocate these for commands that cannot fail due to
  718. * out-of-memory errors, like freeing streams.
  719. */
  720. struct xhci_command {
  721. /* Input context for changing device state */
  722. struct xhci_container_ctx *in_ctx;
  723. u32 status;
  724. int slot_id;
  725. /* If completion is null, no one is waiting on this command
  726. * and the structure can be freed after the command completes.
  727. */
  728. struct completion *completion;
  729. union xhci_trb *command_trb;
  730. struct list_head cmd_list;
  731. };
  732. /* drop context bitmasks */
  733. #define DROP_EP(x) (0x1 << x)
  734. /* add context bitmasks */
  735. #define ADD_EP(x) (0x1 << x)
  736. struct xhci_stream_ctx {
  737. /* 64-bit stream ring address, cycle state, and stream type */
  738. __le64 stream_ring;
  739. /* offset 0x14 - 0x1f reserved for HC internal use */
  740. __le32 reserved[2];
  741. };
  742. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  743. #define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
  744. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  745. #define SCT_SEC_TR 0
  746. /* Primary stream array type, dequeue pointer is to a transfer ring */
  747. #define SCT_PRI_TR 1
  748. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  749. #define SCT_SSA_8 2
  750. #define SCT_SSA_16 3
  751. #define SCT_SSA_32 4
  752. #define SCT_SSA_64 5
  753. #define SCT_SSA_128 6
  754. #define SCT_SSA_256 7
  755. /* Assume no secondary streams for now */
  756. struct xhci_stream_info {
  757. struct xhci_ring **stream_rings;
  758. /* Number of streams, including stream 0 (which drivers can't use) */
  759. unsigned int num_streams;
  760. /* The stream context array may be bigger than
  761. * the number of streams the driver asked for
  762. */
  763. struct xhci_stream_ctx *stream_ctx_array;
  764. unsigned int num_stream_ctxs;
  765. dma_addr_t ctx_array_dma;
  766. /* For mapping physical TRB addresses to segments in stream rings */
  767. struct radix_tree_root trb_address_map;
  768. struct xhci_command *free_streams_command;
  769. };
  770. #define SMALL_STREAM_ARRAY_SIZE 256
  771. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  772. /* Some Intel xHCI host controllers need software to keep track of the bus
  773. * bandwidth. Keep track of endpoint info here. Each root port is allocated
  774. * the full bus bandwidth. We must also treat TTs (including each port under a
  775. * multi-TT hub) as a separate bandwidth domain. The direct memory interface
  776. * (DMI) also limits the total bandwidth (across all domains) that can be used.
  777. */
  778. struct xhci_bw_info {
  779. /* ep_interval is zero-based */
  780. unsigned int ep_interval;
  781. /* mult and num_packets are one-based */
  782. unsigned int mult;
  783. unsigned int num_packets;
  784. unsigned int max_packet_size;
  785. unsigned int max_esit_payload;
  786. unsigned int type;
  787. };
  788. /* "Block" sizes in bytes the hardware uses for different device speeds.
  789. * The logic in this part of the hardware limits the number of bits the hardware
  790. * can use, so must represent bandwidth in a less precise manner to mimic what
  791. * the scheduler hardware computes.
  792. */
  793. #define FS_BLOCK 1
  794. #define HS_BLOCK 4
  795. #define SS_BLOCK 16
  796. #define DMI_BLOCK 32
  797. /* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
  798. * with each byte transferred. SuperSpeed devices have an initial overhead to
  799. * set up bursts. These are in blocks, see above. LS overhead has already been
  800. * translated into FS blocks.
  801. */
  802. #define DMI_OVERHEAD 8
  803. #define DMI_OVERHEAD_BURST 4
  804. #define SS_OVERHEAD 8
  805. #define SS_OVERHEAD_BURST 32
  806. #define HS_OVERHEAD 26
  807. #define FS_OVERHEAD 20
  808. #define LS_OVERHEAD 128
  809. /* The TTs need to claim roughly twice as much bandwidth (94 bytes per
  810. * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
  811. * of overhead associated with split transfers crossing microframe boundaries.
  812. * 31 blocks is pure protocol overhead.
  813. */
  814. #define TT_HS_OVERHEAD (31 + 94)
  815. #define TT_DMI_OVERHEAD (25 + 12)
  816. /* Bandwidth limits in blocks */
  817. #define FS_BW_LIMIT 1285
  818. #define TT_BW_LIMIT 1320
  819. #define HS_BW_LIMIT 1607
  820. #define SS_BW_LIMIT_IN 3906
  821. #define DMI_BW_LIMIT_IN 3906
  822. #define SS_BW_LIMIT_OUT 3906
  823. #define DMI_BW_LIMIT_OUT 3906
  824. /* Percentage of bus bandwidth reserved for non-periodic transfers */
  825. #define FS_BW_RESERVED 10
  826. #define HS_BW_RESERVED 20
  827. #define SS_BW_RESERVED 10
  828. struct xhci_virt_ep {
  829. struct xhci_ring *ring;
  830. /* Related to endpoints that are configured to use stream IDs only */
  831. struct xhci_stream_info *stream_info;
  832. /* Temporary storage in case the configure endpoint command fails and we
  833. * have to restore the device state to the previous state
  834. */
  835. struct xhci_ring *new_ring;
  836. unsigned int ep_state;
  837. #define SET_DEQ_PENDING (1 << 0)
  838. #define EP_HALTED (1 << 1) /* For stall handling */
  839. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  840. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  841. #define EP_GETTING_STREAMS (1 << 3)
  842. #define EP_HAS_STREAMS (1 << 4)
  843. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  844. #define EP_GETTING_NO_STREAMS (1 << 5)
  845. /* ---- Related to URB cancellation ---- */
  846. struct list_head cancelled_td_list;
  847. struct xhci_td *stopped_td;
  848. unsigned int stopped_stream;
  849. /* Watchdog timer for stop endpoint command to cancel URBs */
  850. struct timer_list stop_cmd_timer;
  851. int stop_cmds_pending;
  852. struct xhci_hcd *xhci;
  853. /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
  854. * command. We'll need to update the ring's dequeue segment and dequeue
  855. * pointer after the command completes.
  856. */
  857. struct xhci_segment *queued_deq_seg;
  858. union xhci_trb *queued_deq_ptr;
  859. /*
  860. * Sometimes the xHC can not process isochronous endpoint ring quickly
  861. * enough, and it will miss some isoc tds on the ring and generate
  862. * a Missed Service Error Event.
  863. * Set skip flag when receive a Missed Service Error Event and
  864. * process the missed tds on the endpoint ring.
  865. */
  866. bool skip;
  867. /* Bandwidth checking storage */
  868. struct xhci_bw_info bw_info;
  869. struct list_head bw_endpoint_list;
  870. /* Isoch Frame ID checking storage */
  871. int next_frame_id;
  872. /* Use new Isoch TRB layout needed for extended TBC support */
  873. bool use_extended_tbc;
  874. };
  875. enum xhci_overhead_type {
  876. LS_OVERHEAD_TYPE = 0,
  877. FS_OVERHEAD_TYPE,
  878. HS_OVERHEAD_TYPE,
  879. };
  880. struct xhci_interval_bw {
  881. unsigned int num_packets;
  882. /* Sorted by max packet size.
  883. * Head of the list is the greatest max packet size.
  884. */
  885. struct list_head endpoints;
  886. /* How many endpoints of each speed are present. */
  887. unsigned int overhead[3];
  888. };
  889. #define XHCI_MAX_INTERVAL 16
  890. struct xhci_interval_bw_table {
  891. unsigned int interval0_esit_payload;
  892. struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
  893. /* Includes reserved bandwidth for async endpoints */
  894. unsigned int bw_used;
  895. unsigned int ss_bw_in;
  896. unsigned int ss_bw_out;
  897. };
  898. struct xhci_virt_device {
  899. struct usb_device *udev;
  900. /*
  901. * Commands to the hardware are passed an "input context" that
  902. * tells the hardware what to change in its data structures.
  903. * The hardware will return changes in an "output context" that
  904. * software must allocate for the hardware. We need to keep
  905. * track of input and output contexts separately because
  906. * these commands might fail and we don't trust the hardware.
  907. */
  908. struct xhci_container_ctx *out_ctx;
  909. /* Used for addressing devices and configuration changes */
  910. struct xhci_container_ctx *in_ctx;
  911. /* Rings saved to ensure old alt settings can be re-instated */
  912. struct xhci_ring **ring_cache;
  913. int num_rings_cached;
  914. #define XHCI_MAX_RINGS_CACHED 31
  915. struct xhci_virt_ep eps[31];
  916. u8 fake_port;
  917. u8 real_port;
  918. struct xhci_interval_bw_table *bw_table;
  919. struct xhci_tt_bw_info *tt_info;
  920. /* The current max exit latency for the enabled USB3 link states. */
  921. u16 current_mel;
  922. };
  923. /*
  924. * For each roothub, keep track of the bandwidth information for each periodic
  925. * interval.
  926. *
  927. * If a high speed hub is attached to the roothub, each TT associated with that
  928. * hub is a separate bandwidth domain. The interval information for the
  929. * endpoints on the devices under that TT will appear in the TT structure.
  930. */
  931. struct xhci_root_port_bw_info {
  932. struct list_head tts;
  933. unsigned int num_active_tts;
  934. struct xhci_interval_bw_table bw_table;
  935. };
  936. struct xhci_tt_bw_info {
  937. struct list_head tt_list;
  938. int slot_id;
  939. int ttport;
  940. struct xhci_interval_bw_table bw_table;
  941. int active_eps;
  942. };
  943. /**
  944. * struct xhci_device_context_array
  945. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  946. */
  947. struct xhci_device_context_array {
  948. /* 64-bit device addresses; we only write 32-bit addresses */
  949. __le64 dev_context_ptrs[MAX_HC_SLOTS];
  950. /* private xHCD pointers */
  951. dma_addr_t dma;
  952. };
  953. /* TODO: write function to set the 64-bit device DMA address */
  954. /*
  955. * TODO: change this to be dynamically sized at HC mem init time since the HC
  956. * might not be able to handle the maximum number of devices possible.
  957. */
  958. struct xhci_transfer_event {
  959. /* 64-bit buffer address, or immediate data */
  960. __le64 buffer;
  961. __le32 transfer_len;
  962. /* This field is interpreted differently based on the type of TRB */
  963. __le32 flags;
  964. };
  965. /* Transfer event TRB length bit mask */
  966. /* bits 0:23 */
  967. #define EVENT_TRB_LEN(p) ((p) & 0xffffff)
  968. /** Transfer Event bit fields **/
  969. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  970. /* Completion Code - only applicable for some types of TRBs */
  971. #define COMP_CODE_MASK (0xff << 24)
  972. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  973. #define COMP_SUCCESS 1
  974. /* Data Buffer Error */
  975. #define COMP_DB_ERR 2
  976. /* Babble Detected Error */
  977. #define COMP_BABBLE 3
  978. /* USB Transaction Error */
  979. #define COMP_TX_ERR 4
  980. /* TRB Error - some TRB field is invalid */
  981. #define COMP_TRB_ERR 5
  982. /* Stall Error - USB device is stalled */
  983. #define COMP_STALL 6
  984. /* Resource Error - HC doesn't have memory for that device configuration */
  985. #define COMP_ENOMEM 7
  986. /* Bandwidth Error - not enough room in schedule for this dev config */
  987. #define COMP_BW_ERR 8
  988. /* No Slots Available Error - HC ran out of device slots */
  989. #define COMP_ENOSLOTS 9
  990. /* Invalid Stream Type Error */
  991. #define COMP_STREAM_ERR 10
  992. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  993. #define COMP_EBADSLT 11
  994. /* Endpoint Not Enabled Error */
  995. #define COMP_EBADEP 12
  996. /* Short Packet */
  997. #define COMP_SHORT_TX 13
  998. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  999. #define COMP_UNDERRUN 14
  1000. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  1001. #define COMP_OVERRUN 15
  1002. /* Virtual Function Event Ring Full Error */
  1003. #define COMP_VF_FULL 16
  1004. /* Parameter Error - Context parameter is invalid */
  1005. #define COMP_EINVAL 17
  1006. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  1007. #define COMP_BW_OVER 18
  1008. /* Context State Error - illegal context state transition requested */
  1009. #define COMP_CTX_STATE 19
  1010. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  1011. #define COMP_PING_ERR 20
  1012. /* Event Ring is full */
  1013. #define COMP_ER_FULL 21
  1014. /* Incompatible Device Error */
  1015. #define COMP_DEV_ERR 22
  1016. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  1017. #define COMP_MISSED_INT 23
  1018. /* Successfully stopped command ring */
  1019. #define COMP_CMD_STOP 24
  1020. /* Successfully aborted current command and stopped command ring */
  1021. #define COMP_CMD_ABORT 25
  1022. /* Stopped - transfer was terminated by a stop endpoint command */
  1023. #define COMP_STOP 26
  1024. /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
  1025. #define COMP_STOP_INVAL 27
  1026. /* Same as COMP_EP_STOPPED, but a short packet detected */
  1027. #define COMP_STOP_SHORT 28
  1028. /* Max Exit Latency Too Large Error */
  1029. #define COMP_MEL_ERR 29
  1030. /* TRB type 30 reserved */
  1031. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  1032. #define COMP_BUFF_OVER 31
  1033. /* Event Lost Error - xHC has an "internal event overrun condition" */
  1034. #define COMP_ISSUES 32
  1035. /* Undefined Error - reported when other error codes don't apply */
  1036. #define COMP_UNKNOWN 33
  1037. /* Invalid Stream ID Error */
  1038. #define COMP_STRID_ERR 34
  1039. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  1040. #define COMP_2ND_BW_ERR 35
  1041. /* Split Transaction Error */
  1042. #define COMP_SPLIT_ERR 36
  1043. struct xhci_link_trb {
  1044. /* 64-bit segment pointer*/
  1045. __le64 segment_ptr;
  1046. __le32 intr_target;
  1047. __le32 control;
  1048. };
  1049. /* control bitfields */
  1050. #define LINK_TOGGLE (0x1<<1)
  1051. /* Command completion event TRB */
  1052. struct xhci_event_cmd {
  1053. /* Pointer to command TRB, or the value passed by the event data trb */
  1054. __le64 cmd_trb;
  1055. __le32 status;
  1056. __le32 flags;
  1057. };
  1058. /* flags bitmasks */
  1059. /* Address device - disable SetAddress */
  1060. #define TRB_BSR (1<<9)
  1061. enum xhci_setup_dev {
  1062. SETUP_CONTEXT_ONLY,
  1063. SETUP_CONTEXT_ADDRESS,
  1064. };
  1065. /* bits 16:23 are the virtual function ID */
  1066. /* bits 24:31 are the slot ID */
  1067. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  1068. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  1069. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  1070. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  1071. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  1072. #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
  1073. #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
  1074. #define LAST_EP_INDEX 30
  1075. /* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
  1076. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  1077. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  1078. #define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
  1079. /* Port Status Change Event TRB fields */
  1080. /* Port ID - bits 31:24 */
  1081. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  1082. /* Normal TRB fields */
  1083. /* transfer_len bitmasks - bits 0:16 */
  1084. #define TRB_LEN(p) ((p) & 0x1ffff)
  1085. /* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
  1086. #define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
  1087. /* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
  1088. #define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
  1089. /* Interrupter Target - which MSI-X vector to target the completion event at */
  1090. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  1091. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  1092. /* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
  1093. #define TRB_TBC(p) (((p) & 0x3) << 7)
  1094. #define TRB_TLBPC(p) (((p) & 0xf) << 16)
  1095. /* Cycle bit - indicates TRB ownership by HC or HCD */
  1096. #define TRB_CYCLE (1<<0)
  1097. /*
  1098. * Force next event data TRB to be evaluated before task switch.
  1099. * Used to pass OS data back after a TD completes.
  1100. */
  1101. #define TRB_ENT (1<<1)
  1102. /* Interrupt on short packet */
  1103. #define TRB_ISP (1<<2)
  1104. /* Set PCIe no snoop attribute */
  1105. #define TRB_NO_SNOOP (1<<3)
  1106. /* Chain multiple TRBs into a TD */
  1107. #define TRB_CHAIN (1<<4)
  1108. /* Interrupt on completion */
  1109. #define TRB_IOC (1<<5)
  1110. /* The buffer pointer contains immediate data */
  1111. #define TRB_IDT (1<<6)
  1112. /* Block Event Interrupt */
  1113. #define TRB_BEI (1<<9)
  1114. /* Control transfer TRB specific fields */
  1115. #define TRB_DIR_IN (1<<16)
  1116. #define TRB_TX_TYPE(p) ((p) << 16)
  1117. #define TRB_DATA_OUT 2
  1118. #define TRB_DATA_IN 3
  1119. /* Isochronous TRB specific fields */
  1120. #define TRB_SIA (1<<31)
  1121. #define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
  1122. struct xhci_generic_trb {
  1123. __le32 field[4];
  1124. };
  1125. union xhci_trb {
  1126. struct xhci_link_trb link;
  1127. struct xhci_transfer_event trans_event;
  1128. struct xhci_event_cmd event_cmd;
  1129. struct xhci_generic_trb generic;
  1130. };
  1131. /* TRB bit mask */
  1132. #define TRB_TYPE_BITMASK (0xfc00)
  1133. #define TRB_TYPE(p) ((p) << 10)
  1134. #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
  1135. /* TRB type IDs */
  1136. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  1137. #define TRB_NORMAL 1
  1138. /* setup stage for control transfers */
  1139. #define TRB_SETUP 2
  1140. /* data stage for control transfers */
  1141. #define TRB_DATA 3
  1142. /* status stage for control transfers */
  1143. #define TRB_STATUS 4
  1144. /* isoc transfers */
  1145. #define TRB_ISOC 5
  1146. /* TRB for linking ring segments */
  1147. #define TRB_LINK 6
  1148. #define TRB_EVENT_DATA 7
  1149. /* Transfer Ring No-op (not for the command ring) */
  1150. #define TRB_TR_NOOP 8
  1151. /* Command TRBs */
  1152. /* Enable Slot Command */
  1153. #define TRB_ENABLE_SLOT 9
  1154. /* Disable Slot Command */
  1155. #define TRB_DISABLE_SLOT 10
  1156. /* Address Device Command */
  1157. #define TRB_ADDR_DEV 11
  1158. /* Configure Endpoint Command */
  1159. #define TRB_CONFIG_EP 12
  1160. /* Evaluate Context Command */
  1161. #define TRB_EVAL_CONTEXT 13
  1162. /* Reset Endpoint Command */
  1163. #define TRB_RESET_EP 14
  1164. /* Stop Transfer Ring Command */
  1165. #define TRB_STOP_RING 15
  1166. /* Set Transfer Ring Dequeue Pointer Command */
  1167. #define TRB_SET_DEQ 16
  1168. /* Reset Device Command */
  1169. #define TRB_RESET_DEV 17
  1170. /* Force Event Command (opt) */
  1171. #define TRB_FORCE_EVENT 18
  1172. /* Negotiate Bandwidth Command (opt) */
  1173. #define TRB_NEG_BANDWIDTH 19
  1174. /* Set Latency Tolerance Value Command (opt) */
  1175. #define TRB_SET_LT 20
  1176. /* Get port bandwidth Command */
  1177. #define TRB_GET_BW 21
  1178. /* Force Header Command - generate a transaction or link management packet */
  1179. #define TRB_FORCE_HEADER 22
  1180. /* No-op Command - not for transfer rings */
  1181. #define TRB_CMD_NOOP 23
  1182. /* TRB IDs 24-31 reserved */
  1183. /* Event TRBS */
  1184. /* Transfer Event */
  1185. #define TRB_TRANSFER 32
  1186. /* Command Completion Event */
  1187. #define TRB_COMPLETION 33
  1188. /* Port Status Change Event */
  1189. #define TRB_PORT_STATUS 34
  1190. /* Bandwidth Request Event (opt) */
  1191. #define TRB_BANDWIDTH_EVENT 35
  1192. /* Doorbell Event (opt) */
  1193. #define TRB_DOORBELL 36
  1194. /* Host Controller Event */
  1195. #define TRB_HC_EVENT 37
  1196. /* Device Notification Event - device sent function wake notification */
  1197. #define TRB_DEV_NOTE 38
  1198. /* MFINDEX Wrap Event - microframe counter wrapped */
  1199. #define TRB_MFINDEX_WRAP 39
  1200. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  1201. /* Nec vendor-specific command completion event. */
  1202. #define TRB_NEC_CMD_COMP 48
  1203. /* Get NEC firmware revision. */
  1204. #define TRB_NEC_GET_FW 49
  1205. #define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1206. /* Above, but for __le32 types -- can avoid work by swapping constants: */
  1207. #define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1208. cpu_to_le32(TRB_TYPE(TRB_LINK)))
  1209. #define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
  1210. cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
  1211. #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
  1212. #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
  1213. /*
  1214. * TRBS_PER_SEGMENT must be a multiple of 4,
  1215. * since the command ring is 64-byte aligned.
  1216. * It must also be greater than 16.
  1217. */
  1218. #define TRBS_PER_SEGMENT 256
  1219. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  1220. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  1221. #define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  1222. #define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
  1223. /* TRB buffer pointers can't cross 64KB boundaries */
  1224. #define TRB_MAX_BUFF_SHIFT 16
  1225. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  1226. /* How much data is left before the 64KB boundary? */
  1227. #define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
  1228. (addr & (TRB_MAX_BUFF_SIZE - 1)))
  1229. struct xhci_segment {
  1230. union xhci_trb *trbs;
  1231. /* private to HCD */
  1232. struct xhci_segment *next;
  1233. dma_addr_t dma;
  1234. /* Max packet sized bounce buffer for td-fragmant alignment */
  1235. dma_addr_t bounce_dma;
  1236. void *bounce_buf;
  1237. unsigned int bounce_offs;
  1238. unsigned int bounce_len;
  1239. };
  1240. struct xhci_td {
  1241. struct list_head td_list;
  1242. struct list_head cancelled_td_list;
  1243. struct urb *urb;
  1244. struct xhci_segment *start_seg;
  1245. union xhci_trb *first_trb;
  1246. union xhci_trb *last_trb;
  1247. struct xhci_segment *bounce_seg;
  1248. /* actual_length of the URB has already been set */
  1249. bool urb_length_set;
  1250. };
  1251. /* xHCI command default timeout value */
  1252. #define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
  1253. /* command descriptor */
  1254. struct xhci_cd {
  1255. struct xhci_command *command;
  1256. union xhci_trb *cmd_trb;
  1257. };
  1258. struct xhci_dequeue_state {
  1259. struct xhci_segment *new_deq_seg;
  1260. union xhci_trb *new_deq_ptr;
  1261. int new_cycle_state;
  1262. };
  1263. enum xhci_ring_type {
  1264. TYPE_CTRL = 0,
  1265. TYPE_ISOC,
  1266. TYPE_BULK,
  1267. TYPE_INTR,
  1268. TYPE_STREAM,
  1269. TYPE_COMMAND,
  1270. TYPE_EVENT,
  1271. };
  1272. struct xhci_ring {
  1273. struct xhci_segment *first_seg;
  1274. struct xhci_segment *last_seg;
  1275. union xhci_trb *enqueue;
  1276. struct xhci_segment *enq_seg;
  1277. unsigned int enq_updates;
  1278. union xhci_trb *dequeue;
  1279. struct xhci_segment *deq_seg;
  1280. unsigned int deq_updates;
  1281. struct list_head td_list;
  1282. /*
  1283. * Write the cycle state into the TRB cycle field to give ownership of
  1284. * the TRB to the host controller (if we are the producer), or to check
  1285. * if we own the TRB (if we are the consumer). See section 4.9.1.
  1286. */
  1287. u32 cycle_state;
  1288. unsigned int stream_id;
  1289. unsigned int num_segs;
  1290. unsigned int num_trbs_free;
  1291. unsigned int num_trbs_free_temp;
  1292. unsigned int bounce_buf_len;
  1293. enum xhci_ring_type type;
  1294. bool last_td_was_short;
  1295. struct radix_tree_root *trb_address_map;
  1296. };
  1297. struct xhci_erst_entry {
  1298. /* 64-bit event ring segment address */
  1299. __le64 seg_addr;
  1300. __le32 seg_size;
  1301. /* Set to zero */
  1302. __le32 rsvd;
  1303. };
  1304. struct xhci_erst {
  1305. struct xhci_erst_entry *entries;
  1306. unsigned int num_entries;
  1307. /* xhci->event_ring keeps track of segment dma addresses */
  1308. dma_addr_t erst_dma_addr;
  1309. /* Num entries the ERST can contain */
  1310. unsigned int erst_size;
  1311. };
  1312. struct xhci_scratchpad {
  1313. u64 *sp_array;
  1314. dma_addr_t sp_dma;
  1315. void **sp_buffers;
  1316. dma_addr_t *sp_dma_buffers;
  1317. };
  1318. struct urb_priv {
  1319. int length;
  1320. int td_cnt;
  1321. struct xhci_td *td[0];
  1322. };
  1323. /*
  1324. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  1325. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  1326. * meaning 64 ring segments.
  1327. * Initial allocated size of the ERST, in number of entries */
  1328. #define ERST_NUM_SEGS 1
  1329. /* Initial allocated size of the ERST, in number of entries */
  1330. #define ERST_SIZE 64
  1331. /* Initial number of event segment rings allocated */
  1332. #define ERST_ENTRIES 1
  1333. /* Poll every 60 seconds */
  1334. #define POLL_TIMEOUT 60
  1335. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1336. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1337. /* XXX: Make these module parameters */
  1338. struct s3_save {
  1339. u32 command;
  1340. u32 dev_nt;
  1341. u64 dcbaa_ptr;
  1342. u32 config_reg;
  1343. u32 irq_pending;
  1344. u32 irq_control;
  1345. u32 erst_size;
  1346. u64 erst_base;
  1347. u64 erst_dequeue;
  1348. };
  1349. /* Use for lpm */
  1350. struct dev_info {
  1351. u32 dev_id;
  1352. struct list_head list;
  1353. };
  1354. struct xhci_bus_state {
  1355. unsigned long bus_suspended;
  1356. unsigned long next_statechange;
  1357. /* Port suspend arrays are indexed by the portnum of the fake roothub */
  1358. /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
  1359. u32 port_c_suspend;
  1360. u32 suspended_ports;
  1361. u32 port_remote_wakeup;
  1362. unsigned long resume_done[USB_MAXCHILDREN];
  1363. /* which ports have started to resume */
  1364. unsigned long resuming_ports;
  1365. /* Which ports are waiting on RExit to U0 transition. */
  1366. unsigned long rexit_ports;
  1367. struct completion rexit_done[USB_MAXCHILDREN];
  1368. };
  1369. /*
  1370. * It can take up to 20 ms to transition from RExit to U0 on the
  1371. * Intel Lynx Point LP xHCI host.
  1372. */
  1373. #define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
  1374. static inline unsigned int hcd_index(struct usb_hcd *hcd)
  1375. {
  1376. if (hcd->speed == HCD_USB3)
  1377. return 0;
  1378. else
  1379. return 1;
  1380. }
  1381. struct xhci_hub {
  1382. u8 maj_rev;
  1383. u8 min_rev;
  1384. u32 *psi; /* array of protocol speed ID entries */
  1385. u8 psi_count;
  1386. u8 psi_uid_count;
  1387. };
  1388. /* There is one xhci_hcd structure per controller */
  1389. struct xhci_hcd {
  1390. struct usb_hcd *main_hcd;
  1391. struct usb_hcd *shared_hcd;
  1392. /* glue to PCI and HCD framework */
  1393. struct xhci_cap_regs __iomem *cap_regs;
  1394. struct xhci_op_regs __iomem *op_regs;
  1395. struct xhci_run_regs __iomem *run_regs;
  1396. struct xhci_doorbell_array __iomem *dba;
  1397. /* Our HCD's current interrupter register set */
  1398. struct xhci_intr_reg __iomem *ir_set;
  1399. /* Cached register copies of read-only HC data */
  1400. __u32 hcs_params1;
  1401. __u32 hcs_params2;
  1402. __u32 hcs_params3;
  1403. __u32 hcc_params;
  1404. __u32 hcc_params2;
  1405. spinlock_t lock;
  1406. /* packed release number */
  1407. u8 sbrn;
  1408. u16 hci_version;
  1409. u8 max_slots;
  1410. u8 max_interrupters;
  1411. u8 max_ports;
  1412. u8 isoc_threshold;
  1413. int event_ring_max;
  1414. int addr_64;
  1415. /* 4KB min, 128MB max */
  1416. int page_size;
  1417. /* Valid values are 12 to 20, inclusive */
  1418. int page_shift;
  1419. /* msi-x vectors */
  1420. int msix_count;
  1421. struct msix_entry *msix_entries;
  1422. /* optional clock */
  1423. struct clk *clk;
  1424. /* data structures */
  1425. struct xhci_device_context_array *dcbaa;
  1426. struct xhci_ring *cmd_ring;
  1427. unsigned int cmd_ring_state;
  1428. #define CMD_RING_STATE_RUNNING (1 << 0)
  1429. #define CMD_RING_STATE_ABORTED (1 << 1)
  1430. #define CMD_RING_STATE_STOPPED (1 << 2)
  1431. struct list_head cmd_list;
  1432. unsigned int cmd_ring_reserved_trbs;
  1433. struct delayed_work cmd_timer;
  1434. struct completion cmd_ring_stop_completion;
  1435. struct xhci_command *current_cmd;
  1436. struct xhci_ring *event_ring;
  1437. struct xhci_erst erst;
  1438. /* Scratchpad */
  1439. struct xhci_scratchpad *scratchpad;
  1440. /* Store LPM test failed devices' information */
  1441. struct list_head lpm_failed_devs;
  1442. /* slot enabling and address device helpers */
  1443. /* these are not thread safe so use mutex */
  1444. struct mutex mutex;
  1445. /* For USB 3.0 LPM enable/disable. */
  1446. struct xhci_command *lpm_command;
  1447. /* Internal mirror of the HW's dcbaa */
  1448. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1449. /* For keeping track of bandwidth domains per roothub. */
  1450. struct xhci_root_port_bw_info *rh_bw;
  1451. /* DMA pools */
  1452. struct dma_pool *device_pool;
  1453. struct dma_pool *segment_pool;
  1454. struct dma_pool *small_streams_pool;
  1455. struct dma_pool *medium_streams_pool;
  1456. /* Host controller watchdog timer structures */
  1457. unsigned int xhc_state;
  1458. u32 command;
  1459. struct s3_save s3;
  1460. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1461. *
  1462. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1463. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1464. * that sees this status (other than the timer that set it) should stop touching
  1465. * hardware immediately. Interrupt handlers should return immediately when
  1466. * they see this status (any time they drop and re-acquire xhci->lock).
  1467. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1468. * putting the TD on the canceled list, etc.
  1469. *
  1470. * There are no reports of xHCI host controllers that display this issue.
  1471. */
  1472. #define XHCI_STATE_DYING (1 << 0)
  1473. #define XHCI_STATE_HALTED (1 << 1)
  1474. #define XHCI_STATE_REMOVING (1 << 2)
  1475. unsigned int quirks;
  1476. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1477. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1478. #define XHCI_NEC_HOST (1 << 2)
  1479. #define XHCI_AMD_PLL_FIX (1 << 3)
  1480. #define XHCI_SPURIOUS_SUCCESS (1 << 4)
  1481. /*
  1482. * Certain Intel host controllers have a limit to the number of endpoint
  1483. * contexts they can handle. Ideally, they would signal that they can't handle
  1484. * anymore endpoint contexts by returning a Resource Error for the Configure
  1485. * Endpoint command, but they don't. Instead they expect software to keep track
  1486. * of the number of active endpoints for them, across configure endpoint
  1487. * commands, reset device commands, disable slot commands, and address device
  1488. * commands.
  1489. */
  1490. #define XHCI_EP_LIMIT_QUIRK (1 << 5)
  1491. #define XHCI_BROKEN_MSI (1 << 6)
  1492. #define XHCI_RESET_ON_RESUME (1 << 7)
  1493. #define XHCI_SW_BW_CHECKING (1 << 8)
  1494. #define XHCI_AMD_0x96_HOST (1 << 9)
  1495. #define XHCI_TRUST_TX_LENGTH (1 << 10)
  1496. #define XHCI_LPM_SUPPORT (1 << 11)
  1497. #define XHCI_INTEL_HOST (1 << 12)
  1498. #define XHCI_SPURIOUS_REBOOT (1 << 13)
  1499. #define XHCI_COMP_MODE_QUIRK (1 << 14)
  1500. #define XHCI_AVOID_BEI (1 << 15)
  1501. #define XHCI_PLAT (1 << 16)
  1502. #define XHCI_SLOW_SUSPEND (1 << 17)
  1503. #define XHCI_SPURIOUS_WAKEUP (1 << 18)
  1504. /* For controllers with a broken beyond repair streams implementation */
  1505. #define XHCI_BROKEN_STREAMS (1 << 19)
  1506. #define XHCI_PME_STUCK_QUIRK (1 << 20)
  1507. #define XHCI_MTK_HOST (1 << 21)
  1508. #define XHCI_SSIC_PORT_UNUSED (1 << 22)
  1509. #define XHCI_NO_64BIT_SUPPORT (1 << 23)
  1510. #define XHCI_MISSING_CAS (1 << 24)
  1511. unsigned int num_active_eps;
  1512. unsigned int limit_active_eps;
  1513. /* There are two roothubs to keep track of bus suspend info for */
  1514. struct xhci_bus_state bus_state[2];
  1515. /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
  1516. u8 *port_array;
  1517. /* Array of pointers to USB 3.0 PORTSC registers */
  1518. __le32 __iomem **usb3_ports;
  1519. unsigned int num_usb3_ports;
  1520. /* Array of pointers to USB 2.0 PORTSC registers */
  1521. __le32 __iomem **usb2_ports;
  1522. struct xhci_hub usb2_rhub;
  1523. struct xhci_hub usb3_rhub;
  1524. unsigned int num_usb2_ports;
  1525. /* support xHCI 0.96 spec USB2 software LPM */
  1526. unsigned sw_lpm_support:1;
  1527. /* support xHCI 1.0 spec USB2 hardware LPM */
  1528. unsigned hw_lpm_support:1;
  1529. /* cached usb2 extened protocol capabilites */
  1530. u32 *ext_caps;
  1531. unsigned int num_ext_caps;
  1532. /* Compliance Mode Recovery Data */
  1533. struct timer_list comp_mode_recovery_timer;
  1534. u32 port_status_u0;
  1535. /* Compliance Mode Timer Triggered every 2 seconds */
  1536. #define COMP_MODE_RCVRY_MSECS 2000
  1537. /* platform-specific data -- must come last */
  1538. unsigned long priv[0] __aligned(sizeof(s64));
  1539. };
  1540. /* Platform specific overrides to generic XHCI hc_driver ops */
  1541. struct xhci_driver_overrides {
  1542. size_t extra_priv_size;
  1543. int (*reset)(struct usb_hcd *hcd);
  1544. int (*start)(struct usb_hcd *hcd);
  1545. };
  1546. #define XHCI_CFC_DELAY 10
  1547. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1548. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1549. {
  1550. struct usb_hcd *primary_hcd;
  1551. if (usb_hcd_is_primary_hcd(hcd))
  1552. primary_hcd = hcd;
  1553. else
  1554. primary_hcd = hcd->primary_hcd;
  1555. return (struct xhci_hcd *) (primary_hcd->hcd_priv);
  1556. }
  1557. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1558. {
  1559. return xhci->main_hcd;
  1560. }
  1561. #define xhci_dbg(xhci, fmt, args...) \
  1562. dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1563. #define xhci_err(xhci, fmt, args...) \
  1564. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1565. #define xhci_warn(xhci, fmt, args...) \
  1566. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1567. #define xhci_warn_ratelimited(xhci, fmt, args...) \
  1568. dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1569. #define xhci_info(xhci, fmt, args...) \
  1570. dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1571. /*
  1572. * Registers should always be accessed with double word or quad word accesses.
  1573. *
  1574. * Some xHCI implementations may support 64-bit address pointers. Registers
  1575. * with 64-bit address pointers should be written to with dword accesses by
  1576. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1577. * xHCI implementations that do not support 64-bit address pointers will ignore
  1578. * the high dword, and write order is irrelevant.
  1579. */
  1580. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1581. __le64 __iomem *regs)
  1582. {
  1583. return lo_hi_readq(regs);
  1584. }
  1585. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1586. const u64 val, __le64 __iomem *regs)
  1587. {
  1588. lo_hi_writeq(val, regs);
  1589. }
  1590. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1591. {
  1592. return xhci->quirks & XHCI_LINK_TRB_QUIRK;
  1593. }
  1594. /* xHCI debugging */
  1595. void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
  1596. void xhci_print_registers(struct xhci_hcd *xhci);
  1597. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1598. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1599. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1600. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1601. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1602. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1603. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1604. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1605. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1606. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1607. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1608. struct xhci_container_ctx *ctx);
  1609. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1610. unsigned int slot_id, unsigned int ep_index,
  1611. struct xhci_virt_ep *ep);
  1612. void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
  1613. const char *fmt, ...);
  1614. /* xHCI memory management */
  1615. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1616. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1617. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1618. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1619. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1620. void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
  1621. struct usb_device *udev);
  1622. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1623. unsigned int xhci_get_endpoint_address(unsigned int ep_index);
  1624. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1625. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1626. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1627. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1628. void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
  1629. struct xhci_bw_info *ep_bw,
  1630. struct xhci_interval_bw_table *bw_table,
  1631. struct usb_device *udev,
  1632. struct xhci_virt_ep *virt_ep,
  1633. struct xhci_tt_bw_info *tt_info);
  1634. void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
  1635. struct xhci_virt_device *virt_dev,
  1636. int old_active_eps);
  1637. void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
  1638. void xhci_update_bw_info(struct xhci_hcd *xhci,
  1639. struct xhci_container_ctx *in_ctx,
  1640. struct xhci_input_control_ctx *ctrl_ctx,
  1641. struct xhci_virt_device *virt_dev);
  1642. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1643. struct xhci_container_ctx *in_ctx,
  1644. struct xhci_container_ctx *out_ctx,
  1645. unsigned int ep_index);
  1646. void xhci_slot_copy(struct xhci_hcd *xhci,
  1647. struct xhci_container_ctx *in_ctx,
  1648. struct xhci_container_ctx *out_ctx);
  1649. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1650. struct usb_device *udev, struct usb_host_endpoint *ep,
  1651. gfp_t mem_flags);
  1652. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1653. int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
  1654. unsigned int num_trbs, gfp_t flags);
  1655. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1656. struct xhci_virt_device *virt_dev,
  1657. unsigned int ep_index);
  1658. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1659. unsigned int num_stream_ctxs,
  1660. unsigned int num_streams,
  1661. unsigned int max_packet, gfp_t flags);
  1662. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1663. struct xhci_stream_info *stream_info);
  1664. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1665. struct xhci_ep_ctx *ep_ctx,
  1666. struct xhci_stream_info *stream_info);
  1667. void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
  1668. struct xhci_virt_ep *ep);
  1669. void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
  1670. struct xhci_virt_device *virt_dev, bool drop_control_ep);
  1671. struct xhci_ring *xhci_dma_to_transfer_ring(
  1672. struct xhci_virt_ep *ep,
  1673. u64 address);
  1674. struct xhci_ring *xhci_stream_id_to_ring(
  1675. struct xhci_virt_device *dev,
  1676. unsigned int ep_index,
  1677. unsigned int stream_id);
  1678. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1679. bool allocate_in_ctx, bool allocate_completion,
  1680. gfp_t mem_flags);
  1681. void xhci_urb_free_priv(struct urb_priv *urb_priv);
  1682. void xhci_free_command(struct xhci_hcd *xhci,
  1683. struct xhci_command *command);
  1684. /* xHCI host controller glue */
  1685. typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
  1686. int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
  1687. void xhci_quiesce(struct xhci_hcd *xhci);
  1688. int xhci_halt(struct xhci_hcd *xhci);
  1689. int xhci_reset(struct xhci_hcd *xhci);
  1690. int xhci_init(struct usb_hcd *hcd);
  1691. int xhci_run(struct usb_hcd *hcd);
  1692. void xhci_stop(struct usb_hcd *hcd);
  1693. void xhci_shutdown(struct usb_hcd *hcd);
  1694. int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
  1695. void xhci_init_driver(struct hc_driver *drv,
  1696. const struct xhci_driver_overrides *over);
  1697. #ifdef CONFIG_PM
  1698. int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
  1699. int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
  1700. #else
  1701. #define xhci_suspend NULL
  1702. #define xhci_resume NULL
  1703. #endif
  1704. int xhci_get_frame(struct usb_hcd *hcd);
  1705. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1706. irqreturn_t xhci_msi_irq(int irq, void *hcd);
  1707. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1708. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1709. int xhci_alloc_tt_info(struct xhci_hcd *xhci,
  1710. struct xhci_virt_device *virt_dev,
  1711. struct usb_device *hdev,
  1712. struct usb_tt *tt, gfp_t mem_flags);
  1713. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1714. struct usb_host_endpoint **eps, unsigned int num_eps,
  1715. unsigned int num_streams, gfp_t mem_flags);
  1716. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1717. struct usb_host_endpoint **eps, unsigned int num_eps,
  1718. gfp_t mem_flags);
  1719. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1720. int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
  1721. int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
  1722. int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
  1723. struct usb_device *udev, int enable);
  1724. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1725. struct usb_tt *tt, gfp_t mem_flags);
  1726. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1727. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1728. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1729. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1730. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1731. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1732. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1733. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1734. /* xHCI ring, segment, TRB, and TD functions */
  1735. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1736. struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
  1737. struct xhci_segment *start_seg, union xhci_trb *start_trb,
  1738. union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
  1739. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1740. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1741. int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1742. u32 trb_type, u32 slot_id);
  1743. int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1744. dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
  1745. int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1746. u32 field1, u32 field2, u32 field3, u32 field4);
  1747. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1748. int slot_id, unsigned int ep_index, int suspend);
  1749. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1750. int slot_id, unsigned int ep_index);
  1751. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1752. int slot_id, unsigned int ep_index);
  1753. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1754. int slot_id, unsigned int ep_index);
  1755. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  1756. struct urb *urb, int slot_id, unsigned int ep_index);
  1757. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
  1758. struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
  1759. bool command_must_succeed);
  1760. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1761. dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
  1762. int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1763. int slot_id, unsigned int ep_index);
  1764. int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
  1765. u32 slot_id);
  1766. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1767. unsigned int slot_id, unsigned int ep_index,
  1768. unsigned int stream_id, struct xhci_td *cur_td,
  1769. struct xhci_dequeue_state *state);
  1770. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1771. unsigned int slot_id, unsigned int ep_index,
  1772. unsigned int stream_id,
  1773. struct xhci_dequeue_state *deq_state);
  1774. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1775. unsigned int ep_index, struct xhci_td *td);
  1776. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1777. unsigned int slot_id, unsigned int ep_index,
  1778. struct xhci_dequeue_state *deq_state);
  1779. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1780. void xhci_handle_command_timeout(struct work_struct *work);
  1781. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
  1782. unsigned int ep_index, unsigned int stream_id);
  1783. void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
  1784. /* xHCI roothub code */
  1785. void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1786. int port_id, u32 link_state);
  1787. int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1788. struct usb_device *udev, enum usb3_link_state state);
  1789. int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
  1790. struct usb_device *udev, enum usb3_link_state state);
  1791. void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
  1792. int port_id, u32 port_bit);
  1793. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1794. char *buf, u16 wLength);
  1795. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1796. int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
  1797. #ifdef CONFIG_PM
  1798. int xhci_bus_suspend(struct usb_hcd *hcd);
  1799. int xhci_bus_resume(struct usb_hcd *hcd);
  1800. #else
  1801. #define xhci_bus_suspend NULL
  1802. #define xhci_bus_resume NULL
  1803. #endif /* CONFIG_PM */
  1804. u32 xhci_port_state_to_neutral(u32 state);
  1805. int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
  1806. u16 port);
  1807. void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
  1808. /* xHCI contexts */
  1809. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
  1810. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1811. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1812. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  1813. unsigned int slot_id, unsigned int ep_index,
  1814. unsigned int stream_id);
  1815. static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1816. struct urb *urb)
  1817. {
  1818. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  1819. xhci_get_endpoint_index(&urb->ep->desc),
  1820. urb->stream_id);
  1821. }
  1822. #endif /* __LINUX_XHCI_HCD_H */