xhci-ext-caps.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /* Up to 16 ms to halt an HC */
  23. #define XHCI_MAX_HALT_USEC (16*1000)
  24. /* HC not running - set to 1 when run/stop bit is cleared. */
  25. #define XHCI_STS_HALT (1<<0)
  26. /* HCCPARAMS offset from PCI base address */
  27. #define XHCI_HCC_PARAMS_OFFSET 0x10
  28. /* HCCPARAMS contains the first extended capability pointer */
  29. #define XHCI_HCC_EXT_CAPS(p) (((p)>>16)&0xffff)
  30. /* Command and Status registers offset from the Operational Registers address */
  31. #define XHCI_CMD_OFFSET 0x00
  32. #define XHCI_STS_OFFSET 0x04
  33. #define XHCI_MAX_EXT_CAPS 50
  34. /* Capability Register */
  35. /* bits 7:0 - how long is the Capabilities register */
  36. #define XHCI_HC_LENGTH(p) (((p)>>00)&0x00ff)
  37. /* Extended capability register fields */
  38. #define XHCI_EXT_CAPS_ID(p) (((p)>>0)&0xff)
  39. #define XHCI_EXT_CAPS_NEXT(p) (((p)>>8)&0xff)
  40. #define XHCI_EXT_CAPS_VAL(p) ((p)>>16)
  41. /* Extended capability IDs - ID 0 reserved */
  42. #define XHCI_EXT_CAPS_LEGACY 1
  43. #define XHCI_EXT_CAPS_PROTOCOL 2
  44. #define XHCI_EXT_CAPS_PM 3
  45. #define XHCI_EXT_CAPS_VIRT 4
  46. #define XHCI_EXT_CAPS_ROUTE 5
  47. /* IDs 6-9 reserved */
  48. #define XHCI_EXT_CAPS_DEBUG 10
  49. /* USB Legacy Support Capability - section 7.1.1 */
  50. #define XHCI_HC_BIOS_OWNED (1 << 16)
  51. #define XHCI_HC_OS_OWNED (1 << 24)
  52. /* USB Legacy Support Capability - section 7.1.1 */
  53. /* Add this offset, plus the value of xECP in HCCPARAMS to the base address */
  54. #define XHCI_LEGACY_SUPPORT_OFFSET (0x00)
  55. /* USB Legacy Support Control and Status Register - section 7.1.2 */
  56. /* Add this offset, plus the value of xECP in HCCPARAMS to the base address */
  57. #define XHCI_LEGACY_CONTROL_OFFSET (0x04)
  58. /* bits 1:3, 5:12, and 17:19 need to be preserved; bits 21:28 should be zero */
  59. #define XHCI_LEGACY_DISABLE_SMI ((0x7 << 1) + (0xff << 5) + (0x7 << 17))
  60. #define XHCI_LEGACY_SMI_EVENTS (0x7 << 29)
  61. /* USB 2.0 xHCI 0.96 L1C capability - section 7.2.2.1.3.2 */
  62. #define XHCI_L1C (1 << 16)
  63. /* USB 2.0 xHCI 1.0 hardware LMP capability - section 7.2.2.1.3.2 */
  64. #define XHCI_HLC (1 << 19)
  65. #define XHCI_BLC (1 << 20)
  66. /* command register values to disable interrupts and halt the HC */
  67. /* start/stop HC execution - do not write unless HC is halted*/
  68. #define XHCI_CMD_RUN (1 << 0)
  69. /* Event Interrupt Enable - get irq when EINT bit is set in USBSTS register */
  70. #define XHCI_CMD_EIE (1 << 2)
  71. /* Host System Error Interrupt Enable - get irq when HSEIE bit set in USBSTS */
  72. #define XHCI_CMD_HSEIE (1 << 3)
  73. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  74. #define XHCI_CMD_EWE (1 << 10)
  75. #define XHCI_IRQS (XHCI_CMD_EIE | XHCI_CMD_HSEIE | XHCI_CMD_EWE)
  76. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  77. #define XHCI_STS_CNR (1 << 11)
  78. #include <linux/io.h>
  79. /**
  80. * Find the offset of the extended capabilities with capability ID id.
  81. *
  82. * @base PCI MMIO registers base address.
  83. * @start address at which to start looking, (0 or HCC_PARAMS to start at
  84. * beginning of list)
  85. * @id Extended capability ID to search for.
  86. *
  87. * Returns the offset of the next matching extended capability structure.
  88. * Some capabilities can occur several times, e.g., the XHCI_EXT_CAPS_PROTOCOL,
  89. * and this provides a way to find them all.
  90. */
  91. static inline int xhci_find_next_ext_cap(void __iomem *base, u32 start, int id)
  92. {
  93. u32 val;
  94. u32 next;
  95. u32 offset;
  96. offset = start;
  97. if (!start || start == XHCI_HCC_PARAMS_OFFSET) {
  98. val = readl(base + XHCI_HCC_PARAMS_OFFSET);
  99. if (val == ~0)
  100. return 0;
  101. offset = XHCI_HCC_EXT_CAPS(val) << 2;
  102. if (!offset)
  103. return 0;
  104. };
  105. do {
  106. val = readl(base + offset);
  107. if (val == ~0)
  108. return 0;
  109. if (XHCI_EXT_CAPS_ID(val) == id && offset != start)
  110. return offset;
  111. next = XHCI_EXT_CAPS_NEXT(val);
  112. offset += next << 2;
  113. } while (next);
  114. return 0;
  115. }