qla_mbx.c 144 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. struct rom_cmd {
  12. uint16_t cmd;
  13. } rom_cmds[] = {
  14. { MBC_LOAD_RAM },
  15. { MBC_EXECUTE_FIRMWARE },
  16. { MBC_READ_RAM_WORD },
  17. { MBC_MAILBOX_REGISTER_TEST },
  18. { MBC_VERIFY_CHECKSUM },
  19. { MBC_GET_FIRMWARE_VERSION },
  20. { MBC_LOAD_RISC_RAM },
  21. { MBC_DUMP_RISC_RAM },
  22. { MBC_LOAD_RISC_RAM_EXTENDED },
  23. { MBC_DUMP_RISC_RAM_EXTENDED },
  24. { MBC_WRITE_RAM_WORD_EXTENDED },
  25. { MBC_READ_RAM_EXTENDED },
  26. { MBC_GET_RESOURCE_COUNTS },
  27. { MBC_SET_FIRMWARE_OPTION },
  28. { MBC_MID_INITIALIZE_FIRMWARE },
  29. { MBC_GET_FIRMWARE_STATE },
  30. { MBC_GET_MEM_OFFLOAD_CNTRL_STAT },
  31. { MBC_GET_RETRY_COUNT },
  32. { MBC_TRACE_CONTROL },
  33. };
  34. static int is_rom_cmd(uint16_t cmd)
  35. {
  36. int i;
  37. struct rom_cmd *wc;
  38. for (i = 0; i < ARRAY_SIZE(rom_cmds); i++) {
  39. wc = rom_cmds + i;
  40. if (wc->cmd == cmd)
  41. return 1;
  42. }
  43. return 0;
  44. }
  45. /*
  46. * qla2x00_mailbox_command
  47. * Issue mailbox command and waits for completion.
  48. *
  49. * Input:
  50. * ha = adapter block pointer.
  51. * mcp = driver internal mbx struct pointer.
  52. *
  53. * Output:
  54. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  55. *
  56. * Returns:
  57. * 0 : QLA_SUCCESS = cmd performed success
  58. * 1 : QLA_FUNCTION_FAILED (error encountered)
  59. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  60. *
  61. * Context:
  62. * Kernel context.
  63. */
  64. static int
  65. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  66. {
  67. int rval, i;
  68. unsigned long flags = 0;
  69. device_reg_t *reg;
  70. uint8_t abort_active;
  71. uint8_t io_lock_on;
  72. uint16_t command = 0;
  73. uint16_t *iptr;
  74. uint16_t __iomem *optr;
  75. uint32_t cnt;
  76. uint32_t mboxes;
  77. uint16_t __iomem *mbx_reg;
  78. unsigned long wait_time;
  79. struct qla_hw_data *ha = vha->hw;
  80. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  81. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  82. if (ha->pdev->error_state > pci_channel_io_frozen) {
  83. ql_log(ql_log_warn, vha, 0x1001,
  84. "error_state is greater than pci_channel_io_frozen, "
  85. "exiting.\n");
  86. return QLA_FUNCTION_TIMEOUT;
  87. }
  88. if (vha->device_flags & DFLG_DEV_FAILED) {
  89. ql_log(ql_log_warn, vha, 0x1002,
  90. "Device in failed state, exiting.\n");
  91. return QLA_FUNCTION_TIMEOUT;
  92. }
  93. /* if PCI error, then avoid mbx processing.*/
  94. if (test_bit(PCI_ERR, &base_vha->dpc_flags)) {
  95. ql_log(ql_log_warn, vha, 0x1191,
  96. "PCI error, exiting.\n");
  97. return QLA_FUNCTION_TIMEOUT;
  98. }
  99. reg = ha->iobase;
  100. io_lock_on = base_vha->flags.init_done;
  101. rval = QLA_SUCCESS;
  102. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  103. if (ha->flags.pci_channel_io_perm_failure) {
  104. ql_log(ql_log_warn, vha, 0x1003,
  105. "Perm failure on EEH timeout MBX, exiting.\n");
  106. return QLA_FUNCTION_TIMEOUT;
  107. }
  108. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  109. /* Setting Link-Down error */
  110. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  111. ql_log(ql_log_warn, vha, 0x1004,
  112. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  113. return QLA_FUNCTION_TIMEOUT;
  114. }
  115. /* check if ISP abort is active and return cmd with timeout */
  116. if ((test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags) ||
  117. test_bit(ISP_ABORT_RETRY, &base_vha->dpc_flags) ||
  118. test_bit(ISP_ABORT_NEEDED, &base_vha->dpc_flags)) &&
  119. !is_rom_cmd(mcp->mb[0])) {
  120. ql_log(ql_log_info, vha, 0x1005,
  121. "Cmd 0x%x aborted with timeout since ISP Abort is pending\n",
  122. mcp->mb[0]);
  123. return QLA_FUNCTION_TIMEOUT;
  124. }
  125. /*
  126. * Wait for active mailbox commands to finish by waiting at most tov
  127. * seconds. This is to serialize actual issuing of mailbox cmds during
  128. * non ISP abort time.
  129. */
  130. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  131. /* Timeout occurred. Return error. */
  132. ql_log(ql_log_warn, vha, 0x1005,
  133. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  134. mcp->mb[0]);
  135. return QLA_FUNCTION_TIMEOUT;
  136. }
  137. ha->flags.mbox_busy = 1;
  138. /* Save mailbox command for debug */
  139. ha->mcp = mcp;
  140. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  141. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  142. spin_lock_irqsave(&ha->hardware_lock, flags);
  143. /* Load mailbox registers. */
  144. if (IS_P3P_TYPE(ha))
  145. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  146. else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
  147. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  148. else
  149. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  150. iptr = mcp->mb;
  151. command = mcp->mb[0];
  152. mboxes = mcp->out_mb;
  153. ql_dbg(ql_dbg_mbx, vha, 0x1111,
  154. "Mailbox registers (OUT):\n");
  155. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  156. if (IS_QLA2200(ha) && cnt == 8)
  157. optr =
  158. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  159. if (mboxes & BIT_0) {
  160. ql_dbg(ql_dbg_mbx, vha, 0x1112,
  161. "mbox[%d]<-0x%04x\n", cnt, *iptr);
  162. WRT_REG_WORD(optr, *iptr);
  163. }
  164. mboxes >>= 1;
  165. optr++;
  166. iptr++;
  167. }
  168. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  169. "I/O Address = %p.\n", optr);
  170. /* Issue set host interrupt command to send cmd out. */
  171. ha->flags.mbox_int = 0;
  172. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  173. /* Unlock mbx registers and wait for interrupt */
  174. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  175. "Going to unlock irq & waiting for interrupts. "
  176. "jiffies=%lx.\n", jiffies);
  177. /* Wait for mbx cmd completion until timeout */
  178. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  179. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  180. if (IS_P3P_TYPE(ha)) {
  181. if (RD_REG_DWORD(&reg->isp82.hint) &
  182. HINT_MBX_INT_PENDING) {
  183. spin_unlock_irqrestore(&ha->hardware_lock,
  184. flags);
  185. ha->flags.mbox_busy = 0;
  186. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  187. "Pending mailbox timeout, exiting.\n");
  188. rval = QLA_FUNCTION_TIMEOUT;
  189. goto premature_exit;
  190. }
  191. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  192. } else if (IS_FWI2_CAPABLE(ha))
  193. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  194. else
  195. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  196. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  197. wait_time = jiffies;
  198. if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
  199. mcp->tov * HZ)) {
  200. ql_dbg(ql_dbg_mbx, vha, 0x117a,
  201. "cmd=%x Timeout.\n", command);
  202. spin_lock_irqsave(&ha->hardware_lock, flags);
  203. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  204. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  205. }
  206. if (time_after(jiffies, wait_time + 5 * HZ))
  207. ql_log(ql_log_warn, vha, 0x1015, "cmd=0x%x, waited %d msecs\n",
  208. command, jiffies_to_msecs(jiffies - wait_time));
  209. } else {
  210. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  211. "Cmd=%x Polling Mode.\n", command);
  212. if (IS_P3P_TYPE(ha)) {
  213. if (RD_REG_DWORD(&reg->isp82.hint) &
  214. HINT_MBX_INT_PENDING) {
  215. spin_unlock_irqrestore(&ha->hardware_lock,
  216. flags);
  217. ha->flags.mbox_busy = 0;
  218. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  219. "Pending mailbox timeout, exiting.\n");
  220. rval = QLA_FUNCTION_TIMEOUT;
  221. goto premature_exit;
  222. }
  223. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  224. } else if (IS_FWI2_CAPABLE(ha))
  225. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  226. else
  227. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  228. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  229. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  230. while (!ha->flags.mbox_int) {
  231. if (time_after(jiffies, wait_time))
  232. break;
  233. /* Check for pending interrupts. */
  234. qla2x00_poll(ha->rsp_q_map[0]);
  235. if (!ha->flags.mbox_int &&
  236. !(IS_QLA2200(ha) &&
  237. command == MBC_LOAD_RISC_RAM_EXTENDED))
  238. msleep(10);
  239. } /* while */
  240. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  241. "Waited %d sec.\n",
  242. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  243. }
  244. /* Check whether we timed out */
  245. if (ha->flags.mbox_int) {
  246. uint16_t *iptr2;
  247. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  248. "Cmd=%x completed.\n", command);
  249. /* Got interrupt. Clear the flag. */
  250. ha->flags.mbox_int = 0;
  251. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  252. if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
  253. ha->flags.mbox_busy = 0;
  254. /* Setting Link-Down error */
  255. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  256. ha->mcp = NULL;
  257. rval = QLA_FUNCTION_FAILED;
  258. ql_log(ql_log_warn, vha, 0x1015,
  259. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  260. goto premature_exit;
  261. }
  262. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  263. rval = QLA_FUNCTION_FAILED;
  264. /* Load return mailbox registers. */
  265. iptr2 = mcp->mb;
  266. iptr = (uint16_t *)&ha->mailbox_out[0];
  267. mboxes = mcp->in_mb;
  268. ql_dbg(ql_dbg_mbx, vha, 0x1113,
  269. "Mailbox registers (IN):\n");
  270. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  271. if (mboxes & BIT_0) {
  272. *iptr2 = *iptr;
  273. ql_dbg(ql_dbg_mbx, vha, 0x1114,
  274. "mbox[%d]->0x%04x\n", cnt, *iptr2);
  275. }
  276. mboxes >>= 1;
  277. iptr2++;
  278. iptr++;
  279. }
  280. } else {
  281. uint16_t mb0;
  282. uint32_t ictrl;
  283. uint16_t w;
  284. if (IS_FWI2_CAPABLE(ha)) {
  285. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  286. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  287. } else {
  288. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  289. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  290. }
  291. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  292. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  293. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  294. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  295. /* Capture FW dump only, if PCI device active */
  296. if (!pci_channel_offline(vha->hw->pdev)) {
  297. pci_read_config_word(ha->pdev, PCI_VENDOR_ID, &w);
  298. if (w == 0xffff || ictrl == 0xffffffff) {
  299. /* This is special case if there is unload
  300. * of driver happening and if PCI device go
  301. * into bad state due to PCI error condition
  302. * then only PCI ERR flag would be set.
  303. * we will do premature exit for above case.
  304. */
  305. if (test_bit(UNLOADING, &base_vha->dpc_flags))
  306. set_bit(PCI_ERR, &base_vha->dpc_flags);
  307. ha->flags.mbox_busy = 0;
  308. rval = QLA_FUNCTION_TIMEOUT;
  309. goto premature_exit;
  310. }
  311. /* Attempt to capture firmware dump for further
  312. * anallysis of the current formware state. we do not
  313. * need to do this if we are intentionally generating
  314. * a dump
  315. */
  316. if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
  317. ha->isp_ops->fw_dump(vha, 0);
  318. rval = QLA_FUNCTION_TIMEOUT;
  319. }
  320. }
  321. ha->flags.mbox_busy = 0;
  322. /* Clean up */
  323. ha->mcp = NULL;
  324. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  325. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  326. "Checking for additional resp interrupt.\n");
  327. /* polling mode for non isp_abort commands. */
  328. qla2x00_poll(ha->rsp_q_map[0]);
  329. }
  330. if (rval == QLA_FUNCTION_TIMEOUT &&
  331. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  332. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  333. ha->flags.eeh_busy) {
  334. /* not in dpc. schedule it for dpc to take over. */
  335. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  336. "Timeout, schedule isp_abort_needed.\n");
  337. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  338. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  339. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  340. if (IS_QLA82XX(ha)) {
  341. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  342. "disabling pause transmit on port "
  343. "0 & 1.\n");
  344. qla82xx_wr_32(ha,
  345. QLA82XX_CRB_NIU + 0x98,
  346. CRB_NIU_XG_PAUSE_CTL_P0|
  347. CRB_NIU_XG_PAUSE_CTL_P1);
  348. }
  349. ql_log(ql_log_info, base_vha, 0x101c,
  350. "Mailbox cmd timeout occurred, cmd=0x%x, "
  351. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  352. "abort.\n", command, mcp->mb[0],
  353. ha->flags.eeh_busy);
  354. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  355. qla2xxx_wake_dpc(vha);
  356. }
  357. } else if (!abort_active) {
  358. /* call abort directly since we are in the DPC thread */
  359. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  360. "Timeout, calling abort_isp.\n");
  361. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  362. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  363. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  364. if (IS_QLA82XX(ha)) {
  365. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  366. "disabling pause transmit on port "
  367. "0 & 1.\n");
  368. qla82xx_wr_32(ha,
  369. QLA82XX_CRB_NIU + 0x98,
  370. CRB_NIU_XG_PAUSE_CTL_P0|
  371. CRB_NIU_XG_PAUSE_CTL_P1);
  372. }
  373. ql_log(ql_log_info, base_vha, 0x101e,
  374. "Mailbox cmd timeout occurred, cmd=0x%x, "
  375. "mb[0]=0x%x. Scheduling ISP abort ",
  376. command, mcp->mb[0]);
  377. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  378. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  379. /* Allow next mbx cmd to come in. */
  380. complete(&ha->mbx_cmd_comp);
  381. if (ha->isp_ops->abort_isp(vha)) {
  382. /* Failed. retry later. */
  383. set_bit(ISP_ABORT_NEEDED,
  384. &vha->dpc_flags);
  385. }
  386. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  387. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  388. "Finished abort_isp.\n");
  389. goto mbx_done;
  390. }
  391. }
  392. }
  393. premature_exit:
  394. /* Allow next mbx cmd to come in. */
  395. complete(&ha->mbx_cmd_comp);
  396. mbx_done:
  397. if (rval) {
  398. ql_dbg(ql_dbg_disc, base_vha, 0x1020,
  399. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  400. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  401. ql_dbg(ql_dbg_mbx, vha, 0x1198,
  402. "host status: 0x%x, flags:0x%lx, intr ctrl reg:0x%x, intr status:0x%x\n",
  403. RD_REG_DWORD(&reg->isp24.host_status),
  404. ha->fw_dump_cap_flags,
  405. RD_REG_DWORD(&reg->isp24.ictrl),
  406. RD_REG_DWORD(&reg->isp24.istatus));
  407. mbx_reg = &reg->isp24.mailbox0;
  408. for (i = 0; i < 6; i++)
  409. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1199,
  410. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  411. } else {
  412. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  413. }
  414. return rval;
  415. }
  416. int
  417. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  418. uint32_t risc_code_size)
  419. {
  420. int rval;
  421. struct qla_hw_data *ha = vha->hw;
  422. mbx_cmd_t mc;
  423. mbx_cmd_t *mcp = &mc;
  424. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  425. "Entered %s.\n", __func__);
  426. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  427. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  428. mcp->mb[8] = MSW(risc_addr);
  429. mcp->out_mb = MBX_8|MBX_0;
  430. } else {
  431. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  432. mcp->out_mb = MBX_0;
  433. }
  434. mcp->mb[1] = LSW(risc_addr);
  435. mcp->mb[2] = MSW(req_dma);
  436. mcp->mb[3] = LSW(req_dma);
  437. mcp->mb[6] = MSW(MSD(req_dma));
  438. mcp->mb[7] = LSW(MSD(req_dma));
  439. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  440. if (IS_FWI2_CAPABLE(ha)) {
  441. mcp->mb[4] = MSW(risc_code_size);
  442. mcp->mb[5] = LSW(risc_code_size);
  443. mcp->out_mb |= MBX_5|MBX_4;
  444. } else {
  445. mcp->mb[4] = LSW(risc_code_size);
  446. mcp->out_mb |= MBX_4;
  447. }
  448. mcp->in_mb = MBX_0;
  449. mcp->tov = MBX_TOV_SECONDS;
  450. mcp->flags = 0;
  451. rval = qla2x00_mailbox_command(vha, mcp);
  452. if (rval != QLA_SUCCESS) {
  453. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  454. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  455. } else {
  456. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  457. "Done %s.\n", __func__);
  458. }
  459. return rval;
  460. }
  461. #define EXTENDED_BB_CREDITS BIT_0
  462. /*
  463. * qla2x00_execute_fw
  464. * Start adapter firmware.
  465. *
  466. * Input:
  467. * ha = adapter block pointer.
  468. * TARGET_QUEUE_LOCK must be released.
  469. * ADAPTER_STATE_LOCK must be released.
  470. *
  471. * Returns:
  472. * qla2x00 local function return status code.
  473. *
  474. * Context:
  475. * Kernel context.
  476. */
  477. int
  478. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  479. {
  480. int rval;
  481. struct qla_hw_data *ha = vha->hw;
  482. mbx_cmd_t mc;
  483. mbx_cmd_t *mcp = &mc;
  484. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  485. "Entered %s.\n", __func__);
  486. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  487. mcp->out_mb = MBX_0;
  488. mcp->in_mb = MBX_0;
  489. if (IS_FWI2_CAPABLE(ha)) {
  490. mcp->mb[1] = MSW(risc_addr);
  491. mcp->mb[2] = LSW(risc_addr);
  492. mcp->mb[3] = 0;
  493. if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) ||
  494. IS_QLA27XX(ha)) {
  495. struct nvram_81xx *nv = ha->nvram;
  496. mcp->mb[4] = (nv->enhanced_features &
  497. EXTENDED_BB_CREDITS);
  498. } else
  499. mcp->mb[4] = 0;
  500. if (ha->flags.exlogins_enabled)
  501. mcp->mb[4] |= ENABLE_EXTENDED_LOGIN;
  502. if (ha->flags.exchoffld_enabled)
  503. mcp->mb[4] |= ENABLE_EXCHANGE_OFFLD;
  504. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  505. mcp->in_mb |= MBX_1;
  506. } else {
  507. mcp->mb[1] = LSW(risc_addr);
  508. mcp->out_mb |= MBX_1;
  509. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  510. mcp->mb[2] = 0;
  511. mcp->out_mb |= MBX_2;
  512. }
  513. }
  514. mcp->tov = MBX_TOV_SECONDS;
  515. mcp->flags = 0;
  516. rval = qla2x00_mailbox_command(vha, mcp);
  517. if (rval != QLA_SUCCESS) {
  518. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  519. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  520. } else {
  521. if (IS_FWI2_CAPABLE(ha)) {
  522. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  523. "Done exchanges=%x.\n", mcp->mb[1]);
  524. } else {
  525. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  526. "Done %s.\n", __func__);
  527. }
  528. }
  529. return rval;
  530. }
  531. /*
  532. * qla_get_exlogin_status
  533. * Get extended login status
  534. * uses the memory offload control/status Mailbox
  535. *
  536. * Input:
  537. * ha: adapter state pointer.
  538. * fwopt: firmware options
  539. *
  540. * Returns:
  541. * qla2x00 local function status
  542. *
  543. * Context:
  544. * Kernel context.
  545. */
  546. #define FETCH_XLOGINS_STAT 0x8
  547. int
  548. qla_get_exlogin_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  549. uint16_t *ex_logins_cnt)
  550. {
  551. int rval;
  552. mbx_cmd_t mc;
  553. mbx_cmd_t *mcp = &mc;
  554. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118f,
  555. "Entered %s\n", __func__);
  556. memset(mcp->mb, 0 , sizeof(mcp->mb));
  557. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  558. mcp->mb[1] = FETCH_XLOGINS_STAT;
  559. mcp->out_mb = MBX_1|MBX_0;
  560. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  561. mcp->tov = MBX_TOV_SECONDS;
  562. mcp->flags = 0;
  563. rval = qla2x00_mailbox_command(vha, mcp);
  564. if (rval != QLA_SUCCESS) {
  565. ql_dbg(ql_dbg_mbx, vha, 0x1115, "Failed=%x.\n", rval);
  566. } else {
  567. *buf_sz = mcp->mb[4];
  568. *ex_logins_cnt = mcp->mb[10];
  569. ql_log(ql_log_info, vha, 0x1190,
  570. "buffer size 0x%x, exchange login count=%d\n",
  571. mcp->mb[4], mcp->mb[10]);
  572. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1116,
  573. "Done %s.\n", __func__);
  574. }
  575. return rval;
  576. }
  577. /*
  578. * qla_set_exlogin_mem_cfg
  579. * set extended login memory configuration
  580. * Mbx needs to be issues before init_cb is set
  581. *
  582. * Input:
  583. * ha: adapter state pointer.
  584. * buffer: buffer pointer
  585. * phys_addr: physical address of buffer
  586. * size: size of buffer
  587. * TARGET_QUEUE_LOCK must be released
  588. * ADAPTER_STATE_LOCK must be release
  589. *
  590. * Returns:
  591. * qla2x00 local funxtion status code.
  592. *
  593. * Context:
  594. * Kernel context.
  595. */
  596. #define CONFIG_XLOGINS_MEM 0x3
  597. int
  598. qla_set_exlogin_mem_cfg(scsi_qla_host_t *vha, dma_addr_t phys_addr)
  599. {
  600. int rval;
  601. mbx_cmd_t mc;
  602. mbx_cmd_t *mcp = &mc;
  603. struct qla_hw_data *ha = vha->hw;
  604. int configured_count;
  605. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111a,
  606. "Entered %s.\n", __func__);
  607. memset(mcp->mb, 0 , sizeof(mcp->mb));
  608. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  609. mcp->mb[1] = CONFIG_XLOGINS_MEM;
  610. mcp->mb[2] = MSW(phys_addr);
  611. mcp->mb[3] = LSW(phys_addr);
  612. mcp->mb[6] = MSW(MSD(phys_addr));
  613. mcp->mb[7] = LSW(MSD(phys_addr));
  614. mcp->mb[8] = MSW(ha->exlogin_size);
  615. mcp->mb[9] = LSW(ha->exlogin_size);
  616. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  617. mcp->in_mb = MBX_11|MBX_0;
  618. mcp->tov = MBX_TOV_SECONDS;
  619. mcp->flags = 0;
  620. rval = qla2x00_mailbox_command(vha, mcp);
  621. if (rval != QLA_SUCCESS) {
  622. /*EMPTY*/
  623. ql_dbg(ql_dbg_mbx, vha, 0x111b, "Failed=%x.\n", rval);
  624. } else {
  625. configured_count = mcp->mb[11];
  626. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118c,
  627. "Done %s.\n", __func__);
  628. }
  629. return rval;
  630. }
  631. /*
  632. * qla_get_exchoffld_status
  633. * Get exchange offload status
  634. * uses the memory offload control/status Mailbox
  635. *
  636. * Input:
  637. * ha: adapter state pointer.
  638. * fwopt: firmware options
  639. *
  640. * Returns:
  641. * qla2x00 local function status
  642. *
  643. * Context:
  644. * Kernel context.
  645. */
  646. #define FETCH_XCHOFFLD_STAT 0x2
  647. int
  648. qla_get_exchoffld_status(scsi_qla_host_t *vha, uint16_t *buf_sz,
  649. uint16_t *ex_logins_cnt)
  650. {
  651. int rval;
  652. mbx_cmd_t mc;
  653. mbx_cmd_t *mcp = &mc;
  654. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1019,
  655. "Entered %s\n", __func__);
  656. memset(mcp->mb, 0 , sizeof(mcp->mb));
  657. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  658. mcp->mb[1] = FETCH_XCHOFFLD_STAT;
  659. mcp->out_mb = MBX_1|MBX_0;
  660. mcp->in_mb = MBX_10|MBX_4|MBX_0;
  661. mcp->tov = MBX_TOV_SECONDS;
  662. mcp->flags = 0;
  663. rval = qla2x00_mailbox_command(vha, mcp);
  664. if (rval != QLA_SUCCESS) {
  665. ql_dbg(ql_dbg_mbx, vha, 0x1155, "Failed=%x.\n", rval);
  666. } else {
  667. *buf_sz = mcp->mb[4];
  668. *ex_logins_cnt = mcp->mb[10];
  669. ql_log(ql_log_info, vha, 0x118e,
  670. "buffer size 0x%x, exchange offload count=%d\n",
  671. mcp->mb[4], mcp->mb[10]);
  672. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1156,
  673. "Done %s.\n", __func__);
  674. }
  675. return rval;
  676. }
  677. /*
  678. * qla_set_exchoffld_mem_cfg
  679. * Set exchange offload memory configuration
  680. * Mbx needs to be issues before init_cb is set
  681. *
  682. * Input:
  683. * ha: adapter state pointer.
  684. * buffer: buffer pointer
  685. * phys_addr: physical address of buffer
  686. * size: size of buffer
  687. * TARGET_QUEUE_LOCK must be released
  688. * ADAPTER_STATE_LOCK must be release
  689. *
  690. * Returns:
  691. * qla2x00 local funxtion status code.
  692. *
  693. * Context:
  694. * Kernel context.
  695. */
  696. #define CONFIG_XCHOFFLD_MEM 0x3
  697. int
  698. qla_set_exchoffld_mem_cfg(scsi_qla_host_t *vha, dma_addr_t phys_addr)
  699. {
  700. int rval;
  701. mbx_cmd_t mc;
  702. mbx_cmd_t *mcp = &mc;
  703. struct qla_hw_data *ha = vha->hw;
  704. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1157,
  705. "Entered %s.\n", __func__);
  706. memset(mcp->mb, 0 , sizeof(mcp->mb));
  707. mcp->mb[0] = MBC_GET_MEM_OFFLOAD_CNTRL_STAT;
  708. mcp->mb[1] = CONFIG_XCHOFFLD_MEM;
  709. mcp->mb[2] = MSW(phys_addr);
  710. mcp->mb[3] = LSW(phys_addr);
  711. mcp->mb[6] = MSW(MSD(phys_addr));
  712. mcp->mb[7] = LSW(MSD(phys_addr));
  713. mcp->mb[8] = MSW(ha->exlogin_size);
  714. mcp->mb[9] = LSW(ha->exlogin_size);
  715. mcp->out_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  716. mcp->in_mb = MBX_11|MBX_0;
  717. mcp->tov = MBX_TOV_SECONDS;
  718. mcp->flags = 0;
  719. rval = qla2x00_mailbox_command(vha, mcp);
  720. if (rval != QLA_SUCCESS) {
  721. /*EMPTY*/
  722. ql_dbg(ql_dbg_mbx, vha, 0x1158, "Failed=%x.\n", rval);
  723. } else {
  724. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1192,
  725. "Done %s.\n", __func__);
  726. }
  727. return rval;
  728. }
  729. /*
  730. * qla2x00_get_fw_version
  731. * Get firmware version.
  732. *
  733. * Input:
  734. * ha: adapter state pointer.
  735. * major: pointer for major number.
  736. * minor: pointer for minor number.
  737. * subminor: pointer for subminor number.
  738. *
  739. * Returns:
  740. * qla2x00 local function return status code.
  741. *
  742. * Context:
  743. * Kernel context.
  744. */
  745. int
  746. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  747. {
  748. int rval;
  749. mbx_cmd_t mc;
  750. mbx_cmd_t *mcp = &mc;
  751. struct qla_hw_data *ha = vha->hw;
  752. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  753. "Entered %s.\n", __func__);
  754. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  755. mcp->out_mb = MBX_0;
  756. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  757. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
  758. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  759. if (IS_FWI2_CAPABLE(ha))
  760. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  761. if (IS_QLA27XX(ha))
  762. mcp->in_mb |=
  763. MBX_25|MBX_24|MBX_23|MBX_22|MBX_21|MBX_20|MBX_19|MBX_18|
  764. MBX_14|MBX_13|MBX_11|MBX_10|MBX_9|MBX_8;
  765. mcp->flags = 0;
  766. mcp->tov = MBX_TOV_SECONDS;
  767. rval = qla2x00_mailbox_command(vha, mcp);
  768. if (rval != QLA_SUCCESS)
  769. goto failed;
  770. /* Return mailbox data. */
  771. ha->fw_major_version = mcp->mb[1];
  772. ha->fw_minor_version = mcp->mb[2];
  773. ha->fw_subminor_version = mcp->mb[3];
  774. ha->fw_attributes = mcp->mb[6];
  775. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  776. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  777. else
  778. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  779. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
  780. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  781. ha->mpi_version[1] = mcp->mb[11] >> 8;
  782. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  783. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  784. ha->phy_version[0] = mcp->mb[8] & 0xff;
  785. ha->phy_version[1] = mcp->mb[9] >> 8;
  786. ha->phy_version[2] = mcp->mb[9] & 0xff;
  787. }
  788. if (IS_FWI2_CAPABLE(ha)) {
  789. ha->fw_attributes_h = mcp->mb[15];
  790. ha->fw_attributes_ext[0] = mcp->mb[16];
  791. ha->fw_attributes_ext[1] = mcp->mb[17];
  792. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  793. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  794. __func__, mcp->mb[15], mcp->mb[6]);
  795. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  796. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  797. __func__, mcp->mb[17], mcp->mb[16]);
  798. if (ha->fw_attributes_h & 0x4)
  799. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118d,
  800. "%s: Firmware supports Extended Login 0x%x\n",
  801. __func__, ha->fw_attributes_h);
  802. if (ha->fw_attributes_h & 0x8)
  803. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1191,
  804. "%s: Firmware supports Exchange Offload 0x%x\n",
  805. __func__, ha->fw_attributes_h);
  806. }
  807. if (IS_QLA27XX(ha)) {
  808. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  809. ha->mpi_version[1] = mcp->mb[11] >> 8;
  810. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  811. ha->pep_version[0] = mcp->mb[13] & 0xff;
  812. ha->pep_version[1] = mcp->mb[14] >> 8;
  813. ha->pep_version[2] = mcp->mb[14] & 0xff;
  814. ha->fw_shared_ram_start = (mcp->mb[19] << 16) | mcp->mb[18];
  815. ha->fw_shared_ram_end = (mcp->mb[21] << 16) | mcp->mb[20];
  816. ha->fw_ddr_ram_start = (mcp->mb[23] << 16) | mcp->mb[22];
  817. ha->fw_ddr_ram_end = (mcp->mb[25] << 16) | mcp->mb[24];
  818. }
  819. failed:
  820. if (rval != QLA_SUCCESS) {
  821. /*EMPTY*/
  822. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  823. } else {
  824. /*EMPTY*/
  825. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  826. "Done %s.\n", __func__);
  827. }
  828. return rval;
  829. }
  830. /*
  831. * qla2x00_get_fw_options
  832. * Set firmware options.
  833. *
  834. * Input:
  835. * ha = adapter block pointer.
  836. * fwopt = pointer for firmware options.
  837. *
  838. * Returns:
  839. * qla2x00 local function return status code.
  840. *
  841. * Context:
  842. * Kernel context.
  843. */
  844. int
  845. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  846. {
  847. int rval;
  848. mbx_cmd_t mc;
  849. mbx_cmd_t *mcp = &mc;
  850. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  851. "Entered %s.\n", __func__);
  852. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  853. mcp->out_mb = MBX_0;
  854. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  855. mcp->tov = MBX_TOV_SECONDS;
  856. mcp->flags = 0;
  857. rval = qla2x00_mailbox_command(vha, mcp);
  858. if (rval != QLA_SUCCESS) {
  859. /*EMPTY*/
  860. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  861. } else {
  862. fwopts[0] = mcp->mb[0];
  863. fwopts[1] = mcp->mb[1];
  864. fwopts[2] = mcp->mb[2];
  865. fwopts[3] = mcp->mb[3];
  866. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  867. "Done %s.\n", __func__);
  868. }
  869. return rval;
  870. }
  871. /*
  872. * qla2x00_set_fw_options
  873. * Set firmware options.
  874. *
  875. * Input:
  876. * ha = adapter block pointer.
  877. * fwopt = pointer for firmware options.
  878. *
  879. * Returns:
  880. * qla2x00 local function return status code.
  881. *
  882. * Context:
  883. * Kernel context.
  884. */
  885. int
  886. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  887. {
  888. int rval;
  889. mbx_cmd_t mc;
  890. mbx_cmd_t *mcp = &mc;
  891. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  892. "Entered %s.\n", __func__);
  893. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  894. mcp->mb[1] = fwopts[1];
  895. mcp->mb[2] = fwopts[2];
  896. mcp->mb[3] = fwopts[3];
  897. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  898. mcp->in_mb = MBX_0;
  899. if (IS_FWI2_CAPABLE(vha->hw)) {
  900. mcp->in_mb |= MBX_1;
  901. } else {
  902. mcp->mb[10] = fwopts[10];
  903. mcp->mb[11] = fwopts[11];
  904. mcp->mb[12] = 0; /* Undocumented, but used */
  905. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  906. }
  907. mcp->tov = MBX_TOV_SECONDS;
  908. mcp->flags = 0;
  909. rval = qla2x00_mailbox_command(vha, mcp);
  910. fwopts[0] = mcp->mb[0];
  911. if (rval != QLA_SUCCESS) {
  912. /*EMPTY*/
  913. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  914. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  915. } else {
  916. /*EMPTY*/
  917. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  918. "Done %s.\n", __func__);
  919. }
  920. return rval;
  921. }
  922. /*
  923. * qla2x00_mbx_reg_test
  924. * Mailbox register wrap test.
  925. *
  926. * Input:
  927. * ha = adapter block pointer.
  928. * TARGET_QUEUE_LOCK must be released.
  929. * ADAPTER_STATE_LOCK must be released.
  930. *
  931. * Returns:
  932. * qla2x00 local function return status code.
  933. *
  934. * Context:
  935. * Kernel context.
  936. */
  937. int
  938. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  939. {
  940. int rval;
  941. mbx_cmd_t mc;
  942. mbx_cmd_t *mcp = &mc;
  943. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  944. "Entered %s.\n", __func__);
  945. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  946. mcp->mb[1] = 0xAAAA;
  947. mcp->mb[2] = 0x5555;
  948. mcp->mb[3] = 0xAA55;
  949. mcp->mb[4] = 0x55AA;
  950. mcp->mb[5] = 0xA5A5;
  951. mcp->mb[6] = 0x5A5A;
  952. mcp->mb[7] = 0x2525;
  953. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  954. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  955. mcp->tov = MBX_TOV_SECONDS;
  956. mcp->flags = 0;
  957. rval = qla2x00_mailbox_command(vha, mcp);
  958. if (rval == QLA_SUCCESS) {
  959. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  960. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  961. rval = QLA_FUNCTION_FAILED;
  962. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  963. mcp->mb[7] != 0x2525)
  964. rval = QLA_FUNCTION_FAILED;
  965. }
  966. if (rval != QLA_SUCCESS) {
  967. /*EMPTY*/
  968. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  969. } else {
  970. /*EMPTY*/
  971. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  972. "Done %s.\n", __func__);
  973. }
  974. return rval;
  975. }
  976. /*
  977. * qla2x00_verify_checksum
  978. * Verify firmware checksum.
  979. *
  980. * Input:
  981. * ha = adapter block pointer.
  982. * TARGET_QUEUE_LOCK must be released.
  983. * ADAPTER_STATE_LOCK must be released.
  984. *
  985. * Returns:
  986. * qla2x00 local function return status code.
  987. *
  988. * Context:
  989. * Kernel context.
  990. */
  991. int
  992. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  993. {
  994. int rval;
  995. mbx_cmd_t mc;
  996. mbx_cmd_t *mcp = &mc;
  997. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  998. "Entered %s.\n", __func__);
  999. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  1000. mcp->out_mb = MBX_0;
  1001. mcp->in_mb = MBX_0;
  1002. if (IS_FWI2_CAPABLE(vha->hw)) {
  1003. mcp->mb[1] = MSW(risc_addr);
  1004. mcp->mb[2] = LSW(risc_addr);
  1005. mcp->out_mb |= MBX_2|MBX_1;
  1006. mcp->in_mb |= MBX_2|MBX_1;
  1007. } else {
  1008. mcp->mb[1] = LSW(risc_addr);
  1009. mcp->out_mb |= MBX_1;
  1010. mcp->in_mb |= MBX_1;
  1011. }
  1012. mcp->tov = MBX_TOV_SECONDS;
  1013. mcp->flags = 0;
  1014. rval = qla2x00_mailbox_command(vha, mcp);
  1015. if (rval != QLA_SUCCESS) {
  1016. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  1017. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  1018. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  1019. } else {
  1020. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  1021. "Done %s.\n", __func__);
  1022. }
  1023. return rval;
  1024. }
  1025. /*
  1026. * qla2x00_issue_iocb
  1027. * Issue IOCB using mailbox command
  1028. *
  1029. * Input:
  1030. * ha = adapter state pointer.
  1031. * buffer = buffer pointer.
  1032. * phys_addr = physical address of buffer.
  1033. * size = size of buffer.
  1034. * TARGET_QUEUE_LOCK must be released.
  1035. * ADAPTER_STATE_LOCK must be released.
  1036. *
  1037. * Returns:
  1038. * qla2x00 local function return status code.
  1039. *
  1040. * Context:
  1041. * Kernel context.
  1042. */
  1043. int
  1044. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  1045. dma_addr_t phys_addr, size_t size, uint32_t tov)
  1046. {
  1047. int rval;
  1048. mbx_cmd_t mc;
  1049. mbx_cmd_t *mcp = &mc;
  1050. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  1051. "Entered %s.\n", __func__);
  1052. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  1053. mcp->mb[1] = 0;
  1054. mcp->mb[2] = MSW(phys_addr);
  1055. mcp->mb[3] = LSW(phys_addr);
  1056. mcp->mb[6] = MSW(MSD(phys_addr));
  1057. mcp->mb[7] = LSW(MSD(phys_addr));
  1058. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1059. mcp->in_mb = MBX_2|MBX_0;
  1060. mcp->tov = tov;
  1061. mcp->flags = 0;
  1062. rval = qla2x00_mailbox_command(vha, mcp);
  1063. if (rval != QLA_SUCCESS) {
  1064. /*EMPTY*/
  1065. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  1066. } else {
  1067. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  1068. /* Mask reserved bits. */
  1069. sts_entry->entry_status &=
  1070. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  1071. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  1072. "Done %s.\n", __func__);
  1073. }
  1074. return rval;
  1075. }
  1076. int
  1077. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  1078. size_t size)
  1079. {
  1080. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  1081. MBX_TOV_SECONDS);
  1082. }
  1083. /*
  1084. * qla2x00_abort_command
  1085. * Abort command aborts a specified IOCB.
  1086. *
  1087. * Input:
  1088. * ha = adapter block pointer.
  1089. * sp = SB structure pointer.
  1090. *
  1091. * Returns:
  1092. * qla2x00 local function return status code.
  1093. *
  1094. * Context:
  1095. * Kernel context.
  1096. */
  1097. int
  1098. qla2x00_abort_command(srb_t *sp)
  1099. {
  1100. unsigned long flags = 0;
  1101. int rval;
  1102. uint32_t handle = 0;
  1103. mbx_cmd_t mc;
  1104. mbx_cmd_t *mcp = &mc;
  1105. fc_port_t *fcport = sp->fcport;
  1106. scsi_qla_host_t *vha = fcport->vha;
  1107. struct qla_hw_data *ha = vha->hw;
  1108. struct req_que *req;
  1109. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  1110. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  1111. "Entered %s.\n", __func__);
  1112. if (vha->flags.qpairs_available && sp->qpair)
  1113. req = sp->qpair->req;
  1114. else
  1115. req = vha->req;
  1116. spin_lock_irqsave(&ha->hardware_lock, flags);
  1117. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  1118. if (req->outstanding_cmds[handle] == sp)
  1119. break;
  1120. }
  1121. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1122. if (handle == req->num_outstanding_cmds) {
  1123. /* command not found */
  1124. return QLA_FUNCTION_FAILED;
  1125. }
  1126. mcp->mb[0] = MBC_ABORT_COMMAND;
  1127. if (HAS_EXTENDED_IDS(ha))
  1128. mcp->mb[1] = fcport->loop_id;
  1129. else
  1130. mcp->mb[1] = fcport->loop_id << 8;
  1131. mcp->mb[2] = (uint16_t)handle;
  1132. mcp->mb[3] = (uint16_t)(handle >> 16);
  1133. mcp->mb[6] = (uint16_t)cmd->device->lun;
  1134. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1135. mcp->in_mb = MBX_0;
  1136. mcp->tov = MBX_TOV_SECONDS;
  1137. mcp->flags = 0;
  1138. rval = qla2x00_mailbox_command(vha, mcp);
  1139. if (rval != QLA_SUCCESS) {
  1140. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  1141. } else {
  1142. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  1143. "Done %s.\n", __func__);
  1144. }
  1145. return rval;
  1146. }
  1147. int
  1148. qla2x00_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  1149. {
  1150. int rval, rval2;
  1151. mbx_cmd_t mc;
  1152. mbx_cmd_t *mcp = &mc;
  1153. scsi_qla_host_t *vha;
  1154. struct req_que *req;
  1155. struct rsp_que *rsp;
  1156. l = l;
  1157. vha = fcport->vha;
  1158. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  1159. "Entered %s.\n", __func__);
  1160. req = vha->hw->req_q_map[0];
  1161. rsp = req->rsp;
  1162. mcp->mb[0] = MBC_ABORT_TARGET;
  1163. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  1164. if (HAS_EXTENDED_IDS(vha->hw)) {
  1165. mcp->mb[1] = fcport->loop_id;
  1166. mcp->mb[10] = 0;
  1167. mcp->out_mb |= MBX_10;
  1168. } else {
  1169. mcp->mb[1] = fcport->loop_id << 8;
  1170. }
  1171. mcp->mb[2] = vha->hw->loop_reset_delay;
  1172. mcp->mb[9] = vha->vp_idx;
  1173. mcp->in_mb = MBX_0;
  1174. mcp->tov = MBX_TOV_SECONDS;
  1175. mcp->flags = 0;
  1176. rval = qla2x00_mailbox_command(vha, mcp);
  1177. if (rval != QLA_SUCCESS) {
  1178. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  1179. "Failed=%x.\n", rval);
  1180. }
  1181. /* Issue marker IOCB. */
  1182. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  1183. MK_SYNC_ID);
  1184. if (rval2 != QLA_SUCCESS) {
  1185. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  1186. "Failed to issue marker IOCB (%x).\n", rval2);
  1187. } else {
  1188. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  1189. "Done %s.\n", __func__);
  1190. }
  1191. return rval;
  1192. }
  1193. int
  1194. qla2x00_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  1195. {
  1196. int rval, rval2;
  1197. mbx_cmd_t mc;
  1198. mbx_cmd_t *mcp = &mc;
  1199. scsi_qla_host_t *vha;
  1200. struct req_que *req;
  1201. struct rsp_que *rsp;
  1202. vha = fcport->vha;
  1203. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  1204. "Entered %s.\n", __func__);
  1205. req = vha->hw->req_q_map[0];
  1206. rsp = req->rsp;
  1207. mcp->mb[0] = MBC_LUN_RESET;
  1208. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  1209. if (HAS_EXTENDED_IDS(vha->hw))
  1210. mcp->mb[1] = fcport->loop_id;
  1211. else
  1212. mcp->mb[1] = fcport->loop_id << 8;
  1213. mcp->mb[2] = (u32)l;
  1214. mcp->mb[3] = 0;
  1215. mcp->mb[9] = vha->vp_idx;
  1216. mcp->in_mb = MBX_0;
  1217. mcp->tov = MBX_TOV_SECONDS;
  1218. mcp->flags = 0;
  1219. rval = qla2x00_mailbox_command(vha, mcp);
  1220. if (rval != QLA_SUCCESS) {
  1221. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  1222. }
  1223. /* Issue marker IOCB. */
  1224. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  1225. MK_SYNC_ID_LUN);
  1226. if (rval2 != QLA_SUCCESS) {
  1227. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  1228. "Failed to issue marker IOCB (%x).\n", rval2);
  1229. } else {
  1230. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  1231. "Done %s.\n", __func__);
  1232. }
  1233. return rval;
  1234. }
  1235. /*
  1236. * qla2x00_get_adapter_id
  1237. * Get adapter ID and topology.
  1238. *
  1239. * Input:
  1240. * ha = adapter block pointer.
  1241. * id = pointer for loop ID.
  1242. * al_pa = pointer for AL_PA.
  1243. * area = pointer for area.
  1244. * domain = pointer for domain.
  1245. * top = pointer for topology.
  1246. * TARGET_QUEUE_LOCK must be released.
  1247. * ADAPTER_STATE_LOCK must be released.
  1248. *
  1249. * Returns:
  1250. * qla2x00 local function return status code.
  1251. *
  1252. * Context:
  1253. * Kernel context.
  1254. */
  1255. int
  1256. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  1257. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  1258. {
  1259. int rval;
  1260. mbx_cmd_t mc;
  1261. mbx_cmd_t *mcp = &mc;
  1262. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  1263. "Entered %s.\n", __func__);
  1264. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  1265. mcp->mb[9] = vha->vp_idx;
  1266. mcp->out_mb = MBX_9|MBX_0;
  1267. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1268. if (IS_CNA_CAPABLE(vha->hw))
  1269. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  1270. if (IS_FWI2_CAPABLE(vha->hw))
  1271. mcp->in_mb |= MBX_19|MBX_18|MBX_17|MBX_16;
  1272. if (IS_QLA27XX(vha->hw))
  1273. mcp->in_mb |= MBX_15;
  1274. mcp->tov = MBX_TOV_SECONDS;
  1275. mcp->flags = 0;
  1276. rval = qla2x00_mailbox_command(vha, mcp);
  1277. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  1278. rval = QLA_COMMAND_ERROR;
  1279. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  1280. rval = QLA_INVALID_COMMAND;
  1281. /* Return data. */
  1282. *id = mcp->mb[1];
  1283. *al_pa = LSB(mcp->mb[2]);
  1284. *area = MSB(mcp->mb[2]);
  1285. *domain = LSB(mcp->mb[3]);
  1286. *top = mcp->mb[6];
  1287. *sw_cap = mcp->mb[7];
  1288. if (rval != QLA_SUCCESS) {
  1289. /*EMPTY*/
  1290. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  1291. } else {
  1292. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  1293. "Done %s.\n", __func__);
  1294. if (IS_CNA_CAPABLE(vha->hw)) {
  1295. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  1296. vha->fcoe_fcf_idx = mcp->mb[10];
  1297. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  1298. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  1299. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  1300. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  1301. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  1302. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  1303. }
  1304. /* If FA-WWN supported */
  1305. if (IS_FAWWN_CAPABLE(vha->hw)) {
  1306. if (mcp->mb[7] & BIT_14) {
  1307. vha->port_name[0] = MSB(mcp->mb[16]);
  1308. vha->port_name[1] = LSB(mcp->mb[16]);
  1309. vha->port_name[2] = MSB(mcp->mb[17]);
  1310. vha->port_name[3] = LSB(mcp->mb[17]);
  1311. vha->port_name[4] = MSB(mcp->mb[18]);
  1312. vha->port_name[5] = LSB(mcp->mb[18]);
  1313. vha->port_name[6] = MSB(mcp->mb[19]);
  1314. vha->port_name[7] = LSB(mcp->mb[19]);
  1315. fc_host_port_name(vha->host) =
  1316. wwn_to_u64(vha->port_name);
  1317. ql_dbg(ql_dbg_mbx, vha, 0x10ca,
  1318. "FA-WWN acquired %016llx\n",
  1319. wwn_to_u64(vha->port_name));
  1320. }
  1321. }
  1322. if (IS_QLA27XX(vha->hw))
  1323. vha->bbcr = mcp->mb[15];
  1324. }
  1325. return rval;
  1326. }
  1327. /*
  1328. * qla2x00_get_retry_cnt
  1329. * Get current firmware login retry count and delay.
  1330. *
  1331. * Input:
  1332. * ha = adapter block pointer.
  1333. * retry_cnt = pointer to login retry count.
  1334. * tov = pointer to login timeout value.
  1335. *
  1336. * Returns:
  1337. * qla2x00 local function return status code.
  1338. *
  1339. * Context:
  1340. * Kernel context.
  1341. */
  1342. int
  1343. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1344. uint16_t *r_a_tov)
  1345. {
  1346. int rval;
  1347. uint16_t ratov;
  1348. mbx_cmd_t mc;
  1349. mbx_cmd_t *mcp = &mc;
  1350. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1351. "Entered %s.\n", __func__);
  1352. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1353. mcp->out_mb = MBX_0;
  1354. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1355. mcp->tov = MBX_TOV_SECONDS;
  1356. mcp->flags = 0;
  1357. rval = qla2x00_mailbox_command(vha, mcp);
  1358. if (rval != QLA_SUCCESS) {
  1359. /*EMPTY*/
  1360. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1361. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1362. } else {
  1363. /* Convert returned data and check our values. */
  1364. *r_a_tov = mcp->mb[3] / 2;
  1365. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1366. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1367. /* Update to the larger values */
  1368. *retry_cnt = (uint8_t)mcp->mb[1];
  1369. *tov = ratov;
  1370. }
  1371. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1372. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1373. }
  1374. return rval;
  1375. }
  1376. /*
  1377. * qla2x00_init_firmware
  1378. * Initialize adapter firmware.
  1379. *
  1380. * Input:
  1381. * ha = adapter block pointer.
  1382. * dptr = Initialization control block pointer.
  1383. * size = size of initialization control block.
  1384. * TARGET_QUEUE_LOCK must be released.
  1385. * ADAPTER_STATE_LOCK must be released.
  1386. *
  1387. * Returns:
  1388. * qla2x00 local function return status code.
  1389. *
  1390. * Context:
  1391. * Kernel context.
  1392. */
  1393. int
  1394. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1395. {
  1396. int rval;
  1397. mbx_cmd_t mc;
  1398. mbx_cmd_t *mcp = &mc;
  1399. struct qla_hw_data *ha = vha->hw;
  1400. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1401. "Entered %s.\n", __func__);
  1402. if (IS_P3P_TYPE(ha) && ql2xdbwr)
  1403. qla82xx_wr_32(ha, (uintptr_t __force)ha->nxdb_wr_ptr,
  1404. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1405. if (ha->flags.npiv_supported)
  1406. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1407. else
  1408. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1409. mcp->mb[1] = 0;
  1410. mcp->mb[2] = MSW(ha->init_cb_dma);
  1411. mcp->mb[3] = LSW(ha->init_cb_dma);
  1412. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1413. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1414. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1415. if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
  1416. mcp->mb[1] = BIT_0;
  1417. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1418. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1419. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1420. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1421. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1422. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1423. }
  1424. /* 1 and 2 should normally be captured. */
  1425. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1426. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  1427. /* mb3 is additional info about the installed SFP. */
  1428. mcp->in_mb |= MBX_3;
  1429. mcp->buf_size = size;
  1430. mcp->flags = MBX_DMA_OUT;
  1431. mcp->tov = MBX_TOV_SECONDS;
  1432. rval = qla2x00_mailbox_command(vha, mcp);
  1433. if (rval != QLA_SUCCESS) {
  1434. /*EMPTY*/
  1435. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1436. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1437. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1438. } else {
  1439. /*EMPTY*/
  1440. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1441. "Done %s.\n", __func__);
  1442. }
  1443. return rval;
  1444. }
  1445. /*
  1446. * qla2x00_get_node_name_list
  1447. * Issue get node name list mailbox command, kmalloc()
  1448. * and return the resulting list. Caller must kfree() it!
  1449. *
  1450. * Input:
  1451. * ha = adapter state pointer.
  1452. * out_data = resulting list
  1453. * out_len = length of the resulting list
  1454. *
  1455. * Returns:
  1456. * qla2x00 local function return status code.
  1457. *
  1458. * Context:
  1459. * Kernel context.
  1460. */
  1461. int
  1462. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1463. {
  1464. struct qla_hw_data *ha = vha->hw;
  1465. struct qla_port_24xx_data *list = NULL;
  1466. void *pmap;
  1467. mbx_cmd_t mc;
  1468. dma_addr_t pmap_dma;
  1469. ulong dma_size;
  1470. int rval, left;
  1471. left = 1;
  1472. while (left > 0) {
  1473. dma_size = left * sizeof(*list);
  1474. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1475. &pmap_dma, GFP_KERNEL);
  1476. if (!pmap) {
  1477. ql_log(ql_log_warn, vha, 0x113f,
  1478. "%s(%ld): DMA Alloc failed of %ld\n",
  1479. __func__, vha->host_no, dma_size);
  1480. rval = QLA_MEMORY_ALLOC_FAILED;
  1481. goto out;
  1482. }
  1483. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1484. mc.mb[1] = BIT_1 | BIT_3;
  1485. mc.mb[2] = MSW(pmap_dma);
  1486. mc.mb[3] = LSW(pmap_dma);
  1487. mc.mb[6] = MSW(MSD(pmap_dma));
  1488. mc.mb[7] = LSW(MSD(pmap_dma));
  1489. mc.mb[8] = dma_size;
  1490. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1491. mc.in_mb = MBX_0|MBX_1;
  1492. mc.tov = 30;
  1493. mc.flags = MBX_DMA_IN;
  1494. rval = qla2x00_mailbox_command(vha, &mc);
  1495. if (rval != QLA_SUCCESS) {
  1496. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1497. (mc.mb[1] == 0xA)) {
  1498. left += le16_to_cpu(mc.mb[2]) /
  1499. sizeof(struct qla_port_24xx_data);
  1500. goto restart;
  1501. }
  1502. goto out_free;
  1503. }
  1504. left = 0;
  1505. list = kmemdup(pmap, dma_size, GFP_KERNEL);
  1506. if (!list) {
  1507. ql_log(ql_log_warn, vha, 0x1140,
  1508. "%s(%ld): failed to allocate node names list "
  1509. "structure.\n", __func__, vha->host_no);
  1510. rval = QLA_MEMORY_ALLOC_FAILED;
  1511. goto out_free;
  1512. }
  1513. restart:
  1514. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1515. }
  1516. *out_data = list;
  1517. *out_len = dma_size;
  1518. out:
  1519. return rval;
  1520. out_free:
  1521. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1522. return rval;
  1523. }
  1524. /*
  1525. * qla2x00_get_port_database
  1526. * Issue normal/enhanced get port database mailbox command
  1527. * and copy device name as necessary.
  1528. *
  1529. * Input:
  1530. * ha = adapter state pointer.
  1531. * dev = structure pointer.
  1532. * opt = enhanced cmd option byte.
  1533. *
  1534. * Returns:
  1535. * qla2x00 local function return status code.
  1536. *
  1537. * Context:
  1538. * Kernel context.
  1539. */
  1540. int
  1541. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1542. {
  1543. int rval;
  1544. mbx_cmd_t mc;
  1545. mbx_cmd_t *mcp = &mc;
  1546. port_database_t *pd;
  1547. struct port_database_24xx *pd24;
  1548. dma_addr_t pd_dma;
  1549. struct qla_hw_data *ha = vha->hw;
  1550. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1551. "Entered %s.\n", __func__);
  1552. pd24 = NULL;
  1553. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1554. if (pd == NULL) {
  1555. ql_log(ql_log_warn, vha, 0x1050,
  1556. "Failed to allocate port database structure.\n");
  1557. return QLA_MEMORY_ALLOC_FAILED;
  1558. }
  1559. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1560. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1561. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1562. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1563. mcp->mb[2] = MSW(pd_dma);
  1564. mcp->mb[3] = LSW(pd_dma);
  1565. mcp->mb[6] = MSW(MSD(pd_dma));
  1566. mcp->mb[7] = LSW(MSD(pd_dma));
  1567. mcp->mb[9] = vha->vp_idx;
  1568. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1569. mcp->in_mb = MBX_0;
  1570. if (IS_FWI2_CAPABLE(ha)) {
  1571. mcp->mb[1] = fcport->loop_id;
  1572. mcp->mb[10] = opt;
  1573. mcp->out_mb |= MBX_10|MBX_1;
  1574. mcp->in_mb |= MBX_1;
  1575. } else if (HAS_EXTENDED_IDS(ha)) {
  1576. mcp->mb[1] = fcport->loop_id;
  1577. mcp->mb[10] = opt;
  1578. mcp->out_mb |= MBX_10|MBX_1;
  1579. } else {
  1580. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1581. mcp->out_mb |= MBX_1;
  1582. }
  1583. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1584. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1585. mcp->flags = MBX_DMA_IN;
  1586. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1587. rval = qla2x00_mailbox_command(vha, mcp);
  1588. if (rval != QLA_SUCCESS)
  1589. goto gpd_error_out;
  1590. if (IS_FWI2_CAPABLE(ha)) {
  1591. uint64_t zero = 0;
  1592. pd24 = (struct port_database_24xx *) pd;
  1593. /* Check for logged in state. */
  1594. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1595. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1596. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1597. "Unable to verify login-state (%x/%x) for "
  1598. "loop_id %x.\n", pd24->current_login_state,
  1599. pd24->last_login_state, fcport->loop_id);
  1600. rval = QLA_FUNCTION_FAILED;
  1601. goto gpd_error_out;
  1602. }
  1603. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1604. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1605. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1606. /* We lost the device mid way. */
  1607. rval = QLA_NOT_LOGGED_IN;
  1608. goto gpd_error_out;
  1609. }
  1610. /* Names are little-endian. */
  1611. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1612. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1613. /* Get port_id of device. */
  1614. fcport->d_id.b.domain = pd24->port_id[0];
  1615. fcport->d_id.b.area = pd24->port_id[1];
  1616. fcport->d_id.b.al_pa = pd24->port_id[2];
  1617. fcport->d_id.b.rsvd_1 = 0;
  1618. /* If not target must be initiator or unknown type. */
  1619. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1620. fcport->port_type = FCT_INITIATOR;
  1621. else
  1622. fcport->port_type = FCT_TARGET;
  1623. /* Passback COS information. */
  1624. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1625. FC_COS_CLASS2 : FC_COS_CLASS3;
  1626. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1627. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1628. } else {
  1629. uint64_t zero = 0;
  1630. /* Check for logged in state. */
  1631. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1632. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1633. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1634. "Unable to verify login-state (%x/%x) - "
  1635. "portid=%02x%02x%02x.\n", pd->master_state,
  1636. pd->slave_state, fcport->d_id.b.domain,
  1637. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1638. rval = QLA_FUNCTION_FAILED;
  1639. goto gpd_error_out;
  1640. }
  1641. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1642. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1643. memcmp(fcport->port_name, pd->port_name, 8))) {
  1644. /* We lost the device mid way. */
  1645. rval = QLA_NOT_LOGGED_IN;
  1646. goto gpd_error_out;
  1647. }
  1648. /* Names are little-endian. */
  1649. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1650. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1651. /* Get port_id of device. */
  1652. fcport->d_id.b.domain = pd->port_id[0];
  1653. fcport->d_id.b.area = pd->port_id[3];
  1654. fcport->d_id.b.al_pa = pd->port_id[2];
  1655. fcport->d_id.b.rsvd_1 = 0;
  1656. /* If not target must be initiator or unknown type. */
  1657. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1658. fcport->port_type = FCT_INITIATOR;
  1659. else
  1660. fcport->port_type = FCT_TARGET;
  1661. /* Passback COS information. */
  1662. fcport->supported_classes = (pd->options & BIT_4) ?
  1663. FC_COS_CLASS2: FC_COS_CLASS3;
  1664. }
  1665. gpd_error_out:
  1666. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1667. if (rval != QLA_SUCCESS) {
  1668. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1669. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1670. mcp->mb[0], mcp->mb[1]);
  1671. } else {
  1672. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1673. "Done %s.\n", __func__);
  1674. }
  1675. return rval;
  1676. }
  1677. /*
  1678. * qla2x00_get_firmware_state
  1679. * Get adapter firmware state.
  1680. *
  1681. * Input:
  1682. * ha = adapter block pointer.
  1683. * dptr = pointer for firmware state.
  1684. * TARGET_QUEUE_LOCK must be released.
  1685. * ADAPTER_STATE_LOCK must be released.
  1686. *
  1687. * Returns:
  1688. * qla2x00 local function return status code.
  1689. *
  1690. * Context:
  1691. * Kernel context.
  1692. */
  1693. int
  1694. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1695. {
  1696. int rval;
  1697. mbx_cmd_t mc;
  1698. mbx_cmd_t *mcp = &mc;
  1699. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1700. "Entered %s.\n", __func__);
  1701. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1702. mcp->out_mb = MBX_0;
  1703. if (IS_FWI2_CAPABLE(vha->hw))
  1704. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1705. else
  1706. mcp->in_mb = MBX_1|MBX_0;
  1707. mcp->tov = MBX_TOV_SECONDS;
  1708. mcp->flags = 0;
  1709. rval = qla2x00_mailbox_command(vha, mcp);
  1710. /* Return firmware states. */
  1711. states[0] = mcp->mb[1];
  1712. if (IS_FWI2_CAPABLE(vha->hw)) {
  1713. states[1] = mcp->mb[2];
  1714. states[2] = mcp->mb[3]; /* SFP info */
  1715. states[3] = mcp->mb[4];
  1716. states[4] = mcp->mb[5];
  1717. states[5] = mcp->mb[6]; /* DPORT status */
  1718. }
  1719. if (rval != QLA_SUCCESS) {
  1720. /*EMPTY*/
  1721. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1722. } else {
  1723. /*EMPTY*/
  1724. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1725. "Done %s.\n", __func__);
  1726. }
  1727. return rval;
  1728. }
  1729. /*
  1730. * qla2x00_get_port_name
  1731. * Issue get port name mailbox command.
  1732. * Returned name is in big endian format.
  1733. *
  1734. * Input:
  1735. * ha = adapter block pointer.
  1736. * loop_id = loop ID of device.
  1737. * name = pointer for name.
  1738. * TARGET_QUEUE_LOCK must be released.
  1739. * ADAPTER_STATE_LOCK must be released.
  1740. *
  1741. * Returns:
  1742. * qla2x00 local function return status code.
  1743. *
  1744. * Context:
  1745. * Kernel context.
  1746. */
  1747. int
  1748. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1749. uint8_t opt)
  1750. {
  1751. int rval;
  1752. mbx_cmd_t mc;
  1753. mbx_cmd_t *mcp = &mc;
  1754. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1755. "Entered %s.\n", __func__);
  1756. mcp->mb[0] = MBC_GET_PORT_NAME;
  1757. mcp->mb[9] = vha->vp_idx;
  1758. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1759. if (HAS_EXTENDED_IDS(vha->hw)) {
  1760. mcp->mb[1] = loop_id;
  1761. mcp->mb[10] = opt;
  1762. mcp->out_mb |= MBX_10;
  1763. } else {
  1764. mcp->mb[1] = loop_id << 8 | opt;
  1765. }
  1766. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1767. mcp->tov = MBX_TOV_SECONDS;
  1768. mcp->flags = 0;
  1769. rval = qla2x00_mailbox_command(vha, mcp);
  1770. if (rval != QLA_SUCCESS) {
  1771. /*EMPTY*/
  1772. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1773. } else {
  1774. if (name != NULL) {
  1775. /* This function returns name in big endian. */
  1776. name[0] = MSB(mcp->mb[2]);
  1777. name[1] = LSB(mcp->mb[2]);
  1778. name[2] = MSB(mcp->mb[3]);
  1779. name[3] = LSB(mcp->mb[3]);
  1780. name[4] = MSB(mcp->mb[6]);
  1781. name[5] = LSB(mcp->mb[6]);
  1782. name[6] = MSB(mcp->mb[7]);
  1783. name[7] = LSB(mcp->mb[7]);
  1784. }
  1785. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1786. "Done %s.\n", __func__);
  1787. }
  1788. return rval;
  1789. }
  1790. /*
  1791. * qla24xx_link_initialization
  1792. * Issue link initialization mailbox command.
  1793. *
  1794. * Input:
  1795. * ha = adapter block pointer.
  1796. * TARGET_QUEUE_LOCK must be released.
  1797. * ADAPTER_STATE_LOCK must be released.
  1798. *
  1799. * Returns:
  1800. * qla2x00 local function return status code.
  1801. *
  1802. * Context:
  1803. * Kernel context.
  1804. */
  1805. int
  1806. qla24xx_link_initialize(scsi_qla_host_t *vha)
  1807. {
  1808. int rval;
  1809. mbx_cmd_t mc;
  1810. mbx_cmd_t *mcp = &mc;
  1811. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
  1812. "Entered %s.\n", __func__);
  1813. if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
  1814. return QLA_FUNCTION_FAILED;
  1815. mcp->mb[0] = MBC_LINK_INITIALIZATION;
  1816. mcp->mb[1] = BIT_4;
  1817. if (vha->hw->operating_mode == LOOP)
  1818. mcp->mb[1] |= BIT_6;
  1819. else
  1820. mcp->mb[1] |= BIT_5;
  1821. mcp->mb[2] = 0;
  1822. mcp->mb[3] = 0;
  1823. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1824. mcp->in_mb = MBX_0;
  1825. mcp->tov = MBX_TOV_SECONDS;
  1826. mcp->flags = 0;
  1827. rval = qla2x00_mailbox_command(vha, mcp);
  1828. if (rval != QLA_SUCCESS) {
  1829. ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
  1830. } else {
  1831. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
  1832. "Done %s.\n", __func__);
  1833. }
  1834. return rval;
  1835. }
  1836. /*
  1837. * qla2x00_lip_reset
  1838. * Issue LIP reset mailbox command.
  1839. *
  1840. * Input:
  1841. * ha = adapter block pointer.
  1842. * TARGET_QUEUE_LOCK must be released.
  1843. * ADAPTER_STATE_LOCK must be released.
  1844. *
  1845. * Returns:
  1846. * qla2x00 local function return status code.
  1847. *
  1848. * Context:
  1849. * Kernel context.
  1850. */
  1851. int
  1852. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1853. {
  1854. int rval;
  1855. mbx_cmd_t mc;
  1856. mbx_cmd_t *mcp = &mc;
  1857. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1858. "Entered %s.\n", __func__);
  1859. if (IS_CNA_CAPABLE(vha->hw)) {
  1860. /* Logout across all FCFs. */
  1861. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1862. mcp->mb[1] = BIT_1;
  1863. mcp->mb[2] = 0;
  1864. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1865. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1866. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1867. mcp->mb[1] = BIT_6;
  1868. mcp->mb[2] = 0;
  1869. mcp->mb[3] = vha->hw->loop_reset_delay;
  1870. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1871. } else {
  1872. mcp->mb[0] = MBC_LIP_RESET;
  1873. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1874. if (HAS_EXTENDED_IDS(vha->hw)) {
  1875. mcp->mb[1] = 0x00ff;
  1876. mcp->mb[10] = 0;
  1877. mcp->out_mb |= MBX_10;
  1878. } else {
  1879. mcp->mb[1] = 0xff00;
  1880. }
  1881. mcp->mb[2] = vha->hw->loop_reset_delay;
  1882. mcp->mb[3] = 0;
  1883. }
  1884. mcp->in_mb = MBX_0;
  1885. mcp->tov = MBX_TOV_SECONDS;
  1886. mcp->flags = 0;
  1887. rval = qla2x00_mailbox_command(vha, mcp);
  1888. if (rval != QLA_SUCCESS) {
  1889. /*EMPTY*/
  1890. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1891. } else {
  1892. /*EMPTY*/
  1893. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1894. "Done %s.\n", __func__);
  1895. }
  1896. return rval;
  1897. }
  1898. /*
  1899. * qla2x00_send_sns
  1900. * Send SNS command.
  1901. *
  1902. * Input:
  1903. * ha = adapter block pointer.
  1904. * sns = pointer for command.
  1905. * cmd_size = command size.
  1906. * buf_size = response/command size.
  1907. * TARGET_QUEUE_LOCK must be released.
  1908. * ADAPTER_STATE_LOCK must be released.
  1909. *
  1910. * Returns:
  1911. * qla2x00 local function return status code.
  1912. *
  1913. * Context:
  1914. * Kernel context.
  1915. */
  1916. int
  1917. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1918. uint16_t cmd_size, size_t buf_size)
  1919. {
  1920. int rval;
  1921. mbx_cmd_t mc;
  1922. mbx_cmd_t *mcp = &mc;
  1923. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1924. "Entered %s.\n", __func__);
  1925. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1926. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1927. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1928. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1929. mcp->mb[1] = cmd_size;
  1930. mcp->mb[2] = MSW(sns_phys_address);
  1931. mcp->mb[3] = LSW(sns_phys_address);
  1932. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1933. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1934. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1935. mcp->in_mb = MBX_0|MBX_1;
  1936. mcp->buf_size = buf_size;
  1937. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1938. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1939. rval = qla2x00_mailbox_command(vha, mcp);
  1940. if (rval != QLA_SUCCESS) {
  1941. /*EMPTY*/
  1942. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1943. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1944. rval, mcp->mb[0], mcp->mb[1]);
  1945. } else {
  1946. /*EMPTY*/
  1947. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1948. "Done %s.\n", __func__);
  1949. }
  1950. return rval;
  1951. }
  1952. int
  1953. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1954. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1955. {
  1956. int rval;
  1957. struct logio_entry_24xx *lg;
  1958. dma_addr_t lg_dma;
  1959. uint32_t iop[2];
  1960. struct qla_hw_data *ha = vha->hw;
  1961. struct req_que *req;
  1962. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1963. "Entered %s.\n", __func__);
  1964. if (vha->vp_idx && vha->qpair)
  1965. req = vha->qpair->req;
  1966. else
  1967. req = ha->req_q_map[0];
  1968. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1969. if (lg == NULL) {
  1970. ql_log(ql_log_warn, vha, 0x1062,
  1971. "Failed to allocate login IOCB.\n");
  1972. return QLA_MEMORY_ALLOC_FAILED;
  1973. }
  1974. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1975. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1976. lg->entry_count = 1;
  1977. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1978. lg->nport_handle = cpu_to_le16(loop_id);
  1979. lg->control_flags = cpu_to_le16(LCF_COMMAND_PLOGI);
  1980. if (opt & BIT_0)
  1981. lg->control_flags |= cpu_to_le16(LCF_COND_PLOGI);
  1982. if (opt & BIT_1)
  1983. lg->control_flags |= cpu_to_le16(LCF_SKIP_PRLI);
  1984. lg->port_id[0] = al_pa;
  1985. lg->port_id[1] = area;
  1986. lg->port_id[2] = domain;
  1987. lg->vp_index = vha->vp_idx;
  1988. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1989. (ha->r_a_tov / 10 * 2) + 2);
  1990. if (rval != QLA_SUCCESS) {
  1991. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1992. "Failed to issue login IOCB (%x).\n", rval);
  1993. } else if (lg->entry_status != 0) {
  1994. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1995. "Failed to complete IOCB -- error status (%x).\n",
  1996. lg->entry_status);
  1997. rval = QLA_FUNCTION_FAILED;
  1998. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  1999. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  2000. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  2001. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  2002. "Failed to complete IOCB -- completion status (%x) "
  2003. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  2004. iop[0], iop[1]);
  2005. switch (iop[0]) {
  2006. case LSC_SCODE_PORTID_USED:
  2007. mb[0] = MBS_PORT_ID_USED;
  2008. mb[1] = LSW(iop[1]);
  2009. break;
  2010. case LSC_SCODE_NPORT_USED:
  2011. mb[0] = MBS_LOOP_ID_USED;
  2012. break;
  2013. case LSC_SCODE_NOLINK:
  2014. case LSC_SCODE_NOIOCB:
  2015. case LSC_SCODE_NOXCB:
  2016. case LSC_SCODE_CMD_FAILED:
  2017. case LSC_SCODE_NOFABRIC:
  2018. case LSC_SCODE_FW_NOT_READY:
  2019. case LSC_SCODE_NOT_LOGGED_IN:
  2020. case LSC_SCODE_NOPCB:
  2021. case LSC_SCODE_ELS_REJECT:
  2022. case LSC_SCODE_CMD_PARAM_ERR:
  2023. case LSC_SCODE_NONPORT:
  2024. case LSC_SCODE_LOGGED_IN:
  2025. case LSC_SCODE_NOFLOGI_ACC:
  2026. default:
  2027. mb[0] = MBS_COMMAND_ERROR;
  2028. break;
  2029. }
  2030. } else {
  2031. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  2032. "Done %s.\n", __func__);
  2033. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  2034. mb[0] = MBS_COMMAND_COMPLETE;
  2035. mb[1] = 0;
  2036. if (iop[0] & BIT_4) {
  2037. if (iop[0] & BIT_8)
  2038. mb[1] |= BIT_1;
  2039. } else
  2040. mb[1] = BIT_0;
  2041. /* Passback COS information. */
  2042. mb[10] = 0;
  2043. if (lg->io_parameter[7] || lg->io_parameter[8])
  2044. mb[10] |= BIT_0; /* Class 2. */
  2045. if (lg->io_parameter[9] || lg->io_parameter[10])
  2046. mb[10] |= BIT_1; /* Class 3. */
  2047. if (lg->io_parameter[0] & cpu_to_le32(BIT_7))
  2048. mb[10] |= BIT_7; /* Confirmed Completion
  2049. * Allowed
  2050. */
  2051. }
  2052. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2053. return rval;
  2054. }
  2055. /*
  2056. * qla2x00_login_fabric
  2057. * Issue login fabric port mailbox command.
  2058. *
  2059. * Input:
  2060. * ha = adapter block pointer.
  2061. * loop_id = device loop ID.
  2062. * domain = device domain.
  2063. * area = device area.
  2064. * al_pa = device AL_PA.
  2065. * status = pointer for return status.
  2066. * opt = command options.
  2067. * TARGET_QUEUE_LOCK must be released.
  2068. * ADAPTER_STATE_LOCK must be released.
  2069. *
  2070. * Returns:
  2071. * qla2x00 local function return status code.
  2072. *
  2073. * Context:
  2074. * Kernel context.
  2075. */
  2076. int
  2077. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2078. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  2079. {
  2080. int rval;
  2081. mbx_cmd_t mc;
  2082. mbx_cmd_t *mcp = &mc;
  2083. struct qla_hw_data *ha = vha->hw;
  2084. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  2085. "Entered %s.\n", __func__);
  2086. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  2087. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2088. if (HAS_EXTENDED_IDS(ha)) {
  2089. mcp->mb[1] = loop_id;
  2090. mcp->mb[10] = opt;
  2091. mcp->out_mb |= MBX_10;
  2092. } else {
  2093. mcp->mb[1] = (loop_id << 8) | opt;
  2094. }
  2095. mcp->mb[2] = domain;
  2096. mcp->mb[3] = area << 8 | al_pa;
  2097. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  2098. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2099. mcp->flags = 0;
  2100. rval = qla2x00_mailbox_command(vha, mcp);
  2101. /* Return mailbox statuses. */
  2102. if (mb != NULL) {
  2103. mb[0] = mcp->mb[0];
  2104. mb[1] = mcp->mb[1];
  2105. mb[2] = mcp->mb[2];
  2106. mb[6] = mcp->mb[6];
  2107. mb[7] = mcp->mb[7];
  2108. /* COS retrieved from Get-Port-Database mailbox command. */
  2109. mb[10] = 0;
  2110. }
  2111. if (rval != QLA_SUCCESS) {
  2112. /* RLU tmp code: need to change main mailbox_command function to
  2113. * return ok even when the mailbox completion value is not
  2114. * SUCCESS. The caller needs to be responsible to interpret
  2115. * the return values of this mailbox command if we're not
  2116. * to change too much of the existing code.
  2117. */
  2118. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  2119. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  2120. mcp->mb[0] == 0x4006)
  2121. rval = QLA_SUCCESS;
  2122. /*EMPTY*/
  2123. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  2124. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  2125. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  2126. } else {
  2127. /*EMPTY*/
  2128. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  2129. "Done %s.\n", __func__);
  2130. }
  2131. return rval;
  2132. }
  2133. /*
  2134. * qla2x00_login_local_device
  2135. * Issue login loop port mailbox command.
  2136. *
  2137. * Input:
  2138. * ha = adapter block pointer.
  2139. * loop_id = device loop ID.
  2140. * opt = command options.
  2141. *
  2142. * Returns:
  2143. * Return status code.
  2144. *
  2145. * Context:
  2146. * Kernel context.
  2147. *
  2148. */
  2149. int
  2150. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  2151. uint16_t *mb_ret, uint8_t opt)
  2152. {
  2153. int rval;
  2154. mbx_cmd_t mc;
  2155. mbx_cmd_t *mcp = &mc;
  2156. struct qla_hw_data *ha = vha->hw;
  2157. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  2158. "Entered %s.\n", __func__);
  2159. if (IS_FWI2_CAPABLE(ha))
  2160. return qla24xx_login_fabric(vha, fcport->loop_id,
  2161. fcport->d_id.b.domain, fcport->d_id.b.area,
  2162. fcport->d_id.b.al_pa, mb_ret, opt);
  2163. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  2164. if (HAS_EXTENDED_IDS(ha))
  2165. mcp->mb[1] = fcport->loop_id;
  2166. else
  2167. mcp->mb[1] = fcport->loop_id << 8;
  2168. mcp->mb[2] = opt;
  2169. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2170. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  2171. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2172. mcp->flags = 0;
  2173. rval = qla2x00_mailbox_command(vha, mcp);
  2174. /* Return mailbox statuses. */
  2175. if (mb_ret != NULL) {
  2176. mb_ret[0] = mcp->mb[0];
  2177. mb_ret[1] = mcp->mb[1];
  2178. mb_ret[6] = mcp->mb[6];
  2179. mb_ret[7] = mcp->mb[7];
  2180. }
  2181. if (rval != QLA_SUCCESS) {
  2182. /* AV tmp code: need to change main mailbox_command function to
  2183. * return ok even when the mailbox completion value is not
  2184. * SUCCESS. The caller needs to be responsible to interpret
  2185. * the return values of this mailbox command if we're not
  2186. * to change too much of the existing code.
  2187. */
  2188. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  2189. rval = QLA_SUCCESS;
  2190. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  2191. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  2192. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  2193. } else {
  2194. /*EMPTY*/
  2195. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  2196. "Done %s.\n", __func__);
  2197. }
  2198. return (rval);
  2199. }
  2200. int
  2201. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2202. uint8_t area, uint8_t al_pa)
  2203. {
  2204. int rval;
  2205. struct logio_entry_24xx *lg;
  2206. dma_addr_t lg_dma;
  2207. struct qla_hw_data *ha = vha->hw;
  2208. struct req_que *req;
  2209. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  2210. "Entered %s.\n", __func__);
  2211. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  2212. if (lg == NULL) {
  2213. ql_log(ql_log_warn, vha, 0x106e,
  2214. "Failed to allocate logout IOCB.\n");
  2215. return QLA_MEMORY_ALLOC_FAILED;
  2216. }
  2217. memset(lg, 0, sizeof(struct logio_entry_24xx));
  2218. req = vha->req;
  2219. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  2220. lg->entry_count = 1;
  2221. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  2222. lg->nport_handle = cpu_to_le16(loop_id);
  2223. lg->control_flags =
  2224. cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  2225. LCF_FREE_NPORT);
  2226. lg->port_id[0] = al_pa;
  2227. lg->port_id[1] = area;
  2228. lg->port_id[2] = domain;
  2229. lg->vp_index = vha->vp_idx;
  2230. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  2231. (ha->r_a_tov / 10 * 2) + 2);
  2232. if (rval != QLA_SUCCESS) {
  2233. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  2234. "Failed to issue logout IOCB (%x).\n", rval);
  2235. } else if (lg->entry_status != 0) {
  2236. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  2237. "Failed to complete IOCB -- error status (%x).\n",
  2238. lg->entry_status);
  2239. rval = QLA_FUNCTION_FAILED;
  2240. } else if (lg->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2241. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  2242. "Failed to complete IOCB -- completion status (%x) "
  2243. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  2244. le32_to_cpu(lg->io_parameter[0]),
  2245. le32_to_cpu(lg->io_parameter[1]));
  2246. } else {
  2247. /*EMPTY*/
  2248. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  2249. "Done %s.\n", __func__);
  2250. }
  2251. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  2252. return rval;
  2253. }
  2254. /*
  2255. * qla2x00_fabric_logout
  2256. * Issue logout fabric port mailbox command.
  2257. *
  2258. * Input:
  2259. * ha = adapter block pointer.
  2260. * loop_id = device loop ID.
  2261. * TARGET_QUEUE_LOCK must be released.
  2262. * ADAPTER_STATE_LOCK must be released.
  2263. *
  2264. * Returns:
  2265. * qla2x00 local function return status code.
  2266. *
  2267. * Context:
  2268. * Kernel context.
  2269. */
  2270. int
  2271. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  2272. uint8_t area, uint8_t al_pa)
  2273. {
  2274. int rval;
  2275. mbx_cmd_t mc;
  2276. mbx_cmd_t *mcp = &mc;
  2277. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  2278. "Entered %s.\n", __func__);
  2279. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  2280. mcp->out_mb = MBX_1|MBX_0;
  2281. if (HAS_EXTENDED_IDS(vha->hw)) {
  2282. mcp->mb[1] = loop_id;
  2283. mcp->mb[10] = 0;
  2284. mcp->out_mb |= MBX_10;
  2285. } else {
  2286. mcp->mb[1] = loop_id << 8;
  2287. }
  2288. mcp->in_mb = MBX_1|MBX_0;
  2289. mcp->tov = MBX_TOV_SECONDS;
  2290. mcp->flags = 0;
  2291. rval = qla2x00_mailbox_command(vha, mcp);
  2292. if (rval != QLA_SUCCESS) {
  2293. /*EMPTY*/
  2294. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  2295. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  2296. } else {
  2297. /*EMPTY*/
  2298. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  2299. "Done %s.\n", __func__);
  2300. }
  2301. return rval;
  2302. }
  2303. /*
  2304. * qla2x00_full_login_lip
  2305. * Issue full login LIP mailbox command.
  2306. *
  2307. * Input:
  2308. * ha = adapter block pointer.
  2309. * TARGET_QUEUE_LOCK must be released.
  2310. * ADAPTER_STATE_LOCK must be released.
  2311. *
  2312. * Returns:
  2313. * qla2x00 local function return status code.
  2314. *
  2315. * Context:
  2316. * Kernel context.
  2317. */
  2318. int
  2319. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  2320. {
  2321. int rval;
  2322. mbx_cmd_t mc;
  2323. mbx_cmd_t *mcp = &mc;
  2324. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  2325. "Entered %s.\n", __func__);
  2326. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  2327. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  2328. mcp->mb[2] = 0;
  2329. mcp->mb[3] = 0;
  2330. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2331. mcp->in_mb = MBX_0;
  2332. mcp->tov = MBX_TOV_SECONDS;
  2333. mcp->flags = 0;
  2334. rval = qla2x00_mailbox_command(vha, mcp);
  2335. if (rval != QLA_SUCCESS) {
  2336. /*EMPTY*/
  2337. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  2338. } else {
  2339. /*EMPTY*/
  2340. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  2341. "Done %s.\n", __func__);
  2342. }
  2343. return rval;
  2344. }
  2345. /*
  2346. * qla2x00_get_id_list
  2347. *
  2348. * Input:
  2349. * ha = adapter block pointer.
  2350. *
  2351. * Returns:
  2352. * qla2x00 local function return status code.
  2353. *
  2354. * Context:
  2355. * Kernel context.
  2356. */
  2357. int
  2358. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  2359. uint16_t *entries)
  2360. {
  2361. int rval;
  2362. mbx_cmd_t mc;
  2363. mbx_cmd_t *mcp = &mc;
  2364. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  2365. "Entered %s.\n", __func__);
  2366. if (id_list == NULL)
  2367. return QLA_FUNCTION_FAILED;
  2368. mcp->mb[0] = MBC_GET_ID_LIST;
  2369. mcp->out_mb = MBX_0;
  2370. if (IS_FWI2_CAPABLE(vha->hw)) {
  2371. mcp->mb[2] = MSW(id_list_dma);
  2372. mcp->mb[3] = LSW(id_list_dma);
  2373. mcp->mb[6] = MSW(MSD(id_list_dma));
  2374. mcp->mb[7] = LSW(MSD(id_list_dma));
  2375. mcp->mb[8] = 0;
  2376. mcp->mb[9] = vha->vp_idx;
  2377. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  2378. } else {
  2379. mcp->mb[1] = MSW(id_list_dma);
  2380. mcp->mb[2] = LSW(id_list_dma);
  2381. mcp->mb[3] = MSW(MSD(id_list_dma));
  2382. mcp->mb[6] = LSW(MSD(id_list_dma));
  2383. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2384. }
  2385. mcp->in_mb = MBX_1|MBX_0;
  2386. mcp->tov = MBX_TOV_SECONDS;
  2387. mcp->flags = 0;
  2388. rval = qla2x00_mailbox_command(vha, mcp);
  2389. if (rval != QLA_SUCCESS) {
  2390. /*EMPTY*/
  2391. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2392. } else {
  2393. *entries = mcp->mb[1];
  2394. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2395. "Done %s.\n", __func__);
  2396. }
  2397. return rval;
  2398. }
  2399. /*
  2400. * qla2x00_get_resource_cnts
  2401. * Get current firmware resource counts.
  2402. *
  2403. * Input:
  2404. * ha = adapter block pointer.
  2405. *
  2406. * Returns:
  2407. * qla2x00 local function return status code.
  2408. *
  2409. * Context:
  2410. * Kernel context.
  2411. */
  2412. int
  2413. qla2x00_get_resource_cnts(scsi_qla_host_t *vha)
  2414. {
  2415. struct qla_hw_data *ha = vha->hw;
  2416. int rval;
  2417. mbx_cmd_t mc;
  2418. mbx_cmd_t *mcp = &mc;
  2419. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2420. "Entered %s.\n", __func__);
  2421. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2422. mcp->out_mb = MBX_0;
  2423. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2424. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw) || IS_QLA27XX(vha->hw))
  2425. mcp->in_mb |= MBX_12;
  2426. mcp->tov = MBX_TOV_SECONDS;
  2427. mcp->flags = 0;
  2428. rval = qla2x00_mailbox_command(vha, mcp);
  2429. if (rval != QLA_SUCCESS) {
  2430. /*EMPTY*/
  2431. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2432. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2433. } else {
  2434. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2435. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2436. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2437. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2438. mcp->mb[11], mcp->mb[12]);
  2439. ha->orig_fw_tgt_xcb_count = mcp->mb[1];
  2440. ha->cur_fw_tgt_xcb_count = mcp->mb[2];
  2441. ha->cur_fw_xcb_count = mcp->mb[3];
  2442. ha->orig_fw_xcb_count = mcp->mb[6];
  2443. ha->cur_fw_iocb_count = mcp->mb[7];
  2444. ha->orig_fw_iocb_count = mcp->mb[10];
  2445. if (ha->flags.npiv_supported)
  2446. ha->max_npiv_vports = mcp->mb[11];
  2447. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  2448. ha->fw_max_fcf_count = mcp->mb[12];
  2449. }
  2450. return (rval);
  2451. }
  2452. /*
  2453. * qla2x00_get_fcal_position_map
  2454. * Get FCAL (LILP) position map using mailbox command
  2455. *
  2456. * Input:
  2457. * ha = adapter state pointer.
  2458. * pos_map = buffer pointer (can be NULL).
  2459. *
  2460. * Returns:
  2461. * qla2x00 local function return status code.
  2462. *
  2463. * Context:
  2464. * Kernel context.
  2465. */
  2466. int
  2467. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2468. {
  2469. int rval;
  2470. mbx_cmd_t mc;
  2471. mbx_cmd_t *mcp = &mc;
  2472. char *pmap;
  2473. dma_addr_t pmap_dma;
  2474. struct qla_hw_data *ha = vha->hw;
  2475. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2476. "Entered %s.\n", __func__);
  2477. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2478. if (pmap == NULL) {
  2479. ql_log(ql_log_warn, vha, 0x1080,
  2480. "Memory alloc failed.\n");
  2481. return QLA_MEMORY_ALLOC_FAILED;
  2482. }
  2483. memset(pmap, 0, FCAL_MAP_SIZE);
  2484. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2485. mcp->mb[2] = MSW(pmap_dma);
  2486. mcp->mb[3] = LSW(pmap_dma);
  2487. mcp->mb[6] = MSW(MSD(pmap_dma));
  2488. mcp->mb[7] = LSW(MSD(pmap_dma));
  2489. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2490. mcp->in_mb = MBX_1|MBX_0;
  2491. mcp->buf_size = FCAL_MAP_SIZE;
  2492. mcp->flags = MBX_DMA_IN;
  2493. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2494. rval = qla2x00_mailbox_command(vha, mcp);
  2495. if (rval == QLA_SUCCESS) {
  2496. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2497. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2498. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2499. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2500. pmap, pmap[0] + 1);
  2501. if (pos_map)
  2502. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2503. }
  2504. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2505. if (rval != QLA_SUCCESS) {
  2506. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2507. } else {
  2508. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2509. "Done %s.\n", __func__);
  2510. }
  2511. return rval;
  2512. }
  2513. /*
  2514. * qla2x00_get_link_status
  2515. *
  2516. * Input:
  2517. * ha = adapter block pointer.
  2518. * loop_id = device loop ID.
  2519. * ret_buf = pointer to link status return buffer.
  2520. *
  2521. * Returns:
  2522. * 0 = success.
  2523. * BIT_0 = mem alloc error.
  2524. * BIT_1 = mailbox error.
  2525. */
  2526. int
  2527. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2528. struct link_statistics *stats, dma_addr_t stats_dma)
  2529. {
  2530. int rval;
  2531. mbx_cmd_t mc;
  2532. mbx_cmd_t *mcp = &mc;
  2533. uint32_t *iter = (void *)stats;
  2534. ushort dwords = offsetof(typeof(*stats), link_up_cnt)/sizeof(*iter);
  2535. struct qla_hw_data *ha = vha->hw;
  2536. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2537. "Entered %s.\n", __func__);
  2538. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2539. mcp->mb[2] = MSW(LSD(stats_dma));
  2540. mcp->mb[3] = LSW(LSD(stats_dma));
  2541. mcp->mb[6] = MSW(MSD(stats_dma));
  2542. mcp->mb[7] = LSW(MSD(stats_dma));
  2543. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2544. mcp->in_mb = MBX_0;
  2545. if (IS_FWI2_CAPABLE(ha)) {
  2546. mcp->mb[1] = loop_id;
  2547. mcp->mb[4] = 0;
  2548. mcp->mb[10] = 0;
  2549. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2550. mcp->in_mb |= MBX_1;
  2551. } else if (HAS_EXTENDED_IDS(ha)) {
  2552. mcp->mb[1] = loop_id;
  2553. mcp->mb[10] = 0;
  2554. mcp->out_mb |= MBX_10|MBX_1;
  2555. } else {
  2556. mcp->mb[1] = loop_id << 8;
  2557. mcp->out_mb |= MBX_1;
  2558. }
  2559. mcp->tov = MBX_TOV_SECONDS;
  2560. mcp->flags = IOCTL_CMD;
  2561. rval = qla2x00_mailbox_command(vha, mcp);
  2562. if (rval == QLA_SUCCESS) {
  2563. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2564. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2565. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2566. rval = QLA_FUNCTION_FAILED;
  2567. } else {
  2568. /* Re-endianize - firmware data is le32. */
  2569. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2570. "Done %s.\n", __func__);
  2571. for ( ; dwords--; iter++)
  2572. le32_to_cpus(iter);
  2573. }
  2574. } else {
  2575. /* Failed. */
  2576. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2577. }
  2578. return rval;
  2579. }
  2580. int
  2581. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2582. dma_addr_t stats_dma, uint options)
  2583. {
  2584. int rval;
  2585. mbx_cmd_t mc;
  2586. mbx_cmd_t *mcp = &mc;
  2587. uint32_t *iter, dwords;
  2588. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2589. "Entered %s.\n", __func__);
  2590. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2591. mcp->mb[2] = MSW(stats_dma);
  2592. mcp->mb[3] = LSW(stats_dma);
  2593. mcp->mb[6] = MSW(MSD(stats_dma));
  2594. mcp->mb[7] = LSW(MSD(stats_dma));
  2595. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2596. mcp->mb[9] = vha->vp_idx;
  2597. mcp->mb[10] = options;
  2598. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2599. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2600. mcp->tov = MBX_TOV_SECONDS;
  2601. mcp->flags = IOCTL_CMD;
  2602. rval = qla2x00_mailbox_command(vha, mcp);
  2603. if (rval == QLA_SUCCESS) {
  2604. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2605. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2606. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2607. rval = QLA_FUNCTION_FAILED;
  2608. } else {
  2609. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2610. "Done %s.\n", __func__);
  2611. /* Re-endianize - firmware data is le32. */
  2612. dwords = sizeof(struct link_statistics) / 4;
  2613. iter = &stats->link_fail_cnt;
  2614. for ( ; dwords--; iter++)
  2615. le32_to_cpus(iter);
  2616. }
  2617. } else {
  2618. /* Failed. */
  2619. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2620. }
  2621. return rval;
  2622. }
  2623. int
  2624. qla24xx_abort_command(srb_t *sp)
  2625. {
  2626. int rval;
  2627. unsigned long flags = 0;
  2628. struct abort_entry_24xx *abt;
  2629. dma_addr_t abt_dma;
  2630. uint32_t handle;
  2631. fc_port_t *fcport = sp->fcport;
  2632. struct scsi_qla_host *vha = fcport->vha;
  2633. struct qla_hw_data *ha = vha->hw;
  2634. struct req_que *req = vha->req;
  2635. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2636. "Entered %s.\n", __func__);
  2637. if (vha->flags.qpairs_available && sp->qpair)
  2638. req = sp->qpair->req;
  2639. if (ql2xasynctmfenable)
  2640. return qla24xx_async_abort_command(sp);
  2641. spin_lock_irqsave(&ha->hardware_lock, flags);
  2642. for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
  2643. if (req->outstanding_cmds[handle] == sp)
  2644. break;
  2645. }
  2646. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2647. if (handle == req->num_outstanding_cmds) {
  2648. /* Command not found. */
  2649. return QLA_FUNCTION_FAILED;
  2650. }
  2651. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2652. if (abt == NULL) {
  2653. ql_log(ql_log_warn, vha, 0x108d,
  2654. "Failed to allocate abort IOCB.\n");
  2655. return QLA_MEMORY_ALLOC_FAILED;
  2656. }
  2657. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2658. abt->entry_type = ABORT_IOCB_TYPE;
  2659. abt->entry_count = 1;
  2660. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2661. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2662. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2663. abt->port_id[0] = fcport->d_id.b.al_pa;
  2664. abt->port_id[1] = fcport->d_id.b.area;
  2665. abt->port_id[2] = fcport->d_id.b.domain;
  2666. abt->vp_index = fcport->vha->vp_idx;
  2667. abt->req_que_no = cpu_to_le16(req->id);
  2668. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2669. if (rval != QLA_SUCCESS) {
  2670. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2671. "Failed to issue IOCB (%x).\n", rval);
  2672. } else if (abt->entry_status != 0) {
  2673. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2674. "Failed to complete IOCB -- error status (%x).\n",
  2675. abt->entry_status);
  2676. rval = QLA_FUNCTION_FAILED;
  2677. } else if (abt->nport_handle != cpu_to_le16(0)) {
  2678. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2679. "Failed to complete IOCB -- completion status (%x).\n",
  2680. le16_to_cpu(abt->nport_handle));
  2681. if (abt->nport_handle == CS_IOCB_ERROR)
  2682. rval = QLA_FUNCTION_PARAMETER_ERROR;
  2683. else
  2684. rval = QLA_FUNCTION_FAILED;
  2685. } else {
  2686. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2687. "Done %s.\n", __func__);
  2688. }
  2689. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2690. return rval;
  2691. }
  2692. struct tsk_mgmt_cmd {
  2693. union {
  2694. struct tsk_mgmt_entry tsk;
  2695. struct sts_entry_24xx sts;
  2696. } p;
  2697. };
  2698. static int
  2699. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2700. uint64_t l, int tag)
  2701. {
  2702. int rval, rval2;
  2703. struct tsk_mgmt_cmd *tsk;
  2704. struct sts_entry_24xx *sts;
  2705. dma_addr_t tsk_dma;
  2706. scsi_qla_host_t *vha;
  2707. struct qla_hw_data *ha;
  2708. struct req_que *req;
  2709. struct rsp_que *rsp;
  2710. struct qla_qpair *qpair;
  2711. vha = fcport->vha;
  2712. ha = vha->hw;
  2713. req = vha->req;
  2714. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2715. "Entered %s.\n", __func__);
  2716. if (vha->vp_idx && vha->qpair) {
  2717. /* NPIV port */
  2718. qpair = vha->qpair;
  2719. rsp = qpair->rsp;
  2720. req = qpair->req;
  2721. } else {
  2722. rsp = req->rsp;
  2723. }
  2724. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2725. if (tsk == NULL) {
  2726. ql_log(ql_log_warn, vha, 0x1093,
  2727. "Failed to allocate task management IOCB.\n");
  2728. return QLA_MEMORY_ALLOC_FAILED;
  2729. }
  2730. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2731. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2732. tsk->p.tsk.entry_count = 1;
  2733. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2734. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2735. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2736. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2737. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2738. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2739. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2740. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2741. if (type == TCF_LUN_RESET) {
  2742. int_to_scsilun(l, &tsk->p.tsk.lun);
  2743. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2744. sizeof(tsk->p.tsk.lun));
  2745. }
  2746. sts = &tsk->p.sts;
  2747. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2748. if (rval != QLA_SUCCESS) {
  2749. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2750. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2751. } else if (sts->entry_status != 0) {
  2752. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2753. "Failed to complete IOCB -- error status (%x).\n",
  2754. sts->entry_status);
  2755. rval = QLA_FUNCTION_FAILED;
  2756. } else if (sts->comp_status != cpu_to_le16(CS_COMPLETE)) {
  2757. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2758. "Failed to complete IOCB -- completion status (%x).\n",
  2759. le16_to_cpu(sts->comp_status));
  2760. rval = QLA_FUNCTION_FAILED;
  2761. } else if (le16_to_cpu(sts->scsi_status) &
  2762. SS_RESPONSE_INFO_LEN_VALID) {
  2763. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2764. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2765. "Ignoring inconsistent data length -- not enough "
  2766. "response info (%d).\n",
  2767. le32_to_cpu(sts->rsp_data_len));
  2768. } else if (sts->data[3]) {
  2769. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2770. "Failed to complete IOCB -- response (%x).\n",
  2771. sts->data[3]);
  2772. rval = QLA_FUNCTION_FAILED;
  2773. }
  2774. }
  2775. /* Issue marker IOCB. */
  2776. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2777. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2778. if (rval2 != QLA_SUCCESS) {
  2779. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2780. "Failed to issue marker IOCB (%x).\n", rval2);
  2781. } else {
  2782. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2783. "Done %s.\n", __func__);
  2784. }
  2785. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2786. return rval;
  2787. }
  2788. int
  2789. qla24xx_abort_target(struct fc_port *fcport, uint64_t l, int tag)
  2790. {
  2791. struct qla_hw_data *ha = fcport->vha->hw;
  2792. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2793. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2794. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2795. }
  2796. int
  2797. qla24xx_lun_reset(struct fc_port *fcport, uint64_t l, int tag)
  2798. {
  2799. struct qla_hw_data *ha = fcport->vha->hw;
  2800. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2801. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2802. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2803. }
  2804. int
  2805. qla2x00_system_error(scsi_qla_host_t *vha)
  2806. {
  2807. int rval;
  2808. mbx_cmd_t mc;
  2809. mbx_cmd_t *mcp = &mc;
  2810. struct qla_hw_data *ha = vha->hw;
  2811. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2812. return QLA_FUNCTION_FAILED;
  2813. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2814. "Entered %s.\n", __func__);
  2815. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2816. mcp->out_mb = MBX_0;
  2817. mcp->in_mb = MBX_0;
  2818. mcp->tov = 5;
  2819. mcp->flags = 0;
  2820. rval = qla2x00_mailbox_command(vha, mcp);
  2821. if (rval != QLA_SUCCESS) {
  2822. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2823. } else {
  2824. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2825. "Done %s.\n", __func__);
  2826. }
  2827. return rval;
  2828. }
  2829. int
  2830. qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
  2831. {
  2832. int rval;
  2833. mbx_cmd_t mc;
  2834. mbx_cmd_t *mcp = &mc;
  2835. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  2836. !IS_QLA27XX(vha->hw))
  2837. return QLA_FUNCTION_FAILED;
  2838. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
  2839. "Entered %s.\n", __func__);
  2840. mcp->mb[0] = MBC_WRITE_SERDES;
  2841. mcp->mb[1] = addr;
  2842. if (IS_QLA2031(vha->hw))
  2843. mcp->mb[2] = data & 0xff;
  2844. else
  2845. mcp->mb[2] = data;
  2846. mcp->mb[3] = 0;
  2847. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  2848. mcp->in_mb = MBX_0;
  2849. mcp->tov = MBX_TOV_SECONDS;
  2850. mcp->flags = 0;
  2851. rval = qla2x00_mailbox_command(vha, mcp);
  2852. if (rval != QLA_SUCCESS) {
  2853. ql_dbg(ql_dbg_mbx, vha, 0x1183,
  2854. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2855. } else {
  2856. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
  2857. "Done %s.\n", __func__);
  2858. }
  2859. return rval;
  2860. }
  2861. int
  2862. qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
  2863. {
  2864. int rval;
  2865. mbx_cmd_t mc;
  2866. mbx_cmd_t *mcp = &mc;
  2867. if (!IS_QLA25XX(vha->hw) && !IS_QLA2031(vha->hw) &&
  2868. !IS_QLA27XX(vha->hw))
  2869. return QLA_FUNCTION_FAILED;
  2870. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
  2871. "Entered %s.\n", __func__);
  2872. mcp->mb[0] = MBC_READ_SERDES;
  2873. mcp->mb[1] = addr;
  2874. mcp->mb[3] = 0;
  2875. mcp->out_mb = MBX_3|MBX_1|MBX_0;
  2876. mcp->in_mb = MBX_1|MBX_0;
  2877. mcp->tov = MBX_TOV_SECONDS;
  2878. mcp->flags = 0;
  2879. rval = qla2x00_mailbox_command(vha, mcp);
  2880. if (IS_QLA2031(vha->hw))
  2881. *data = mcp->mb[1] & 0xff;
  2882. else
  2883. *data = mcp->mb[1];
  2884. if (rval != QLA_SUCCESS) {
  2885. ql_dbg(ql_dbg_mbx, vha, 0x1186,
  2886. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2887. } else {
  2888. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
  2889. "Done %s.\n", __func__);
  2890. }
  2891. return rval;
  2892. }
  2893. int
  2894. qla8044_write_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  2895. {
  2896. int rval;
  2897. mbx_cmd_t mc;
  2898. mbx_cmd_t *mcp = &mc;
  2899. if (!IS_QLA8044(vha->hw))
  2900. return QLA_FUNCTION_FAILED;
  2901. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1186,
  2902. "Entered %s.\n", __func__);
  2903. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2904. mcp->mb[1] = HCS_WRITE_SERDES;
  2905. mcp->mb[3] = LSW(addr);
  2906. mcp->mb[4] = MSW(addr);
  2907. mcp->mb[5] = LSW(data);
  2908. mcp->mb[6] = MSW(data);
  2909. mcp->out_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_1|MBX_0;
  2910. mcp->in_mb = MBX_0;
  2911. mcp->tov = MBX_TOV_SECONDS;
  2912. mcp->flags = 0;
  2913. rval = qla2x00_mailbox_command(vha, mcp);
  2914. if (rval != QLA_SUCCESS) {
  2915. ql_dbg(ql_dbg_mbx, vha, 0x1187,
  2916. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2917. } else {
  2918. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1188,
  2919. "Done %s.\n", __func__);
  2920. }
  2921. return rval;
  2922. }
  2923. int
  2924. qla8044_read_serdes_word(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  2925. {
  2926. int rval;
  2927. mbx_cmd_t mc;
  2928. mbx_cmd_t *mcp = &mc;
  2929. if (!IS_QLA8044(vha->hw))
  2930. return QLA_FUNCTION_FAILED;
  2931. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1189,
  2932. "Entered %s.\n", __func__);
  2933. mcp->mb[0] = MBC_SET_GET_ETH_SERDES_REG;
  2934. mcp->mb[1] = HCS_READ_SERDES;
  2935. mcp->mb[3] = LSW(addr);
  2936. mcp->mb[4] = MSW(addr);
  2937. mcp->out_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  2938. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2939. mcp->tov = MBX_TOV_SECONDS;
  2940. mcp->flags = 0;
  2941. rval = qla2x00_mailbox_command(vha, mcp);
  2942. *data = mcp->mb[2] << 16 | mcp->mb[1];
  2943. if (rval != QLA_SUCCESS) {
  2944. ql_dbg(ql_dbg_mbx, vha, 0x118a,
  2945. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2946. } else {
  2947. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x118b,
  2948. "Done %s.\n", __func__);
  2949. }
  2950. return rval;
  2951. }
  2952. /**
  2953. * qla2x00_set_serdes_params() -
  2954. * @ha: HA context
  2955. *
  2956. * Returns
  2957. */
  2958. int
  2959. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2960. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2961. {
  2962. int rval;
  2963. mbx_cmd_t mc;
  2964. mbx_cmd_t *mcp = &mc;
  2965. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2966. "Entered %s.\n", __func__);
  2967. mcp->mb[0] = MBC_SERDES_PARAMS;
  2968. mcp->mb[1] = BIT_0;
  2969. mcp->mb[2] = sw_em_1g | BIT_15;
  2970. mcp->mb[3] = sw_em_2g | BIT_15;
  2971. mcp->mb[4] = sw_em_4g | BIT_15;
  2972. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2973. mcp->in_mb = MBX_0;
  2974. mcp->tov = MBX_TOV_SECONDS;
  2975. mcp->flags = 0;
  2976. rval = qla2x00_mailbox_command(vha, mcp);
  2977. if (rval != QLA_SUCCESS) {
  2978. /*EMPTY*/
  2979. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2980. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2981. } else {
  2982. /*EMPTY*/
  2983. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2984. "Done %s.\n", __func__);
  2985. }
  2986. return rval;
  2987. }
  2988. int
  2989. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2990. {
  2991. int rval;
  2992. mbx_cmd_t mc;
  2993. mbx_cmd_t *mcp = &mc;
  2994. if (!IS_FWI2_CAPABLE(vha->hw))
  2995. return QLA_FUNCTION_FAILED;
  2996. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2997. "Entered %s.\n", __func__);
  2998. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2999. mcp->mb[1] = 0;
  3000. mcp->out_mb = MBX_1|MBX_0;
  3001. mcp->in_mb = MBX_0;
  3002. mcp->tov = 5;
  3003. mcp->flags = 0;
  3004. rval = qla2x00_mailbox_command(vha, mcp);
  3005. if (rval != QLA_SUCCESS) {
  3006. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  3007. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  3008. rval = QLA_INVALID_COMMAND;
  3009. } else {
  3010. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  3011. "Done %s.\n", __func__);
  3012. }
  3013. return rval;
  3014. }
  3015. int
  3016. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  3017. uint16_t buffers)
  3018. {
  3019. int rval;
  3020. mbx_cmd_t mc;
  3021. mbx_cmd_t *mcp = &mc;
  3022. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  3023. "Entered %s.\n", __func__);
  3024. if (!IS_FWI2_CAPABLE(vha->hw))
  3025. return QLA_FUNCTION_FAILED;
  3026. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3027. return QLA_FUNCTION_FAILED;
  3028. mcp->mb[0] = MBC_TRACE_CONTROL;
  3029. mcp->mb[1] = TC_EFT_ENABLE;
  3030. mcp->mb[2] = LSW(eft_dma);
  3031. mcp->mb[3] = MSW(eft_dma);
  3032. mcp->mb[4] = LSW(MSD(eft_dma));
  3033. mcp->mb[5] = MSW(MSD(eft_dma));
  3034. mcp->mb[6] = buffers;
  3035. mcp->mb[7] = TC_AEN_DISABLE;
  3036. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3037. mcp->in_mb = MBX_1|MBX_0;
  3038. mcp->tov = MBX_TOV_SECONDS;
  3039. mcp->flags = 0;
  3040. rval = qla2x00_mailbox_command(vha, mcp);
  3041. if (rval != QLA_SUCCESS) {
  3042. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  3043. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3044. rval, mcp->mb[0], mcp->mb[1]);
  3045. } else {
  3046. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  3047. "Done %s.\n", __func__);
  3048. }
  3049. return rval;
  3050. }
  3051. int
  3052. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  3053. {
  3054. int rval;
  3055. mbx_cmd_t mc;
  3056. mbx_cmd_t *mcp = &mc;
  3057. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  3058. "Entered %s.\n", __func__);
  3059. if (!IS_FWI2_CAPABLE(vha->hw))
  3060. return QLA_FUNCTION_FAILED;
  3061. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3062. return QLA_FUNCTION_FAILED;
  3063. mcp->mb[0] = MBC_TRACE_CONTROL;
  3064. mcp->mb[1] = TC_EFT_DISABLE;
  3065. mcp->out_mb = MBX_1|MBX_0;
  3066. mcp->in_mb = MBX_1|MBX_0;
  3067. mcp->tov = MBX_TOV_SECONDS;
  3068. mcp->flags = 0;
  3069. rval = qla2x00_mailbox_command(vha, mcp);
  3070. if (rval != QLA_SUCCESS) {
  3071. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  3072. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3073. rval, mcp->mb[0], mcp->mb[1]);
  3074. } else {
  3075. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  3076. "Done %s.\n", __func__);
  3077. }
  3078. return rval;
  3079. }
  3080. int
  3081. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  3082. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  3083. {
  3084. int rval;
  3085. mbx_cmd_t mc;
  3086. mbx_cmd_t *mcp = &mc;
  3087. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  3088. "Entered %s.\n", __func__);
  3089. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  3090. !IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  3091. return QLA_FUNCTION_FAILED;
  3092. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3093. return QLA_FUNCTION_FAILED;
  3094. mcp->mb[0] = MBC_TRACE_CONTROL;
  3095. mcp->mb[1] = TC_FCE_ENABLE;
  3096. mcp->mb[2] = LSW(fce_dma);
  3097. mcp->mb[3] = MSW(fce_dma);
  3098. mcp->mb[4] = LSW(MSD(fce_dma));
  3099. mcp->mb[5] = MSW(MSD(fce_dma));
  3100. mcp->mb[6] = buffers;
  3101. mcp->mb[7] = TC_AEN_DISABLE;
  3102. mcp->mb[8] = 0;
  3103. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  3104. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  3105. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3106. MBX_1|MBX_0;
  3107. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3108. mcp->tov = MBX_TOV_SECONDS;
  3109. mcp->flags = 0;
  3110. rval = qla2x00_mailbox_command(vha, mcp);
  3111. if (rval != QLA_SUCCESS) {
  3112. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  3113. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3114. rval, mcp->mb[0], mcp->mb[1]);
  3115. } else {
  3116. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  3117. "Done %s.\n", __func__);
  3118. if (mb)
  3119. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  3120. if (dwords)
  3121. *dwords = buffers;
  3122. }
  3123. return rval;
  3124. }
  3125. int
  3126. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  3127. {
  3128. int rval;
  3129. mbx_cmd_t mc;
  3130. mbx_cmd_t *mcp = &mc;
  3131. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  3132. "Entered %s.\n", __func__);
  3133. if (!IS_FWI2_CAPABLE(vha->hw))
  3134. return QLA_FUNCTION_FAILED;
  3135. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  3136. return QLA_FUNCTION_FAILED;
  3137. mcp->mb[0] = MBC_TRACE_CONTROL;
  3138. mcp->mb[1] = TC_FCE_DISABLE;
  3139. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  3140. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  3141. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  3142. MBX_1|MBX_0;
  3143. mcp->tov = MBX_TOV_SECONDS;
  3144. mcp->flags = 0;
  3145. rval = qla2x00_mailbox_command(vha, mcp);
  3146. if (rval != QLA_SUCCESS) {
  3147. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  3148. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3149. rval, mcp->mb[0], mcp->mb[1]);
  3150. } else {
  3151. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  3152. "Done %s.\n", __func__);
  3153. if (wr)
  3154. *wr = (uint64_t) mcp->mb[5] << 48 |
  3155. (uint64_t) mcp->mb[4] << 32 |
  3156. (uint64_t) mcp->mb[3] << 16 |
  3157. (uint64_t) mcp->mb[2];
  3158. if (rd)
  3159. *rd = (uint64_t) mcp->mb[9] << 48 |
  3160. (uint64_t) mcp->mb[8] << 32 |
  3161. (uint64_t) mcp->mb[7] << 16 |
  3162. (uint64_t) mcp->mb[6];
  3163. }
  3164. return rval;
  3165. }
  3166. int
  3167. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3168. uint16_t *port_speed, uint16_t *mb)
  3169. {
  3170. int rval;
  3171. mbx_cmd_t mc;
  3172. mbx_cmd_t *mcp = &mc;
  3173. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  3174. "Entered %s.\n", __func__);
  3175. if (!IS_IIDMA_CAPABLE(vha->hw))
  3176. return QLA_FUNCTION_FAILED;
  3177. mcp->mb[0] = MBC_PORT_PARAMS;
  3178. mcp->mb[1] = loop_id;
  3179. mcp->mb[2] = mcp->mb[3] = 0;
  3180. mcp->mb[9] = vha->vp_idx;
  3181. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3182. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3183. mcp->tov = MBX_TOV_SECONDS;
  3184. mcp->flags = 0;
  3185. rval = qla2x00_mailbox_command(vha, mcp);
  3186. /* Return mailbox statuses. */
  3187. if (mb != NULL) {
  3188. mb[0] = mcp->mb[0];
  3189. mb[1] = mcp->mb[1];
  3190. mb[3] = mcp->mb[3];
  3191. }
  3192. if (rval != QLA_SUCCESS) {
  3193. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  3194. } else {
  3195. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  3196. "Done %s.\n", __func__);
  3197. if (port_speed)
  3198. *port_speed = mcp->mb[3];
  3199. }
  3200. return rval;
  3201. }
  3202. int
  3203. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  3204. uint16_t port_speed, uint16_t *mb)
  3205. {
  3206. int rval;
  3207. mbx_cmd_t mc;
  3208. mbx_cmd_t *mcp = &mc;
  3209. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  3210. "Entered %s.\n", __func__);
  3211. if (!IS_IIDMA_CAPABLE(vha->hw))
  3212. return QLA_FUNCTION_FAILED;
  3213. mcp->mb[0] = MBC_PORT_PARAMS;
  3214. mcp->mb[1] = loop_id;
  3215. mcp->mb[2] = BIT_0;
  3216. if (IS_CNA_CAPABLE(vha->hw))
  3217. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  3218. else
  3219. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  3220. mcp->mb[9] = vha->vp_idx;
  3221. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  3222. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  3223. mcp->tov = MBX_TOV_SECONDS;
  3224. mcp->flags = 0;
  3225. rval = qla2x00_mailbox_command(vha, mcp);
  3226. /* Return mailbox statuses. */
  3227. if (mb != NULL) {
  3228. mb[0] = mcp->mb[0];
  3229. mb[1] = mcp->mb[1];
  3230. mb[3] = mcp->mb[3];
  3231. }
  3232. if (rval != QLA_SUCCESS) {
  3233. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  3234. "Failed=%x.\n", rval);
  3235. } else {
  3236. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  3237. "Done %s.\n", __func__);
  3238. }
  3239. return rval;
  3240. }
  3241. void
  3242. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  3243. struct vp_rpt_id_entry_24xx *rptid_entry)
  3244. {
  3245. uint8_t vp_idx;
  3246. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  3247. struct qla_hw_data *ha = vha->hw;
  3248. scsi_qla_host_t *vp;
  3249. unsigned long flags;
  3250. int found;
  3251. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  3252. "Entered %s.\n", __func__);
  3253. if (rptid_entry->entry_status != 0)
  3254. return;
  3255. if (rptid_entry->format == 0) {
  3256. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  3257. "Format 0 : Number of VPs setup %d, number of "
  3258. "VPs acquired %d.\n",
  3259. MSB(le16_to_cpu(rptid_entry->vp_count)),
  3260. LSB(le16_to_cpu(rptid_entry->vp_count)));
  3261. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  3262. "Primary port id %02x%02x%02x.\n",
  3263. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3264. rptid_entry->port_id[0]);
  3265. } else if (rptid_entry->format == 1) {
  3266. vp_idx = LSB(stat);
  3267. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  3268. "Format 1: VP[%d] enabled - status %d - with "
  3269. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  3270. rptid_entry->port_id[2], rptid_entry->port_id[1],
  3271. rptid_entry->port_id[0]);
  3272. /* buffer to buffer credit flag */
  3273. vha->flags.bbcr_enable = (rptid_entry->bbcr & 0xf) != 0;
  3274. /* FA-WWN is only for physical port */
  3275. if (!vp_idx) {
  3276. void *wwpn = ha->init_cb->port_name;
  3277. if (!MSB(stat)) {
  3278. if (rptid_entry->vp_idx_map[1] & BIT_6)
  3279. wwpn = rptid_entry->reserved_4 + 8;
  3280. }
  3281. memcpy(vha->port_name, wwpn, WWN_SIZE);
  3282. fc_host_port_name(vha->host) =
  3283. wwn_to_u64(vha->port_name);
  3284. ql_dbg(ql_dbg_mbx, vha, 0x1018,
  3285. "FA-WWN portname %016llx (%x)\n",
  3286. fc_host_port_name(vha->host), MSB(stat));
  3287. }
  3288. vp = vha;
  3289. if (vp_idx == 0)
  3290. goto reg_needed;
  3291. if (MSB(stat) != 0 && MSB(stat) != 2) {
  3292. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  3293. "Could not acquire ID for VP[%d].\n", vp_idx);
  3294. return;
  3295. }
  3296. found = 0;
  3297. spin_lock_irqsave(&ha->vport_slock, flags);
  3298. list_for_each_entry(vp, &ha->vp_list, list) {
  3299. if (vp_idx == vp->vp_idx) {
  3300. found = 1;
  3301. break;
  3302. }
  3303. }
  3304. spin_unlock_irqrestore(&ha->vport_slock, flags);
  3305. if (!found)
  3306. return;
  3307. vp->d_id.b.domain = rptid_entry->port_id[2];
  3308. vp->d_id.b.area = rptid_entry->port_id[1];
  3309. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  3310. /*
  3311. * Cannot configure here as we are still sitting on the
  3312. * response queue. Handle it in dpc context.
  3313. */
  3314. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  3315. reg_needed:
  3316. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  3317. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  3318. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  3319. qla2xxx_wake_dpc(vha);
  3320. }
  3321. }
  3322. /*
  3323. * qla24xx_modify_vp_config
  3324. * Change VP configuration for vha
  3325. *
  3326. * Input:
  3327. * vha = adapter block pointer.
  3328. *
  3329. * Returns:
  3330. * qla2xxx local function return status code.
  3331. *
  3332. * Context:
  3333. * Kernel context.
  3334. */
  3335. int
  3336. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  3337. {
  3338. int rval;
  3339. struct vp_config_entry_24xx *vpmod;
  3340. dma_addr_t vpmod_dma;
  3341. struct qla_hw_data *ha = vha->hw;
  3342. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3343. /* This can be called by the parent */
  3344. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  3345. "Entered %s.\n", __func__);
  3346. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  3347. if (!vpmod) {
  3348. ql_log(ql_log_warn, vha, 0x10bc,
  3349. "Failed to allocate modify VP IOCB.\n");
  3350. return QLA_MEMORY_ALLOC_FAILED;
  3351. }
  3352. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  3353. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  3354. vpmod->entry_count = 1;
  3355. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  3356. vpmod->vp_count = 1;
  3357. vpmod->vp_index1 = vha->vp_idx;
  3358. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  3359. qlt_modify_vp_config(vha, vpmod);
  3360. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  3361. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  3362. vpmod->entry_count = 1;
  3363. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  3364. if (rval != QLA_SUCCESS) {
  3365. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  3366. "Failed to issue VP config IOCB (%x).\n", rval);
  3367. } else if (vpmod->comp_status != 0) {
  3368. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  3369. "Failed to complete IOCB -- error status (%x).\n",
  3370. vpmod->comp_status);
  3371. rval = QLA_FUNCTION_FAILED;
  3372. } else if (vpmod->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3373. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  3374. "Failed to complete IOCB -- completion status (%x).\n",
  3375. le16_to_cpu(vpmod->comp_status));
  3376. rval = QLA_FUNCTION_FAILED;
  3377. } else {
  3378. /* EMPTY */
  3379. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  3380. "Done %s.\n", __func__);
  3381. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  3382. }
  3383. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  3384. return rval;
  3385. }
  3386. /*
  3387. * qla24xx_control_vp
  3388. * Enable a virtual port for given host
  3389. *
  3390. * Input:
  3391. * ha = adapter block pointer.
  3392. * vhba = virtual adapter (unused)
  3393. * index = index number for enabled VP
  3394. *
  3395. * Returns:
  3396. * qla2xxx local function return status code.
  3397. *
  3398. * Context:
  3399. * Kernel context.
  3400. */
  3401. int
  3402. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  3403. {
  3404. int rval;
  3405. int map, pos;
  3406. struct vp_ctrl_entry_24xx *vce;
  3407. dma_addr_t vce_dma;
  3408. struct qla_hw_data *ha = vha->hw;
  3409. int vp_index = vha->vp_idx;
  3410. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  3411. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  3412. "Entered %s enabling index %d.\n", __func__, vp_index);
  3413. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  3414. return QLA_PARAMETER_ERROR;
  3415. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  3416. if (!vce) {
  3417. ql_log(ql_log_warn, vha, 0x10c2,
  3418. "Failed to allocate VP control IOCB.\n");
  3419. return QLA_MEMORY_ALLOC_FAILED;
  3420. }
  3421. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  3422. vce->entry_type = VP_CTRL_IOCB_TYPE;
  3423. vce->entry_count = 1;
  3424. vce->command = cpu_to_le16(cmd);
  3425. vce->vp_count = cpu_to_le16(1);
  3426. /* index map in firmware starts with 1; decrement index
  3427. * this is ok as we never use index 0
  3428. */
  3429. map = (vp_index - 1) / 8;
  3430. pos = (vp_index - 1) & 7;
  3431. mutex_lock(&ha->vport_lock);
  3432. vce->vp_idx_map[map] |= 1 << pos;
  3433. mutex_unlock(&ha->vport_lock);
  3434. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  3435. if (rval != QLA_SUCCESS) {
  3436. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  3437. "Failed to issue VP control IOCB (%x).\n", rval);
  3438. } else if (vce->entry_status != 0) {
  3439. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  3440. "Failed to complete IOCB -- error status (%x).\n",
  3441. vce->entry_status);
  3442. rval = QLA_FUNCTION_FAILED;
  3443. } else if (vce->comp_status != cpu_to_le16(CS_COMPLETE)) {
  3444. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  3445. "Failed to complet IOCB -- completion status (%x).\n",
  3446. le16_to_cpu(vce->comp_status));
  3447. rval = QLA_FUNCTION_FAILED;
  3448. } else {
  3449. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  3450. "Done %s.\n", __func__);
  3451. }
  3452. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  3453. return rval;
  3454. }
  3455. /*
  3456. * qla2x00_send_change_request
  3457. * Receive or disable RSCN request from fabric controller
  3458. *
  3459. * Input:
  3460. * ha = adapter block pointer
  3461. * format = registration format:
  3462. * 0 - Reserved
  3463. * 1 - Fabric detected registration
  3464. * 2 - N_port detected registration
  3465. * 3 - Full registration
  3466. * FF - clear registration
  3467. * vp_idx = Virtual port index
  3468. *
  3469. * Returns:
  3470. * qla2x00 local function return status code.
  3471. *
  3472. * Context:
  3473. * Kernel Context
  3474. */
  3475. int
  3476. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  3477. uint16_t vp_idx)
  3478. {
  3479. int rval;
  3480. mbx_cmd_t mc;
  3481. mbx_cmd_t *mcp = &mc;
  3482. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  3483. "Entered %s.\n", __func__);
  3484. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  3485. mcp->mb[1] = format;
  3486. mcp->mb[9] = vp_idx;
  3487. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  3488. mcp->in_mb = MBX_0|MBX_1;
  3489. mcp->tov = MBX_TOV_SECONDS;
  3490. mcp->flags = 0;
  3491. rval = qla2x00_mailbox_command(vha, mcp);
  3492. if (rval == QLA_SUCCESS) {
  3493. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  3494. rval = BIT_1;
  3495. }
  3496. } else
  3497. rval = BIT_1;
  3498. return rval;
  3499. }
  3500. int
  3501. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  3502. uint32_t size)
  3503. {
  3504. int rval;
  3505. mbx_cmd_t mc;
  3506. mbx_cmd_t *mcp = &mc;
  3507. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  3508. "Entered %s.\n", __func__);
  3509. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  3510. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  3511. mcp->mb[8] = MSW(addr);
  3512. mcp->out_mb = MBX_8|MBX_0;
  3513. } else {
  3514. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  3515. mcp->out_mb = MBX_0;
  3516. }
  3517. mcp->mb[1] = LSW(addr);
  3518. mcp->mb[2] = MSW(req_dma);
  3519. mcp->mb[3] = LSW(req_dma);
  3520. mcp->mb[6] = MSW(MSD(req_dma));
  3521. mcp->mb[7] = LSW(MSD(req_dma));
  3522. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  3523. if (IS_FWI2_CAPABLE(vha->hw)) {
  3524. mcp->mb[4] = MSW(size);
  3525. mcp->mb[5] = LSW(size);
  3526. mcp->out_mb |= MBX_5|MBX_4;
  3527. } else {
  3528. mcp->mb[4] = LSW(size);
  3529. mcp->out_mb |= MBX_4;
  3530. }
  3531. mcp->in_mb = MBX_0;
  3532. mcp->tov = MBX_TOV_SECONDS;
  3533. mcp->flags = 0;
  3534. rval = qla2x00_mailbox_command(vha, mcp);
  3535. if (rval != QLA_SUCCESS) {
  3536. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3537. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3538. } else {
  3539. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3540. "Done %s.\n", __func__);
  3541. }
  3542. return rval;
  3543. }
  3544. /* 84XX Support **************************************************************/
  3545. struct cs84xx_mgmt_cmd {
  3546. union {
  3547. struct verify_chip_entry_84xx req;
  3548. struct verify_chip_rsp_84xx rsp;
  3549. } p;
  3550. };
  3551. int
  3552. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3553. {
  3554. int rval, retry;
  3555. struct cs84xx_mgmt_cmd *mn;
  3556. dma_addr_t mn_dma;
  3557. uint16_t options;
  3558. unsigned long flags;
  3559. struct qla_hw_data *ha = vha->hw;
  3560. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3561. "Entered %s.\n", __func__);
  3562. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3563. if (mn == NULL) {
  3564. return QLA_MEMORY_ALLOC_FAILED;
  3565. }
  3566. /* Force Update? */
  3567. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3568. /* Diagnostic firmware? */
  3569. /* options |= MENLO_DIAG_FW; */
  3570. /* We update the firmware with only one data sequence. */
  3571. options |= VCO_END_OF_DATA;
  3572. do {
  3573. retry = 0;
  3574. memset(mn, 0, sizeof(*mn));
  3575. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3576. mn->p.req.entry_count = 1;
  3577. mn->p.req.options = cpu_to_le16(options);
  3578. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3579. "Dump of Verify Request.\n");
  3580. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3581. (uint8_t *)mn, sizeof(*mn));
  3582. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3583. if (rval != QLA_SUCCESS) {
  3584. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3585. "Failed to issue verify IOCB (%x).\n", rval);
  3586. goto verify_done;
  3587. }
  3588. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3589. "Dump of Verify Response.\n");
  3590. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3591. (uint8_t *)mn, sizeof(*mn));
  3592. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3593. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3594. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3595. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3596. "cs=%x fc=%x.\n", status[0], status[1]);
  3597. if (status[0] != CS_COMPLETE) {
  3598. rval = QLA_FUNCTION_FAILED;
  3599. if (!(options & VCO_DONT_UPDATE_FW)) {
  3600. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3601. "Firmware update failed. Retrying "
  3602. "without update firmware.\n");
  3603. options |= VCO_DONT_UPDATE_FW;
  3604. options &= ~VCO_FORCE_UPDATE;
  3605. retry = 1;
  3606. }
  3607. } else {
  3608. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3609. "Firmware updated to %x.\n",
  3610. le32_to_cpu(mn->p.rsp.fw_ver));
  3611. /* NOTE: we only update OP firmware. */
  3612. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3613. ha->cs84xx->op_fw_version =
  3614. le32_to_cpu(mn->p.rsp.fw_ver);
  3615. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3616. flags);
  3617. }
  3618. } while (retry);
  3619. verify_done:
  3620. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3621. if (rval != QLA_SUCCESS) {
  3622. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3623. "Failed=%x.\n", rval);
  3624. } else {
  3625. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3626. "Done %s.\n", __func__);
  3627. }
  3628. return rval;
  3629. }
  3630. int
  3631. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3632. {
  3633. int rval;
  3634. unsigned long flags;
  3635. mbx_cmd_t mc;
  3636. mbx_cmd_t *mcp = &mc;
  3637. struct qla_hw_data *ha = vha->hw;
  3638. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3639. "Entered %s.\n", __func__);
  3640. if (IS_SHADOW_REG_CAPABLE(ha))
  3641. req->options |= BIT_13;
  3642. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3643. mcp->mb[1] = req->options;
  3644. mcp->mb[2] = MSW(LSD(req->dma));
  3645. mcp->mb[3] = LSW(LSD(req->dma));
  3646. mcp->mb[6] = MSW(MSD(req->dma));
  3647. mcp->mb[7] = LSW(MSD(req->dma));
  3648. mcp->mb[5] = req->length;
  3649. if (req->rsp)
  3650. mcp->mb[10] = req->rsp->id;
  3651. mcp->mb[12] = req->qos;
  3652. mcp->mb[11] = req->vp_idx;
  3653. mcp->mb[13] = req->rid;
  3654. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3655. mcp->mb[15] = 0;
  3656. mcp->mb[4] = req->id;
  3657. /* que in ptr index */
  3658. mcp->mb[8] = 0;
  3659. /* que out ptr index */
  3660. mcp->mb[9] = *req->out_ptr = 0;
  3661. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3662. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3663. mcp->in_mb = MBX_0;
  3664. mcp->flags = MBX_DMA_OUT;
  3665. mcp->tov = MBX_TOV_SECONDS * 2;
  3666. if (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3667. mcp->in_mb |= MBX_1;
  3668. if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3669. mcp->out_mb |= MBX_15;
  3670. /* debug q create issue in SR-IOV */
  3671. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3672. }
  3673. spin_lock_irqsave(&ha->hardware_lock, flags);
  3674. if (!(req->options & BIT_0)) {
  3675. WRT_REG_DWORD(req->req_q_in, 0);
  3676. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3677. WRT_REG_DWORD(req->req_q_out, 0);
  3678. }
  3679. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3680. rval = qla2x00_mailbox_command(vha, mcp);
  3681. if (rval != QLA_SUCCESS) {
  3682. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3683. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3684. } else {
  3685. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3686. "Done %s.\n", __func__);
  3687. }
  3688. return rval;
  3689. }
  3690. int
  3691. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3692. {
  3693. int rval;
  3694. unsigned long flags;
  3695. mbx_cmd_t mc;
  3696. mbx_cmd_t *mcp = &mc;
  3697. struct qla_hw_data *ha = vha->hw;
  3698. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3699. "Entered %s.\n", __func__);
  3700. if (IS_SHADOW_REG_CAPABLE(ha))
  3701. rsp->options |= BIT_13;
  3702. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3703. mcp->mb[1] = rsp->options;
  3704. mcp->mb[2] = MSW(LSD(rsp->dma));
  3705. mcp->mb[3] = LSW(LSD(rsp->dma));
  3706. mcp->mb[6] = MSW(MSD(rsp->dma));
  3707. mcp->mb[7] = LSW(MSD(rsp->dma));
  3708. mcp->mb[5] = rsp->length;
  3709. mcp->mb[14] = rsp->msix->entry;
  3710. mcp->mb[13] = rsp->rid;
  3711. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  3712. mcp->mb[15] = 0;
  3713. mcp->mb[4] = rsp->id;
  3714. /* que in ptr index */
  3715. mcp->mb[8] = *rsp->in_ptr = 0;
  3716. /* que out ptr index */
  3717. mcp->mb[9] = 0;
  3718. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3719. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3720. mcp->in_mb = MBX_0;
  3721. mcp->flags = MBX_DMA_OUT;
  3722. mcp->tov = MBX_TOV_SECONDS * 2;
  3723. if (IS_QLA81XX(ha)) {
  3724. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3725. mcp->in_mb |= MBX_1;
  3726. } else if (IS_QLA83XX(ha) || IS_QLA27XX(ha)) {
  3727. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3728. mcp->in_mb |= MBX_1;
  3729. /* debug q create issue in SR-IOV */
  3730. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3731. }
  3732. spin_lock_irqsave(&ha->hardware_lock, flags);
  3733. if (!(rsp->options & BIT_0)) {
  3734. WRT_REG_DWORD(rsp->rsp_q_out, 0);
  3735. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  3736. WRT_REG_DWORD(rsp->rsp_q_in, 0);
  3737. }
  3738. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3739. rval = qla2x00_mailbox_command(vha, mcp);
  3740. if (rval != QLA_SUCCESS) {
  3741. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3742. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3743. } else {
  3744. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3745. "Done %s.\n", __func__);
  3746. }
  3747. return rval;
  3748. }
  3749. int
  3750. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3751. {
  3752. int rval;
  3753. mbx_cmd_t mc;
  3754. mbx_cmd_t *mcp = &mc;
  3755. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3756. "Entered %s.\n", __func__);
  3757. mcp->mb[0] = MBC_IDC_ACK;
  3758. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3759. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3760. mcp->in_mb = MBX_0;
  3761. mcp->tov = MBX_TOV_SECONDS;
  3762. mcp->flags = 0;
  3763. rval = qla2x00_mailbox_command(vha, mcp);
  3764. if (rval != QLA_SUCCESS) {
  3765. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3766. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3767. } else {
  3768. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3769. "Done %s.\n", __func__);
  3770. }
  3771. return rval;
  3772. }
  3773. int
  3774. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3775. {
  3776. int rval;
  3777. mbx_cmd_t mc;
  3778. mbx_cmd_t *mcp = &mc;
  3779. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3780. "Entered %s.\n", __func__);
  3781. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3782. !IS_QLA27XX(vha->hw))
  3783. return QLA_FUNCTION_FAILED;
  3784. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3785. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3786. mcp->out_mb = MBX_1|MBX_0;
  3787. mcp->in_mb = MBX_1|MBX_0;
  3788. mcp->tov = MBX_TOV_SECONDS;
  3789. mcp->flags = 0;
  3790. rval = qla2x00_mailbox_command(vha, mcp);
  3791. if (rval != QLA_SUCCESS) {
  3792. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3793. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3794. rval, mcp->mb[0], mcp->mb[1]);
  3795. } else {
  3796. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3797. "Done %s.\n", __func__);
  3798. *sector_size = mcp->mb[1];
  3799. }
  3800. return rval;
  3801. }
  3802. int
  3803. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3804. {
  3805. int rval;
  3806. mbx_cmd_t mc;
  3807. mbx_cmd_t *mcp = &mc;
  3808. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3809. !IS_QLA27XX(vha->hw))
  3810. return QLA_FUNCTION_FAILED;
  3811. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3812. "Entered %s.\n", __func__);
  3813. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3814. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3815. FAC_OPT_CMD_WRITE_PROTECT;
  3816. mcp->out_mb = MBX_1|MBX_0;
  3817. mcp->in_mb = MBX_1|MBX_0;
  3818. mcp->tov = MBX_TOV_SECONDS;
  3819. mcp->flags = 0;
  3820. rval = qla2x00_mailbox_command(vha, mcp);
  3821. if (rval != QLA_SUCCESS) {
  3822. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3823. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3824. rval, mcp->mb[0], mcp->mb[1]);
  3825. } else {
  3826. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3827. "Done %s.\n", __func__);
  3828. }
  3829. return rval;
  3830. }
  3831. int
  3832. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3833. {
  3834. int rval;
  3835. mbx_cmd_t mc;
  3836. mbx_cmd_t *mcp = &mc;
  3837. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw) &&
  3838. !IS_QLA27XX(vha->hw))
  3839. return QLA_FUNCTION_FAILED;
  3840. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3841. "Entered %s.\n", __func__);
  3842. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3843. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3844. mcp->mb[2] = LSW(start);
  3845. mcp->mb[3] = MSW(start);
  3846. mcp->mb[4] = LSW(finish);
  3847. mcp->mb[5] = MSW(finish);
  3848. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3849. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3850. mcp->tov = MBX_TOV_SECONDS;
  3851. mcp->flags = 0;
  3852. rval = qla2x00_mailbox_command(vha, mcp);
  3853. if (rval != QLA_SUCCESS) {
  3854. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3855. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3856. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3857. } else {
  3858. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3859. "Done %s.\n", __func__);
  3860. }
  3861. return rval;
  3862. }
  3863. int
  3864. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3865. {
  3866. int rval = 0;
  3867. mbx_cmd_t mc;
  3868. mbx_cmd_t *mcp = &mc;
  3869. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3870. "Entered %s.\n", __func__);
  3871. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3872. mcp->out_mb = MBX_0;
  3873. mcp->in_mb = MBX_0|MBX_1;
  3874. mcp->tov = MBX_TOV_SECONDS;
  3875. mcp->flags = 0;
  3876. rval = qla2x00_mailbox_command(vha, mcp);
  3877. if (rval != QLA_SUCCESS) {
  3878. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3879. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3880. rval, mcp->mb[0], mcp->mb[1]);
  3881. } else {
  3882. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3883. "Done %s.\n", __func__);
  3884. }
  3885. return rval;
  3886. }
  3887. int
  3888. qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3889. {
  3890. int rval;
  3891. mbx_cmd_t mc;
  3892. mbx_cmd_t *mcp = &mc;
  3893. int i;
  3894. int len;
  3895. uint16_t *str;
  3896. struct qla_hw_data *ha = vha->hw;
  3897. if (!IS_P3P_TYPE(ha))
  3898. return QLA_FUNCTION_FAILED;
  3899. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
  3900. "Entered %s.\n", __func__);
  3901. str = (void *)version;
  3902. len = strlen(version);
  3903. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3904. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
  3905. mcp->out_mb = MBX_1|MBX_0;
  3906. for (i = 4; i < 16 && len; i++, str++, len -= 2) {
  3907. mcp->mb[i] = cpu_to_le16p(str);
  3908. mcp->out_mb |= 1<<i;
  3909. }
  3910. for (; i < 16; i++) {
  3911. mcp->mb[i] = 0;
  3912. mcp->out_mb |= 1<<i;
  3913. }
  3914. mcp->in_mb = MBX_1|MBX_0;
  3915. mcp->tov = MBX_TOV_SECONDS;
  3916. mcp->flags = 0;
  3917. rval = qla2x00_mailbox_command(vha, mcp);
  3918. if (rval != QLA_SUCCESS) {
  3919. ql_dbg(ql_dbg_mbx, vha, 0x117c,
  3920. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3921. } else {
  3922. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
  3923. "Done %s.\n", __func__);
  3924. }
  3925. return rval;
  3926. }
  3927. int
  3928. qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
  3929. {
  3930. int rval;
  3931. mbx_cmd_t mc;
  3932. mbx_cmd_t *mcp = &mc;
  3933. int len;
  3934. uint16_t dwlen;
  3935. uint8_t *str;
  3936. dma_addr_t str_dma;
  3937. struct qla_hw_data *ha = vha->hw;
  3938. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
  3939. IS_P3P_TYPE(ha))
  3940. return QLA_FUNCTION_FAILED;
  3941. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
  3942. "Entered %s.\n", __func__);
  3943. str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
  3944. if (!str) {
  3945. ql_log(ql_log_warn, vha, 0x117f,
  3946. "Failed to allocate driver version param.\n");
  3947. return QLA_MEMORY_ALLOC_FAILED;
  3948. }
  3949. memcpy(str, "\x7\x3\x11\x0", 4);
  3950. dwlen = str[0];
  3951. len = dwlen * 4 - 4;
  3952. memset(str + 4, 0, len);
  3953. if (len > strlen(version))
  3954. len = strlen(version);
  3955. memcpy(str + 4, version, len);
  3956. mcp->mb[0] = MBC_SET_RNID_PARAMS;
  3957. mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
  3958. mcp->mb[2] = MSW(LSD(str_dma));
  3959. mcp->mb[3] = LSW(LSD(str_dma));
  3960. mcp->mb[6] = MSW(MSD(str_dma));
  3961. mcp->mb[7] = LSW(MSD(str_dma));
  3962. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3963. mcp->in_mb = MBX_1|MBX_0;
  3964. mcp->tov = MBX_TOV_SECONDS;
  3965. mcp->flags = 0;
  3966. rval = qla2x00_mailbox_command(vha, mcp);
  3967. if (rval != QLA_SUCCESS) {
  3968. ql_dbg(ql_dbg_mbx, vha, 0x1180,
  3969. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3970. } else {
  3971. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
  3972. "Done %s.\n", __func__);
  3973. }
  3974. dma_pool_free(ha->s_dma_pool, str, str_dma);
  3975. return rval;
  3976. }
  3977. static int
  3978. qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
  3979. {
  3980. int rval;
  3981. mbx_cmd_t mc;
  3982. mbx_cmd_t *mcp = &mc;
  3983. if (!IS_FWI2_CAPABLE(vha->hw))
  3984. return QLA_FUNCTION_FAILED;
  3985. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
  3986. "Entered %s.\n", __func__);
  3987. mcp->mb[0] = MBC_GET_RNID_PARAMS;
  3988. mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
  3989. mcp->out_mb = MBX_1|MBX_0;
  3990. mcp->in_mb = MBX_1|MBX_0;
  3991. mcp->tov = MBX_TOV_SECONDS;
  3992. mcp->flags = 0;
  3993. rval = qla2x00_mailbox_command(vha, mcp);
  3994. *temp = mcp->mb[1];
  3995. if (rval != QLA_SUCCESS) {
  3996. ql_dbg(ql_dbg_mbx, vha, 0x115a,
  3997. "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
  3998. } else {
  3999. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
  4000. "Done %s.\n", __func__);
  4001. }
  4002. return rval;
  4003. }
  4004. int
  4005. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  4006. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  4007. {
  4008. int rval;
  4009. mbx_cmd_t mc;
  4010. mbx_cmd_t *mcp = &mc;
  4011. struct qla_hw_data *ha = vha->hw;
  4012. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  4013. "Entered %s.\n", __func__);
  4014. if (!IS_FWI2_CAPABLE(ha))
  4015. return QLA_FUNCTION_FAILED;
  4016. if (len == 1)
  4017. opt |= BIT_0;
  4018. mcp->mb[0] = MBC_READ_SFP;
  4019. mcp->mb[1] = dev;
  4020. mcp->mb[2] = MSW(sfp_dma);
  4021. mcp->mb[3] = LSW(sfp_dma);
  4022. mcp->mb[6] = MSW(MSD(sfp_dma));
  4023. mcp->mb[7] = LSW(MSD(sfp_dma));
  4024. mcp->mb[8] = len;
  4025. mcp->mb[9] = off;
  4026. mcp->mb[10] = opt;
  4027. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4028. mcp->in_mb = MBX_1|MBX_0;
  4029. mcp->tov = MBX_TOV_SECONDS;
  4030. mcp->flags = 0;
  4031. rval = qla2x00_mailbox_command(vha, mcp);
  4032. if (opt & BIT_0)
  4033. *sfp = mcp->mb[1];
  4034. if (rval != QLA_SUCCESS) {
  4035. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  4036. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4037. } else {
  4038. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  4039. "Done %s.\n", __func__);
  4040. }
  4041. return rval;
  4042. }
  4043. int
  4044. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  4045. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  4046. {
  4047. int rval;
  4048. mbx_cmd_t mc;
  4049. mbx_cmd_t *mcp = &mc;
  4050. struct qla_hw_data *ha = vha->hw;
  4051. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  4052. "Entered %s.\n", __func__);
  4053. if (!IS_FWI2_CAPABLE(ha))
  4054. return QLA_FUNCTION_FAILED;
  4055. if (len == 1)
  4056. opt |= BIT_0;
  4057. if (opt & BIT_0)
  4058. len = *sfp;
  4059. mcp->mb[0] = MBC_WRITE_SFP;
  4060. mcp->mb[1] = dev;
  4061. mcp->mb[2] = MSW(sfp_dma);
  4062. mcp->mb[3] = LSW(sfp_dma);
  4063. mcp->mb[6] = MSW(MSD(sfp_dma));
  4064. mcp->mb[7] = LSW(MSD(sfp_dma));
  4065. mcp->mb[8] = len;
  4066. mcp->mb[9] = off;
  4067. mcp->mb[10] = opt;
  4068. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4069. mcp->in_mb = MBX_1|MBX_0;
  4070. mcp->tov = MBX_TOV_SECONDS;
  4071. mcp->flags = 0;
  4072. rval = qla2x00_mailbox_command(vha, mcp);
  4073. if (rval != QLA_SUCCESS) {
  4074. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  4075. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4076. } else {
  4077. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  4078. "Done %s.\n", __func__);
  4079. }
  4080. return rval;
  4081. }
  4082. int
  4083. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  4084. uint16_t size_in_bytes, uint16_t *actual_size)
  4085. {
  4086. int rval;
  4087. mbx_cmd_t mc;
  4088. mbx_cmd_t *mcp = &mc;
  4089. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  4090. "Entered %s.\n", __func__);
  4091. if (!IS_CNA_CAPABLE(vha->hw))
  4092. return QLA_FUNCTION_FAILED;
  4093. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  4094. mcp->mb[2] = MSW(stats_dma);
  4095. mcp->mb[3] = LSW(stats_dma);
  4096. mcp->mb[6] = MSW(MSD(stats_dma));
  4097. mcp->mb[7] = LSW(MSD(stats_dma));
  4098. mcp->mb[8] = size_in_bytes >> 2;
  4099. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  4100. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4101. mcp->tov = MBX_TOV_SECONDS;
  4102. mcp->flags = 0;
  4103. rval = qla2x00_mailbox_command(vha, mcp);
  4104. if (rval != QLA_SUCCESS) {
  4105. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  4106. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4107. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4108. } else {
  4109. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  4110. "Done %s.\n", __func__);
  4111. *actual_size = mcp->mb[2] << 2;
  4112. }
  4113. return rval;
  4114. }
  4115. int
  4116. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  4117. uint16_t size)
  4118. {
  4119. int rval;
  4120. mbx_cmd_t mc;
  4121. mbx_cmd_t *mcp = &mc;
  4122. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  4123. "Entered %s.\n", __func__);
  4124. if (!IS_CNA_CAPABLE(vha->hw))
  4125. return QLA_FUNCTION_FAILED;
  4126. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  4127. mcp->mb[1] = 0;
  4128. mcp->mb[2] = MSW(tlv_dma);
  4129. mcp->mb[3] = LSW(tlv_dma);
  4130. mcp->mb[6] = MSW(MSD(tlv_dma));
  4131. mcp->mb[7] = LSW(MSD(tlv_dma));
  4132. mcp->mb[8] = size;
  4133. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  4134. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4135. mcp->tov = MBX_TOV_SECONDS;
  4136. mcp->flags = 0;
  4137. rval = qla2x00_mailbox_command(vha, mcp);
  4138. if (rval != QLA_SUCCESS) {
  4139. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  4140. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  4141. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  4142. } else {
  4143. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  4144. "Done %s.\n", __func__);
  4145. }
  4146. return rval;
  4147. }
  4148. int
  4149. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  4150. {
  4151. int rval;
  4152. mbx_cmd_t mc;
  4153. mbx_cmd_t *mcp = &mc;
  4154. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  4155. "Entered %s.\n", __func__);
  4156. if (!IS_FWI2_CAPABLE(vha->hw))
  4157. return QLA_FUNCTION_FAILED;
  4158. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  4159. mcp->mb[1] = LSW(risc_addr);
  4160. mcp->mb[8] = MSW(risc_addr);
  4161. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  4162. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  4163. mcp->tov = 30;
  4164. mcp->flags = 0;
  4165. rval = qla2x00_mailbox_command(vha, mcp);
  4166. if (rval != QLA_SUCCESS) {
  4167. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  4168. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4169. } else {
  4170. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  4171. "Done %s.\n", __func__);
  4172. *data = mcp->mb[3] << 16 | mcp->mb[2];
  4173. }
  4174. return rval;
  4175. }
  4176. int
  4177. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4178. uint16_t *mresp)
  4179. {
  4180. int rval;
  4181. mbx_cmd_t mc;
  4182. mbx_cmd_t *mcp = &mc;
  4183. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  4184. "Entered %s.\n", __func__);
  4185. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4186. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  4187. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  4188. /* transfer count */
  4189. mcp->mb[10] = LSW(mreq->transfer_size);
  4190. mcp->mb[11] = MSW(mreq->transfer_size);
  4191. /* send data address */
  4192. mcp->mb[14] = LSW(mreq->send_dma);
  4193. mcp->mb[15] = MSW(mreq->send_dma);
  4194. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4195. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4196. /* receive data address */
  4197. mcp->mb[16] = LSW(mreq->rcv_dma);
  4198. mcp->mb[17] = MSW(mreq->rcv_dma);
  4199. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4200. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4201. /* Iteration count */
  4202. mcp->mb[18] = LSW(mreq->iteration_count);
  4203. mcp->mb[19] = MSW(mreq->iteration_count);
  4204. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  4205. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4206. if (IS_CNA_CAPABLE(vha->hw))
  4207. mcp->out_mb |= MBX_2;
  4208. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  4209. mcp->buf_size = mreq->transfer_size;
  4210. mcp->tov = MBX_TOV_SECONDS;
  4211. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4212. rval = qla2x00_mailbox_command(vha, mcp);
  4213. if (rval != QLA_SUCCESS) {
  4214. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  4215. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  4216. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  4217. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  4218. } else {
  4219. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  4220. "Done %s.\n", __func__);
  4221. }
  4222. /* Copy mailbox information */
  4223. memcpy( mresp, mcp->mb, 64);
  4224. return rval;
  4225. }
  4226. int
  4227. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  4228. uint16_t *mresp)
  4229. {
  4230. int rval;
  4231. mbx_cmd_t mc;
  4232. mbx_cmd_t *mcp = &mc;
  4233. struct qla_hw_data *ha = vha->hw;
  4234. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  4235. "Entered %s.\n", __func__);
  4236. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4237. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  4238. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  4239. if (IS_CNA_CAPABLE(ha)) {
  4240. mcp->mb[1] |= BIT_15;
  4241. mcp->mb[2] = vha->fcoe_fcf_idx;
  4242. }
  4243. mcp->mb[16] = LSW(mreq->rcv_dma);
  4244. mcp->mb[17] = MSW(mreq->rcv_dma);
  4245. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  4246. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  4247. mcp->mb[10] = LSW(mreq->transfer_size);
  4248. mcp->mb[14] = LSW(mreq->send_dma);
  4249. mcp->mb[15] = MSW(mreq->send_dma);
  4250. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  4251. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  4252. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  4253. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  4254. if (IS_CNA_CAPABLE(ha))
  4255. mcp->out_mb |= MBX_2;
  4256. mcp->in_mb = MBX_0;
  4257. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  4258. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  4259. mcp->in_mb |= MBX_1;
  4260. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  4261. mcp->in_mb |= MBX_3;
  4262. mcp->tov = MBX_TOV_SECONDS;
  4263. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4264. mcp->buf_size = mreq->transfer_size;
  4265. rval = qla2x00_mailbox_command(vha, mcp);
  4266. if (rval != QLA_SUCCESS) {
  4267. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  4268. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4269. rval, mcp->mb[0], mcp->mb[1]);
  4270. } else {
  4271. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  4272. "Done %s.\n", __func__);
  4273. }
  4274. /* Copy mailbox information */
  4275. memcpy(mresp, mcp->mb, 64);
  4276. return rval;
  4277. }
  4278. int
  4279. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  4280. {
  4281. int rval;
  4282. mbx_cmd_t mc;
  4283. mbx_cmd_t *mcp = &mc;
  4284. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  4285. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  4286. mcp->mb[0] = MBC_ISP84XX_RESET;
  4287. mcp->mb[1] = enable_diagnostic;
  4288. mcp->out_mb = MBX_1|MBX_0;
  4289. mcp->in_mb = MBX_1|MBX_0;
  4290. mcp->tov = MBX_TOV_SECONDS;
  4291. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4292. rval = qla2x00_mailbox_command(vha, mcp);
  4293. if (rval != QLA_SUCCESS)
  4294. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  4295. else
  4296. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  4297. "Done %s.\n", __func__);
  4298. return rval;
  4299. }
  4300. int
  4301. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  4302. {
  4303. int rval;
  4304. mbx_cmd_t mc;
  4305. mbx_cmd_t *mcp = &mc;
  4306. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  4307. "Entered %s.\n", __func__);
  4308. if (!IS_FWI2_CAPABLE(vha->hw))
  4309. return QLA_FUNCTION_FAILED;
  4310. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  4311. mcp->mb[1] = LSW(risc_addr);
  4312. mcp->mb[2] = LSW(data);
  4313. mcp->mb[3] = MSW(data);
  4314. mcp->mb[8] = MSW(risc_addr);
  4315. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  4316. mcp->in_mb = MBX_0;
  4317. mcp->tov = 30;
  4318. mcp->flags = 0;
  4319. rval = qla2x00_mailbox_command(vha, mcp);
  4320. if (rval != QLA_SUCCESS) {
  4321. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  4322. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4323. } else {
  4324. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  4325. "Done %s.\n", __func__);
  4326. }
  4327. return rval;
  4328. }
  4329. int
  4330. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  4331. {
  4332. int rval;
  4333. uint32_t stat, timer;
  4334. uint16_t mb0 = 0;
  4335. struct qla_hw_data *ha = vha->hw;
  4336. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  4337. rval = QLA_SUCCESS;
  4338. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  4339. "Entered %s.\n", __func__);
  4340. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  4341. /* Write the MBC data to the registers */
  4342. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  4343. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  4344. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  4345. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  4346. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  4347. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  4348. /* Poll for MBC interrupt */
  4349. for (timer = 6000000; timer; timer--) {
  4350. /* Check for pending interrupts. */
  4351. stat = RD_REG_DWORD(&reg->host_status);
  4352. if (stat & HSRX_RISC_INT) {
  4353. stat &= 0xff;
  4354. if (stat == 0x1 || stat == 0x2 ||
  4355. stat == 0x10 || stat == 0x11) {
  4356. set_bit(MBX_INTERRUPT,
  4357. &ha->mbx_cmd_flags);
  4358. mb0 = RD_REG_WORD(&reg->mailbox0);
  4359. WRT_REG_DWORD(&reg->hccr,
  4360. HCCRX_CLR_RISC_INT);
  4361. RD_REG_DWORD(&reg->hccr);
  4362. break;
  4363. }
  4364. }
  4365. udelay(5);
  4366. }
  4367. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  4368. rval = mb0 & MBS_MASK;
  4369. else
  4370. rval = QLA_FUNCTION_FAILED;
  4371. if (rval != QLA_SUCCESS) {
  4372. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  4373. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  4374. } else {
  4375. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  4376. "Done %s.\n", __func__);
  4377. }
  4378. return rval;
  4379. }
  4380. int
  4381. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  4382. {
  4383. int rval;
  4384. mbx_cmd_t mc;
  4385. mbx_cmd_t *mcp = &mc;
  4386. struct qla_hw_data *ha = vha->hw;
  4387. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  4388. "Entered %s.\n", __func__);
  4389. if (!IS_FWI2_CAPABLE(ha))
  4390. return QLA_FUNCTION_FAILED;
  4391. mcp->mb[0] = MBC_DATA_RATE;
  4392. mcp->mb[1] = 0;
  4393. mcp->out_mb = MBX_1|MBX_0;
  4394. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4395. if (IS_QLA83XX(ha) || IS_QLA27XX(ha))
  4396. mcp->in_mb |= MBX_3;
  4397. mcp->tov = MBX_TOV_SECONDS;
  4398. mcp->flags = 0;
  4399. rval = qla2x00_mailbox_command(vha, mcp);
  4400. if (rval != QLA_SUCCESS) {
  4401. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  4402. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4403. } else {
  4404. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  4405. "Done %s.\n", __func__);
  4406. if (mcp->mb[1] != 0x7)
  4407. ha->link_data_rate = mcp->mb[1];
  4408. }
  4409. return rval;
  4410. }
  4411. int
  4412. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4413. {
  4414. int rval;
  4415. mbx_cmd_t mc;
  4416. mbx_cmd_t *mcp = &mc;
  4417. struct qla_hw_data *ha = vha->hw;
  4418. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  4419. "Entered %s.\n", __func__);
  4420. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha) &&
  4421. !IS_QLA27XX(ha))
  4422. return QLA_FUNCTION_FAILED;
  4423. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  4424. mcp->out_mb = MBX_0;
  4425. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4426. mcp->tov = MBX_TOV_SECONDS;
  4427. mcp->flags = 0;
  4428. rval = qla2x00_mailbox_command(vha, mcp);
  4429. if (rval != QLA_SUCCESS) {
  4430. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  4431. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4432. } else {
  4433. /* Copy all bits to preserve original value */
  4434. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  4435. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  4436. "Done %s.\n", __func__);
  4437. }
  4438. return rval;
  4439. }
  4440. int
  4441. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  4442. {
  4443. int rval;
  4444. mbx_cmd_t mc;
  4445. mbx_cmd_t *mcp = &mc;
  4446. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  4447. "Entered %s.\n", __func__);
  4448. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  4449. /* Copy all bits to preserve original setting */
  4450. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  4451. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4452. mcp->in_mb = MBX_0;
  4453. mcp->tov = MBX_TOV_SECONDS;
  4454. mcp->flags = 0;
  4455. rval = qla2x00_mailbox_command(vha, mcp);
  4456. if (rval != QLA_SUCCESS) {
  4457. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  4458. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4459. } else
  4460. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  4461. "Done %s.\n", __func__);
  4462. return rval;
  4463. }
  4464. int
  4465. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  4466. uint16_t *mb)
  4467. {
  4468. int rval;
  4469. mbx_cmd_t mc;
  4470. mbx_cmd_t *mcp = &mc;
  4471. struct qla_hw_data *ha = vha->hw;
  4472. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  4473. "Entered %s.\n", __func__);
  4474. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  4475. return QLA_FUNCTION_FAILED;
  4476. mcp->mb[0] = MBC_PORT_PARAMS;
  4477. mcp->mb[1] = loop_id;
  4478. if (ha->flags.fcp_prio_enabled)
  4479. mcp->mb[2] = BIT_1;
  4480. else
  4481. mcp->mb[2] = BIT_2;
  4482. mcp->mb[4] = priority & 0xf;
  4483. mcp->mb[9] = vha->vp_idx;
  4484. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4485. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4486. mcp->tov = 30;
  4487. mcp->flags = 0;
  4488. rval = qla2x00_mailbox_command(vha, mcp);
  4489. if (mb != NULL) {
  4490. mb[0] = mcp->mb[0];
  4491. mb[1] = mcp->mb[1];
  4492. mb[3] = mcp->mb[3];
  4493. mb[4] = mcp->mb[4];
  4494. }
  4495. if (rval != QLA_SUCCESS) {
  4496. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  4497. } else {
  4498. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  4499. "Done %s.\n", __func__);
  4500. }
  4501. return rval;
  4502. }
  4503. int
  4504. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
  4505. {
  4506. int rval = QLA_FUNCTION_FAILED;
  4507. struct qla_hw_data *ha = vha->hw;
  4508. uint8_t byte;
  4509. if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
  4510. ql_dbg(ql_dbg_mbx, vha, 0x1150,
  4511. "Thermal not supported by this card.\n");
  4512. return rval;
  4513. }
  4514. if (IS_QLA25XX(ha)) {
  4515. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
  4516. ha->pdev->subsystem_device == 0x0175) {
  4517. rval = qla2x00_read_sfp(vha, 0, &byte,
  4518. 0x98, 0x1, 1, BIT_13|BIT_0);
  4519. *temp = byte;
  4520. return rval;
  4521. }
  4522. if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  4523. ha->pdev->subsystem_device == 0x338e) {
  4524. rval = qla2x00_read_sfp(vha, 0, &byte,
  4525. 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
  4526. *temp = byte;
  4527. return rval;
  4528. }
  4529. ql_dbg(ql_dbg_mbx, vha, 0x10c9,
  4530. "Thermal not supported by this card.\n");
  4531. return rval;
  4532. }
  4533. if (IS_QLA82XX(ha)) {
  4534. *temp = qla82xx_read_temperature(vha);
  4535. rval = QLA_SUCCESS;
  4536. return rval;
  4537. } else if (IS_QLA8044(ha)) {
  4538. *temp = qla8044_read_temperature(vha);
  4539. rval = QLA_SUCCESS;
  4540. return rval;
  4541. }
  4542. rval = qla2x00_read_asic_temperature(vha, temp);
  4543. return rval;
  4544. }
  4545. int
  4546. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  4547. {
  4548. int rval;
  4549. struct qla_hw_data *ha = vha->hw;
  4550. mbx_cmd_t mc;
  4551. mbx_cmd_t *mcp = &mc;
  4552. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  4553. "Entered %s.\n", __func__);
  4554. if (!IS_FWI2_CAPABLE(ha))
  4555. return QLA_FUNCTION_FAILED;
  4556. memset(mcp, 0, sizeof(mbx_cmd_t));
  4557. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4558. mcp->mb[1] = 1;
  4559. mcp->out_mb = MBX_1|MBX_0;
  4560. mcp->in_mb = MBX_0;
  4561. mcp->tov = 30;
  4562. mcp->flags = 0;
  4563. rval = qla2x00_mailbox_command(vha, mcp);
  4564. if (rval != QLA_SUCCESS) {
  4565. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  4566. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4567. } else {
  4568. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  4569. "Done %s.\n", __func__);
  4570. }
  4571. return rval;
  4572. }
  4573. int
  4574. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  4575. {
  4576. int rval;
  4577. struct qla_hw_data *ha = vha->hw;
  4578. mbx_cmd_t mc;
  4579. mbx_cmd_t *mcp = &mc;
  4580. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  4581. "Entered %s.\n", __func__);
  4582. if (!IS_P3P_TYPE(ha))
  4583. return QLA_FUNCTION_FAILED;
  4584. memset(mcp, 0, sizeof(mbx_cmd_t));
  4585. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  4586. mcp->mb[1] = 0;
  4587. mcp->out_mb = MBX_1|MBX_0;
  4588. mcp->in_mb = MBX_0;
  4589. mcp->tov = 30;
  4590. mcp->flags = 0;
  4591. rval = qla2x00_mailbox_command(vha, mcp);
  4592. if (rval != QLA_SUCCESS) {
  4593. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  4594. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4595. } else {
  4596. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  4597. "Done %s.\n", __func__);
  4598. }
  4599. return rval;
  4600. }
  4601. int
  4602. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  4603. {
  4604. struct qla_hw_data *ha = vha->hw;
  4605. mbx_cmd_t mc;
  4606. mbx_cmd_t *mcp = &mc;
  4607. int rval = QLA_FUNCTION_FAILED;
  4608. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  4609. "Entered %s.\n", __func__);
  4610. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4611. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4612. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4613. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  4614. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  4615. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4616. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  4617. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4618. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4619. mcp->tov = MBX_TOV_SECONDS;
  4620. rval = qla2x00_mailbox_command(vha, mcp);
  4621. /* Always copy back return mailbox values. */
  4622. if (rval != QLA_SUCCESS) {
  4623. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  4624. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4625. (mcp->mb[1] << 16) | mcp->mb[0],
  4626. (mcp->mb[3] << 16) | mcp->mb[2]);
  4627. } else {
  4628. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  4629. "Done %s.\n", __func__);
  4630. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  4631. if (!ha->md_template_size) {
  4632. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  4633. "Null template size obtained.\n");
  4634. rval = QLA_FUNCTION_FAILED;
  4635. }
  4636. }
  4637. return rval;
  4638. }
  4639. int
  4640. qla82xx_md_get_template(scsi_qla_host_t *vha)
  4641. {
  4642. struct qla_hw_data *ha = vha->hw;
  4643. mbx_cmd_t mc;
  4644. mbx_cmd_t *mcp = &mc;
  4645. int rval = QLA_FUNCTION_FAILED;
  4646. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  4647. "Entered %s.\n", __func__);
  4648. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4649. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4650. if (!ha->md_tmplt_hdr) {
  4651. ql_log(ql_log_warn, vha, 0x1124,
  4652. "Unable to allocate memory for Minidump template.\n");
  4653. return rval;
  4654. }
  4655. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4656. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4657. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4658. mcp->mb[2] = LSW(RQST_TMPLT);
  4659. mcp->mb[3] = MSW(RQST_TMPLT);
  4660. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4661. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4662. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4663. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4664. mcp->mb[8] = LSW(ha->md_template_size);
  4665. mcp->mb[9] = MSW(ha->md_template_size);
  4666. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4667. mcp->tov = MBX_TOV_SECONDS;
  4668. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4669. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4670. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4671. rval = qla2x00_mailbox_command(vha, mcp);
  4672. if (rval != QLA_SUCCESS) {
  4673. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4674. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4675. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4676. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4677. } else
  4678. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4679. "Done %s.\n", __func__);
  4680. return rval;
  4681. }
  4682. int
  4683. qla8044_md_get_template(scsi_qla_host_t *vha)
  4684. {
  4685. struct qla_hw_data *ha = vha->hw;
  4686. mbx_cmd_t mc;
  4687. mbx_cmd_t *mcp = &mc;
  4688. int rval = QLA_FUNCTION_FAILED;
  4689. int offset = 0, size = MINIDUMP_SIZE_36K;
  4690. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
  4691. "Entered %s.\n", __func__);
  4692. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  4693. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  4694. if (!ha->md_tmplt_hdr) {
  4695. ql_log(ql_log_warn, vha, 0xb11b,
  4696. "Unable to allocate memory for Minidump template.\n");
  4697. return rval;
  4698. }
  4699. memset(mcp->mb, 0 , sizeof(mcp->mb));
  4700. while (offset < ha->md_template_size) {
  4701. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4702. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  4703. mcp->mb[2] = LSW(RQST_TMPLT);
  4704. mcp->mb[3] = MSW(RQST_TMPLT);
  4705. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4706. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
  4707. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4708. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
  4709. mcp->mb[8] = LSW(size);
  4710. mcp->mb[9] = MSW(size);
  4711. mcp->mb[10] = offset & 0x0000FFFF;
  4712. mcp->mb[11] = offset & 0xFFFF0000;
  4713. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4714. mcp->tov = MBX_TOV_SECONDS;
  4715. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4716. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4717. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4718. rval = qla2x00_mailbox_command(vha, mcp);
  4719. if (rval != QLA_SUCCESS) {
  4720. ql_dbg(ql_dbg_mbx, vha, 0xb11c,
  4721. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4722. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4723. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4724. return rval;
  4725. } else
  4726. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
  4727. "Done %s.\n", __func__);
  4728. offset = offset + size;
  4729. }
  4730. return rval;
  4731. }
  4732. int
  4733. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4734. {
  4735. int rval;
  4736. struct qla_hw_data *ha = vha->hw;
  4737. mbx_cmd_t mc;
  4738. mbx_cmd_t *mcp = &mc;
  4739. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4740. return QLA_FUNCTION_FAILED;
  4741. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4742. "Entered %s.\n", __func__);
  4743. memset(mcp, 0, sizeof(mbx_cmd_t));
  4744. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4745. mcp->mb[1] = led_cfg[0];
  4746. mcp->mb[2] = led_cfg[1];
  4747. if (IS_QLA8031(ha)) {
  4748. mcp->mb[3] = led_cfg[2];
  4749. mcp->mb[4] = led_cfg[3];
  4750. mcp->mb[5] = led_cfg[4];
  4751. mcp->mb[6] = led_cfg[5];
  4752. }
  4753. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4754. if (IS_QLA8031(ha))
  4755. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4756. mcp->in_mb = MBX_0;
  4757. mcp->tov = 30;
  4758. mcp->flags = 0;
  4759. rval = qla2x00_mailbox_command(vha, mcp);
  4760. if (rval != QLA_SUCCESS) {
  4761. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4762. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4763. } else {
  4764. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4765. "Done %s.\n", __func__);
  4766. }
  4767. return rval;
  4768. }
  4769. int
  4770. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4771. {
  4772. int rval;
  4773. struct qla_hw_data *ha = vha->hw;
  4774. mbx_cmd_t mc;
  4775. mbx_cmd_t *mcp = &mc;
  4776. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4777. return QLA_FUNCTION_FAILED;
  4778. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4779. "Entered %s.\n", __func__);
  4780. memset(mcp, 0, sizeof(mbx_cmd_t));
  4781. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4782. mcp->out_mb = MBX_0;
  4783. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4784. if (IS_QLA8031(ha))
  4785. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4786. mcp->tov = 30;
  4787. mcp->flags = 0;
  4788. rval = qla2x00_mailbox_command(vha, mcp);
  4789. if (rval != QLA_SUCCESS) {
  4790. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4791. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4792. } else {
  4793. led_cfg[0] = mcp->mb[1];
  4794. led_cfg[1] = mcp->mb[2];
  4795. if (IS_QLA8031(ha)) {
  4796. led_cfg[2] = mcp->mb[3];
  4797. led_cfg[3] = mcp->mb[4];
  4798. led_cfg[4] = mcp->mb[5];
  4799. led_cfg[5] = mcp->mb[6];
  4800. }
  4801. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4802. "Done %s.\n", __func__);
  4803. }
  4804. return rval;
  4805. }
  4806. int
  4807. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4808. {
  4809. int rval;
  4810. struct qla_hw_data *ha = vha->hw;
  4811. mbx_cmd_t mc;
  4812. mbx_cmd_t *mcp = &mc;
  4813. if (!IS_P3P_TYPE(ha))
  4814. return QLA_FUNCTION_FAILED;
  4815. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4816. "Entered %s.\n", __func__);
  4817. memset(mcp, 0, sizeof(mbx_cmd_t));
  4818. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4819. if (enable)
  4820. mcp->mb[7] = 0xE;
  4821. else
  4822. mcp->mb[7] = 0xD;
  4823. mcp->out_mb = MBX_7|MBX_0;
  4824. mcp->in_mb = MBX_0;
  4825. mcp->tov = MBX_TOV_SECONDS;
  4826. mcp->flags = 0;
  4827. rval = qla2x00_mailbox_command(vha, mcp);
  4828. if (rval != QLA_SUCCESS) {
  4829. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4830. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4831. } else {
  4832. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4833. "Done %s.\n", __func__);
  4834. }
  4835. return rval;
  4836. }
  4837. int
  4838. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4839. {
  4840. int rval;
  4841. struct qla_hw_data *ha = vha->hw;
  4842. mbx_cmd_t mc;
  4843. mbx_cmd_t *mcp = &mc;
  4844. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4845. return QLA_FUNCTION_FAILED;
  4846. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4847. "Entered %s.\n", __func__);
  4848. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4849. mcp->mb[1] = LSW(reg);
  4850. mcp->mb[2] = MSW(reg);
  4851. mcp->mb[3] = LSW(data);
  4852. mcp->mb[4] = MSW(data);
  4853. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4854. mcp->in_mb = MBX_1|MBX_0;
  4855. mcp->tov = MBX_TOV_SECONDS;
  4856. mcp->flags = 0;
  4857. rval = qla2x00_mailbox_command(vha, mcp);
  4858. if (rval != QLA_SUCCESS) {
  4859. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4860. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4861. } else {
  4862. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4863. "Done %s.\n", __func__);
  4864. }
  4865. return rval;
  4866. }
  4867. int
  4868. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4869. {
  4870. int rval;
  4871. struct qla_hw_data *ha = vha->hw;
  4872. mbx_cmd_t mc;
  4873. mbx_cmd_t *mcp = &mc;
  4874. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4875. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4876. "Implicit LOGO Unsupported.\n");
  4877. return QLA_FUNCTION_FAILED;
  4878. }
  4879. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4880. "Entering %s.\n", __func__);
  4881. /* Perform Implicit LOGO. */
  4882. mcp->mb[0] = MBC_PORT_LOGOUT;
  4883. mcp->mb[1] = fcport->loop_id;
  4884. mcp->mb[10] = BIT_15;
  4885. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4886. mcp->in_mb = MBX_0;
  4887. mcp->tov = MBX_TOV_SECONDS;
  4888. mcp->flags = 0;
  4889. rval = qla2x00_mailbox_command(vha, mcp);
  4890. if (rval != QLA_SUCCESS)
  4891. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4892. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4893. else
  4894. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4895. "Done %s.\n", __func__);
  4896. return rval;
  4897. }
  4898. int
  4899. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4900. {
  4901. int rval;
  4902. mbx_cmd_t mc;
  4903. mbx_cmd_t *mcp = &mc;
  4904. struct qla_hw_data *ha = vha->hw;
  4905. unsigned long retry_max_time = jiffies + (2 * HZ);
  4906. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4907. return QLA_FUNCTION_FAILED;
  4908. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4909. retry_rd_reg:
  4910. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4911. mcp->mb[1] = LSW(reg);
  4912. mcp->mb[2] = MSW(reg);
  4913. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4914. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4915. mcp->tov = MBX_TOV_SECONDS;
  4916. mcp->flags = 0;
  4917. rval = qla2x00_mailbox_command(vha, mcp);
  4918. if (rval != QLA_SUCCESS) {
  4919. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4920. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4921. rval, mcp->mb[0], mcp->mb[1]);
  4922. } else {
  4923. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4924. if (*data == QLA8XXX_BAD_VALUE) {
  4925. /*
  4926. * During soft-reset CAMRAM register reads might
  4927. * return 0xbad0bad0. So retry for MAX of 2 sec
  4928. * while reading camram registers.
  4929. */
  4930. if (time_after(jiffies, retry_max_time)) {
  4931. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4932. "Failure to read CAMRAM register. "
  4933. "data=0x%x.\n", *data);
  4934. return QLA_FUNCTION_FAILED;
  4935. }
  4936. msleep(100);
  4937. goto retry_rd_reg;
  4938. }
  4939. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4940. }
  4941. return rval;
  4942. }
  4943. int
  4944. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4945. {
  4946. int rval;
  4947. mbx_cmd_t mc;
  4948. mbx_cmd_t *mcp = &mc;
  4949. struct qla_hw_data *ha = vha->hw;
  4950. if (!IS_QLA83XX(ha) && !IS_QLA27XX(ha))
  4951. return QLA_FUNCTION_FAILED;
  4952. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4953. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4954. mcp->out_mb = MBX_0;
  4955. mcp->in_mb = MBX_1|MBX_0;
  4956. mcp->tov = MBX_TOV_SECONDS;
  4957. mcp->flags = 0;
  4958. rval = qla2x00_mailbox_command(vha, mcp);
  4959. if (rval != QLA_SUCCESS) {
  4960. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4961. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4962. rval, mcp->mb[0], mcp->mb[1]);
  4963. ha->isp_ops->fw_dump(vha, 0);
  4964. } else {
  4965. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4966. }
  4967. return rval;
  4968. }
  4969. int
  4970. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4971. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4972. {
  4973. int rval;
  4974. mbx_cmd_t mc;
  4975. mbx_cmd_t *mcp = &mc;
  4976. uint8_t subcode = (uint8_t)options;
  4977. struct qla_hw_data *ha = vha->hw;
  4978. if (!IS_QLA8031(ha))
  4979. return QLA_FUNCTION_FAILED;
  4980. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4981. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4982. mcp->mb[1] = options;
  4983. mcp->out_mb = MBX_1|MBX_0;
  4984. if (subcode & BIT_2) {
  4985. mcp->mb[2] = LSW(start_addr);
  4986. mcp->mb[3] = MSW(start_addr);
  4987. mcp->mb[4] = LSW(end_addr);
  4988. mcp->mb[5] = MSW(end_addr);
  4989. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4990. }
  4991. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4992. if (!(subcode & (BIT_2 | BIT_5)))
  4993. mcp->in_mb |= MBX_4|MBX_3;
  4994. mcp->tov = MBX_TOV_SECONDS;
  4995. mcp->flags = 0;
  4996. rval = qla2x00_mailbox_command(vha, mcp);
  4997. if (rval != QLA_SUCCESS) {
  4998. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4999. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  5000. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  5001. mcp->mb[4]);
  5002. ha->isp_ops->fw_dump(vha, 0);
  5003. } else {
  5004. if (subcode & BIT_5)
  5005. *sector_size = mcp->mb[1];
  5006. else if (subcode & (BIT_6 | BIT_7)) {
  5007. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  5008. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  5009. } else if (subcode & (BIT_3 | BIT_4)) {
  5010. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  5011. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  5012. }
  5013. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  5014. }
  5015. return rval;
  5016. }
  5017. int
  5018. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  5019. uint32_t size)
  5020. {
  5021. int rval;
  5022. mbx_cmd_t mc;
  5023. mbx_cmd_t *mcp = &mc;
  5024. if (!IS_MCTP_CAPABLE(vha->hw))
  5025. return QLA_FUNCTION_FAILED;
  5026. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  5027. "Entered %s.\n", __func__);
  5028. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  5029. mcp->mb[1] = LSW(addr);
  5030. mcp->mb[2] = MSW(req_dma);
  5031. mcp->mb[3] = LSW(req_dma);
  5032. mcp->mb[4] = MSW(size);
  5033. mcp->mb[5] = LSW(size);
  5034. mcp->mb[6] = MSW(MSD(req_dma));
  5035. mcp->mb[7] = LSW(MSD(req_dma));
  5036. mcp->mb[8] = MSW(addr);
  5037. /* Setting RAM ID to valid */
  5038. mcp->mb[10] |= BIT_7;
  5039. /* For MCTP RAM ID is 0x40 */
  5040. mcp->mb[10] |= 0x40;
  5041. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  5042. MBX_0;
  5043. mcp->in_mb = MBX_0;
  5044. mcp->tov = MBX_TOV_SECONDS;
  5045. mcp->flags = 0;
  5046. rval = qla2x00_mailbox_command(vha, mcp);
  5047. if (rval != QLA_SUCCESS) {
  5048. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  5049. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  5050. } else {
  5051. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  5052. "Done %s.\n", __func__);
  5053. }
  5054. return rval;
  5055. }
  5056. int
  5057. qla26xx_dport_diagnostics(scsi_qla_host_t *vha,
  5058. void *dd_buf, uint size, uint options)
  5059. {
  5060. int rval;
  5061. mbx_cmd_t mc;
  5062. mbx_cmd_t *mcp = &mc;
  5063. dma_addr_t dd_dma;
  5064. if (!IS_QLA83XX(vha->hw) && !IS_QLA27XX(vha->hw))
  5065. return QLA_FUNCTION_FAILED;
  5066. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1192,
  5067. "Entered %s.\n", __func__);
  5068. dd_dma = dma_map_single(&vha->hw->pdev->dev,
  5069. dd_buf, size, DMA_FROM_DEVICE);
  5070. if (!dd_dma) {
  5071. ql_log(ql_log_warn, vha, 0x1194, "Failed to map dma buffer.\n");
  5072. return QLA_MEMORY_ALLOC_FAILED;
  5073. }
  5074. memset(dd_buf, 0, size);
  5075. mcp->mb[0] = MBC_DPORT_DIAGNOSTICS;
  5076. mcp->mb[1] = options;
  5077. mcp->mb[2] = MSW(LSD(dd_dma));
  5078. mcp->mb[3] = LSW(LSD(dd_dma));
  5079. mcp->mb[6] = MSW(MSD(dd_dma));
  5080. mcp->mb[7] = LSW(MSD(dd_dma));
  5081. mcp->mb[8] = size;
  5082. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  5083. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  5084. mcp->buf_size = size;
  5085. mcp->flags = MBX_DMA_IN;
  5086. mcp->tov = MBX_TOV_SECONDS * 4;
  5087. rval = qla2x00_mailbox_command(vha, mcp);
  5088. if (rval != QLA_SUCCESS) {
  5089. ql_dbg(ql_dbg_mbx, vha, 0x1195, "Failed=%x.\n", rval);
  5090. } else {
  5091. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1196,
  5092. "Done %s.\n", __func__);
  5093. }
  5094. dma_unmap_single(&vha->hw->pdev->dev, dd_dma,
  5095. size, DMA_FROM_DEVICE);
  5096. return rval;
  5097. }