pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  36. {
  37. unsigned long flags;
  38. u32 pin_reg;
  39. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  40. spin_lock_irqsave(&gpio_dev->lock, flags);
  41. pin_reg = readl(gpio_dev->base + offset * 4);
  42. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  43. writel(pin_reg, gpio_dev->base + offset * 4);
  44. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  45. return 0;
  46. }
  47. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  48. int value)
  49. {
  50. u32 pin_reg;
  51. unsigned long flags;
  52. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  53. spin_lock_irqsave(&gpio_dev->lock, flags);
  54. pin_reg = readl(gpio_dev->base + offset * 4);
  55. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  56. if (value)
  57. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  58. else
  59. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  60. writel(pin_reg, gpio_dev->base + offset * 4);
  61. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  62. return 0;
  63. }
  64. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  65. {
  66. u32 pin_reg;
  67. unsigned long flags;
  68. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  69. spin_lock_irqsave(&gpio_dev->lock, flags);
  70. pin_reg = readl(gpio_dev->base + offset * 4);
  71. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  72. return !!(pin_reg & BIT(PIN_STS_OFF));
  73. }
  74. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  75. {
  76. u32 pin_reg;
  77. unsigned long flags;
  78. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  79. spin_lock_irqsave(&gpio_dev->lock, flags);
  80. pin_reg = readl(gpio_dev->base + offset * 4);
  81. if (value)
  82. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  83. else
  84. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  85. writel(pin_reg, gpio_dev->base + offset * 4);
  86. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  87. }
  88. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  89. unsigned debounce)
  90. {
  91. u32 time;
  92. u32 pin_reg;
  93. int ret = 0;
  94. unsigned long flags;
  95. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  96. spin_lock_irqsave(&gpio_dev->lock, flags);
  97. pin_reg = readl(gpio_dev->base + offset * 4);
  98. if (debounce) {
  99. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  100. pin_reg &= ~DB_TMR_OUT_MASK;
  101. /*
  102. Debounce Debounce Timer Max
  103. TmrLarge TmrOutUnit Unit Debounce
  104. Time
  105. 0 0 61 usec (2 RtcClk) 976 usec
  106. 0 1 244 usec (8 RtcClk) 3.9 msec
  107. 1 0 15.6 msec (512 RtcClk) 250 msec
  108. 1 1 62.5 msec (2048 RtcClk) 1 sec
  109. */
  110. if (debounce < 61) {
  111. pin_reg |= 1;
  112. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  113. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  114. } else if (debounce < 976) {
  115. time = debounce / 61;
  116. pin_reg |= time & DB_TMR_OUT_MASK;
  117. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  118. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  119. } else if (debounce < 3900) {
  120. time = debounce / 244;
  121. pin_reg |= time & DB_TMR_OUT_MASK;
  122. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  123. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  124. } else if (debounce < 250000) {
  125. time = debounce / 15600;
  126. pin_reg |= time & DB_TMR_OUT_MASK;
  127. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  128. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  129. } else if (debounce < 1000000) {
  130. time = debounce / 62500;
  131. pin_reg |= time & DB_TMR_OUT_MASK;
  132. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  133. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  134. } else {
  135. pin_reg &= ~DB_CNTRl_MASK;
  136. ret = -EINVAL;
  137. }
  138. } else {
  139. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  140. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  141. pin_reg &= ~DB_TMR_OUT_MASK;
  142. pin_reg &= ~DB_CNTRl_MASK;
  143. }
  144. writel(pin_reg, gpio_dev->base + offset * 4);
  145. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  146. return ret;
  147. }
  148. #ifdef CONFIG_DEBUG_FS
  149. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  150. {
  151. u32 pin_reg;
  152. unsigned long flags;
  153. unsigned int bank, i, pin_num;
  154. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  155. char *level_trig;
  156. char *active_level;
  157. char *interrupt_enable;
  158. char *interrupt_mask;
  159. char *wake_cntrl0;
  160. char *wake_cntrl1;
  161. char *wake_cntrl2;
  162. char *pin_sts;
  163. char *pull_up_sel;
  164. char *pull_up_enable;
  165. char *pull_down_enable;
  166. char *output_value;
  167. char *output_enable;
  168. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  169. seq_printf(s, "GPIO bank%d\t", bank);
  170. switch (bank) {
  171. case 0:
  172. i = 0;
  173. pin_num = AMD_GPIO_PINS_BANK0;
  174. break;
  175. case 1:
  176. i = 64;
  177. pin_num = AMD_GPIO_PINS_BANK1 + i;
  178. break;
  179. case 2:
  180. i = 128;
  181. pin_num = AMD_GPIO_PINS_BANK2 + i;
  182. break;
  183. }
  184. for (; i < pin_num; i++) {
  185. seq_printf(s, "pin%d\t", i);
  186. spin_lock_irqsave(&gpio_dev->lock, flags);
  187. pin_reg = readl(gpio_dev->base + i * 4);
  188. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  189. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  190. interrupt_enable = "interrupt is enabled|";
  191. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  192. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  193. active_level = "Active low|";
  194. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  195. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  196. active_level = "Active high|";
  197. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  198. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  199. active_level = "Active on both|";
  200. else
  201. active_level = "Unknow Active level|";
  202. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  203. level_trig = "Level trigger|";
  204. else
  205. level_trig = "Edge trigger|";
  206. } else {
  207. interrupt_enable =
  208. "interrupt is disabled|";
  209. active_level = " ";
  210. level_trig = " ";
  211. }
  212. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  213. interrupt_mask =
  214. "interrupt is unmasked|";
  215. else
  216. interrupt_mask =
  217. "interrupt is masked|";
  218. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  219. wake_cntrl0 = "enable wakeup in S0i3 state|";
  220. else
  221. wake_cntrl0 = "disable wakeup in S0i3 state|";
  222. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  223. wake_cntrl1 = "enable wakeup in S3 state|";
  224. else
  225. wake_cntrl1 = "disable wakeup in S3 state|";
  226. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  227. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  228. else
  229. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  230. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  231. pull_up_enable = "pull-up is enabled|";
  232. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  233. pull_up_sel = "8k pull-up|";
  234. else
  235. pull_up_sel = "4k pull-up|";
  236. } else {
  237. pull_up_enable = "pull-up is disabled|";
  238. pull_up_sel = " ";
  239. }
  240. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  241. pull_down_enable = "pull-down is enabled|";
  242. else
  243. pull_down_enable = "Pull-down is disabled|";
  244. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  245. pin_sts = " ";
  246. output_enable = "output is enabled|";
  247. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  248. output_value = "output is high|";
  249. else
  250. output_value = "output is low|";
  251. } else {
  252. output_enable = "output is disabled|";
  253. output_value = " ";
  254. if (pin_reg & BIT(PIN_STS_OFF))
  255. pin_sts = "input is high|";
  256. else
  257. pin_sts = "input is low|";
  258. }
  259. seq_printf(s, "%s %s %s %s %s %s\n"
  260. " %s %s %s %s %s %s %s 0x%x\n",
  261. level_trig, active_level, interrupt_enable,
  262. interrupt_mask, wake_cntrl0, wake_cntrl1,
  263. wake_cntrl2, pin_sts, pull_up_sel,
  264. pull_up_enable, pull_down_enable,
  265. output_value, output_enable, pin_reg);
  266. }
  267. }
  268. }
  269. #else
  270. #define amd_gpio_dbg_show NULL
  271. #endif
  272. static void amd_gpio_irq_enable(struct irq_data *d)
  273. {
  274. u32 pin_reg;
  275. unsigned long flags;
  276. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  277. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  278. spin_lock_irqsave(&gpio_dev->lock, flags);
  279. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  280. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  281. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  282. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  283. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  284. }
  285. static void amd_gpio_irq_disable(struct irq_data *d)
  286. {
  287. u32 pin_reg;
  288. unsigned long flags;
  289. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  290. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  291. spin_lock_irqsave(&gpio_dev->lock, flags);
  292. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  293. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  294. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  295. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  296. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  297. }
  298. static void amd_gpio_irq_mask(struct irq_data *d)
  299. {
  300. u32 pin_reg;
  301. unsigned long flags;
  302. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  303. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  304. spin_lock_irqsave(&gpio_dev->lock, flags);
  305. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  306. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  307. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  308. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  309. }
  310. static void amd_gpio_irq_unmask(struct irq_data *d)
  311. {
  312. u32 pin_reg;
  313. unsigned long flags;
  314. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  315. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  316. spin_lock_irqsave(&gpio_dev->lock, flags);
  317. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  318. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  319. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  320. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  321. }
  322. static void amd_gpio_irq_eoi(struct irq_data *d)
  323. {
  324. u32 reg;
  325. unsigned long flags;
  326. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  327. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  328. spin_lock_irqsave(&gpio_dev->lock, flags);
  329. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  330. reg |= EOI_MASK;
  331. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  332. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  333. }
  334. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  335. {
  336. int ret = 0;
  337. u32 pin_reg;
  338. unsigned long flags, irq_flags;
  339. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  340. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  341. spin_lock_irqsave(&gpio_dev->lock, flags);
  342. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  343. /* Ignore the settings coming from the client and
  344. * read the values from the ACPI tables
  345. * while setting the trigger type
  346. */
  347. irq_flags = irq_get_trigger_type(d->irq);
  348. if (irq_flags != IRQ_TYPE_NONE)
  349. type = irq_flags;
  350. switch (type & IRQ_TYPE_SENSE_MASK) {
  351. case IRQ_TYPE_EDGE_RISING:
  352. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  353. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  354. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  355. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  356. irq_set_handler_locked(d, handle_edge_irq);
  357. break;
  358. case IRQ_TYPE_EDGE_FALLING:
  359. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  360. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  361. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  362. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  363. irq_set_handler_locked(d, handle_edge_irq);
  364. break;
  365. case IRQ_TYPE_EDGE_BOTH:
  366. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  367. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  368. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  369. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  370. irq_set_handler_locked(d, handle_edge_irq);
  371. break;
  372. case IRQ_TYPE_LEVEL_HIGH:
  373. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  374. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  375. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  376. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  377. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  378. irq_set_handler_locked(d, handle_level_irq);
  379. break;
  380. case IRQ_TYPE_LEVEL_LOW:
  381. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  382. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  383. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  384. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  385. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  386. irq_set_handler_locked(d, handle_level_irq);
  387. break;
  388. case IRQ_TYPE_NONE:
  389. break;
  390. default:
  391. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  392. ret = -EINVAL;
  393. }
  394. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  395. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  396. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  397. return ret;
  398. }
  399. static void amd_irq_ack(struct irq_data *d)
  400. {
  401. /*
  402. * based on HW design,there is no need to ack HW
  403. * before handle current irq. But this routine is
  404. * necessary for handle_edge_irq
  405. */
  406. }
  407. static struct irq_chip amd_gpio_irqchip = {
  408. .name = "amd_gpio",
  409. .irq_ack = amd_irq_ack,
  410. .irq_enable = amd_gpio_irq_enable,
  411. .irq_disable = amd_gpio_irq_disable,
  412. .irq_mask = amd_gpio_irq_mask,
  413. .irq_unmask = amd_gpio_irq_unmask,
  414. .irq_eoi = amd_gpio_irq_eoi,
  415. .irq_set_type = amd_gpio_irq_set_type,
  416. };
  417. static void amd_gpio_irq_handler(struct irq_desc *desc)
  418. {
  419. u32 i;
  420. u32 off;
  421. u32 reg;
  422. u32 pin_reg;
  423. u64 reg64;
  424. int handled = 0;
  425. unsigned int irq;
  426. unsigned long flags;
  427. struct irq_chip *chip = irq_desc_get_chip(desc);
  428. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  429. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  430. chained_irq_enter(chip, desc);
  431. /*enable GPIO interrupt again*/
  432. spin_lock_irqsave(&gpio_dev->lock, flags);
  433. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  434. reg64 = reg;
  435. reg64 = reg64 << 32;
  436. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  437. reg64 |= reg;
  438. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  439. /*
  440. * first 46 bits indicates interrupt status.
  441. * one bit represents four interrupt sources.
  442. */
  443. for (off = 0; off < 46 ; off++) {
  444. if (reg64 & BIT(off)) {
  445. for (i = 0; i < 4; i++) {
  446. pin_reg = readl(gpio_dev->base +
  447. (off * 4 + i) * 4);
  448. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  449. (pin_reg & BIT(WAKE_STS_OFF))) {
  450. irq = irq_find_mapping(gc->irqdomain,
  451. off * 4 + i);
  452. generic_handle_irq(irq);
  453. writel(pin_reg,
  454. gpio_dev->base
  455. + (off * 4 + i) * 4);
  456. handled++;
  457. }
  458. }
  459. }
  460. }
  461. if (handled == 0)
  462. handle_bad_irq(desc);
  463. spin_lock_irqsave(&gpio_dev->lock, flags);
  464. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  465. reg |= EOI_MASK;
  466. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  467. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  468. chained_irq_exit(chip, desc);
  469. }
  470. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  471. {
  472. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  473. return gpio_dev->ngroups;
  474. }
  475. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  476. unsigned group)
  477. {
  478. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  479. return gpio_dev->groups[group].name;
  480. }
  481. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  482. unsigned group,
  483. const unsigned **pins,
  484. unsigned *num_pins)
  485. {
  486. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  487. *pins = gpio_dev->groups[group].pins;
  488. *num_pins = gpio_dev->groups[group].npins;
  489. return 0;
  490. }
  491. static const struct pinctrl_ops amd_pinctrl_ops = {
  492. .get_groups_count = amd_get_groups_count,
  493. .get_group_name = amd_get_group_name,
  494. .get_group_pins = amd_get_group_pins,
  495. #ifdef CONFIG_OF
  496. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  497. .dt_free_map = pinctrl_utils_free_map,
  498. #endif
  499. };
  500. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  501. unsigned int pin,
  502. unsigned long *config)
  503. {
  504. u32 pin_reg;
  505. unsigned arg;
  506. unsigned long flags;
  507. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  508. enum pin_config_param param = pinconf_to_config_param(*config);
  509. spin_lock_irqsave(&gpio_dev->lock, flags);
  510. pin_reg = readl(gpio_dev->base + pin*4);
  511. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  512. switch (param) {
  513. case PIN_CONFIG_INPUT_DEBOUNCE:
  514. arg = pin_reg & DB_TMR_OUT_MASK;
  515. break;
  516. case PIN_CONFIG_BIAS_PULL_DOWN:
  517. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  518. break;
  519. case PIN_CONFIG_BIAS_PULL_UP:
  520. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  521. break;
  522. case PIN_CONFIG_DRIVE_STRENGTH:
  523. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  524. break;
  525. default:
  526. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  527. param);
  528. return -ENOTSUPP;
  529. }
  530. *config = pinconf_to_config_packed(param, arg);
  531. return 0;
  532. }
  533. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  534. unsigned long *configs, unsigned num_configs)
  535. {
  536. int i;
  537. u32 arg;
  538. int ret = 0;
  539. u32 pin_reg;
  540. unsigned long flags;
  541. enum pin_config_param param;
  542. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  543. spin_lock_irqsave(&gpio_dev->lock, flags);
  544. for (i = 0; i < num_configs; i++) {
  545. param = pinconf_to_config_param(configs[i]);
  546. arg = pinconf_to_config_argument(configs[i]);
  547. pin_reg = readl(gpio_dev->base + pin*4);
  548. switch (param) {
  549. case PIN_CONFIG_INPUT_DEBOUNCE:
  550. pin_reg &= ~DB_TMR_OUT_MASK;
  551. pin_reg |= arg & DB_TMR_OUT_MASK;
  552. break;
  553. case PIN_CONFIG_BIAS_PULL_DOWN:
  554. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  555. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  556. break;
  557. case PIN_CONFIG_BIAS_PULL_UP:
  558. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  559. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  560. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  561. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  562. break;
  563. case PIN_CONFIG_DRIVE_STRENGTH:
  564. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  565. << DRV_STRENGTH_SEL_OFF);
  566. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  567. << DRV_STRENGTH_SEL_OFF;
  568. break;
  569. default:
  570. dev_err(&gpio_dev->pdev->dev,
  571. "Invalid config param %04x\n", param);
  572. ret = -ENOTSUPP;
  573. }
  574. writel(pin_reg, gpio_dev->base + pin*4);
  575. }
  576. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  577. return ret;
  578. }
  579. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  580. unsigned int group,
  581. unsigned long *config)
  582. {
  583. const unsigned *pins;
  584. unsigned npins;
  585. int ret;
  586. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  587. if (ret)
  588. return ret;
  589. if (amd_pinconf_get(pctldev, pins[0], config))
  590. return -ENOTSUPP;
  591. return 0;
  592. }
  593. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  594. unsigned group, unsigned long *configs,
  595. unsigned num_configs)
  596. {
  597. const unsigned *pins;
  598. unsigned npins;
  599. int i, ret;
  600. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  601. if (ret)
  602. return ret;
  603. for (i = 0; i < npins; i++) {
  604. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  605. return -ENOTSUPP;
  606. }
  607. return 0;
  608. }
  609. static const struct pinconf_ops amd_pinconf_ops = {
  610. .pin_config_get = amd_pinconf_get,
  611. .pin_config_set = amd_pinconf_set,
  612. .pin_config_group_get = amd_pinconf_group_get,
  613. .pin_config_group_set = amd_pinconf_group_set,
  614. };
  615. static struct pinctrl_desc amd_pinctrl_desc = {
  616. .pins = kerncz_pins,
  617. .npins = ARRAY_SIZE(kerncz_pins),
  618. .pctlops = &amd_pinctrl_ops,
  619. .confops = &amd_pinconf_ops,
  620. .owner = THIS_MODULE,
  621. };
  622. static int amd_gpio_probe(struct platform_device *pdev)
  623. {
  624. int ret = 0;
  625. int irq_base;
  626. struct resource *res;
  627. struct amd_gpio *gpio_dev;
  628. gpio_dev = devm_kzalloc(&pdev->dev,
  629. sizeof(struct amd_gpio), GFP_KERNEL);
  630. if (!gpio_dev)
  631. return -ENOMEM;
  632. spin_lock_init(&gpio_dev->lock);
  633. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  634. if (!res) {
  635. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  636. return -EINVAL;
  637. }
  638. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  639. resource_size(res));
  640. if (!gpio_dev->base)
  641. return -ENOMEM;
  642. irq_base = platform_get_irq(pdev, 0);
  643. if (irq_base < 0) {
  644. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  645. return -EINVAL;
  646. }
  647. gpio_dev->pdev = pdev;
  648. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  649. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  650. gpio_dev->gc.get = amd_gpio_get_value;
  651. gpio_dev->gc.set = amd_gpio_set_value;
  652. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  653. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  654. gpio_dev->gc.base = 0;
  655. gpio_dev->gc.label = pdev->name;
  656. gpio_dev->gc.owner = THIS_MODULE;
  657. gpio_dev->gc.parent = &pdev->dev;
  658. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  659. #if defined(CONFIG_OF_GPIO)
  660. gpio_dev->gc.of_node = pdev->dev.of_node;
  661. #endif
  662. gpio_dev->groups = kerncz_groups;
  663. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  664. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  665. gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
  666. gpio_dev);
  667. if (IS_ERR(gpio_dev->pctrl)) {
  668. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  669. return PTR_ERR(gpio_dev->pctrl);
  670. }
  671. ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
  672. if (ret)
  673. return ret;
  674. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  675. 0, 0, TOTAL_NUMBER_OF_PINS);
  676. if (ret) {
  677. dev_err(&pdev->dev, "Failed to add pin range\n");
  678. goto out2;
  679. }
  680. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  681. &amd_gpio_irqchip,
  682. 0,
  683. handle_simple_irq,
  684. IRQ_TYPE_NONE);
  685. if (ret) {
  686. dev_err(&pdev->dev, "could not add irqchip\n");
  687. ret = -ENODEV;
  688. goto out2;
  689. }
  690. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  691. &amd_gpio_irqchip,
  692. irq_base,
  693. amd_gpio_irq_handler);
  694. platform_set_drvdata(pdev, gpio_dev);
  695. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  696. return ret;
  697. out2:
  698. gpiochip_remove(&gpio_dev->gc);
  699. return ret;
  700. }
  701. static int amd_gpio_remove(struct platform_device *pdev)
  702. {
  703. struct amd_gpio *gpio_dev;
  704. gpio_dev = platform_get_drvdata(pdev);
  705. gpiochip_remove(&gpio_dev->gc);
  706. return 0;
  707. }
  708. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  709. { "AMD0030", 0 },
  710. { "AMDI0030", 0},
  711. { },
  712. };
  713. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  714. static struct platform_driver amd_gpio_driver = {
  715. .driver = {
  716. .name = "amd_gpio",
  717. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  718. },
  719. .probe = amd_gpio_probe,
  720. .remove = amd_gpio_remove,
  721. };
  722. module_platform_driver(amd_gpio_driver);
  723. MODULE_LICENSE("GPL v2");
  724. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  725. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");