pinctrl-imx.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806
  1. /*
  2. * Core driver for the imx pin controller
  3. *
  4. * Copyright (C) 2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2012 Linaro Ltd.
  6. *
  7. * Author: Dong Aisheng <dong.aisheng@linaro.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_address.h>
  21. #include <linux/pinctrl/machine.h>
  22. #include <linux/pinctrl/pinconf.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinmux.h>
  25. #include <linux/slab.h>
  26. #include <linux/regmap.h>
  27. #include "../core.h"
  28. #include "pinctrl-imx.h"
  29. /* The bits in CONFIG cell defined in binding doc*/
  30. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  31. #define IMX_PAD_SION 0x40000000 /* set SION */
  32. /**
  33. * @dev: a pointer back to containing device
  34. * @base: the offset to the controller in virtual memory
  35. */
  36. struct imx_pinctrl {
  37. struct device *dev;
  38. struct pinctrl_dev *pctl;
  39. void __iomem *base;
  40. void __iomem *input_sel_base;
  41. const struct imx_pinctrl_soc_info *info;
  42. };
  43. static inline const struct imx_pin_group *imx_pinctrl_find_group_by_name(
  44. const struct imx_pinctrl_soc_info *info,
  45. const char *name)
  46. {
  47. const struct imx_pin_group *grp = NULL;
  48. int i;
  49. for (i = 0; i < info->ngroups; i++) {
  50. if (!strcmp(info->groups[i].name, name)) {
  51. grp = &info->groups[i];
  52. break;
  53. }
  54. }
  55. return grp;
  56. }
  57. static int imx_get_groups_count(struct pinctrl_dev *pctldev)
  58. {
  59. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  60. const struct imx_pinctrl_soc_info *info = ipctl->info;
  61. return info->ngroups;
  62. }
  63. static const char *imx_get_group_name(struct pinctrl_dev *pctldev,
  64. unsigned selector)
  65. {
  66. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  67. const struct imx_pinctrl_soc_info *info = ipctl->info;
  68. return info->groups[selector].name;
  69. }
  70. static int imx_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  71. const unsigned **pins,
  72. unsigned *npins)
  73. {
  74. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  75. const struct imx_pinctrl_soc_info *info = ipctl->info;
  76. if (selector >= info->ngroups)
  77. return -EINVAL;
  78. *pins = info->groups[selector].pin_ids;
  79. *npins = info->groups[selector].npins;
  80. return 0;
  81. }
  82. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  83. unsigned offset)
  84. {
  85. seq_printf(s, "%s", dev_name(pctldev->dev));
  86. }
  87. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  88. struct device_node *np,
  89. struct pinctrl_map **map, unsigned *num_maps)
  90. {
  91. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  92. const struct imx_pinctrl_soc_info *info = ipctl->info;
  93. const struct imx_pin_group *grp;
  94. struct pinctrl_map *new_map;
  95. struct device_node *parent;
  96. int map_num = 1;
  97. int i, j;
  98. /*
  99. * first find the group of this node and check if we need create
  100. * config maps for pins
  101. */
  102. grp = imx_pinctrl_find_group_by_name(info, np->name);
  103. if (!grp) {
  104. dev_err(info->dev, "unable to find group for node %s\n",
  105. np->name);
  106. return -EINVAL;
  107. }
  108. for (i = 0; i < grp->npins; i++) {
  109. if (!(grp->pins[i].config & IMX_NO_PAD_CTL))
  110. map_num++;
  111. }
  112. new_map = kmalloc(sizeof(struct pinctrl_map) * map_num, GFP_KERNEL);
  113. if (!new_map)
  114. return -ENOMEM;
  115. *map = new_map;
  116. *num_maps = map_num;
  117. /* create mux map */
  118. parent = of_get_parent(np);
  119. if (!parent) {
  120. kfree(new_map);
  121. return -EINVAL;
  122. }
  123. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  124. new_map[0].data.mux.function = parent->name;
  125. new_map[0].data.mux.group = np->name;
  126. of_node_put(parent);
  127. /* create config map */
  128. new_map++;
  129. for (i = j = 0; i < grp->npins; i++) {
  130. if (!(grp->pins[i].config & IMX_NO_PAD_CTL)) {
  131. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  132. new_map[j].data.configs.group_or_pin =
  133. pin_get_name(pctldev, grp->pins[i].pin);
  134. new_map[j].data.configs.configs = &grp->pins[i].config;
  135. new_map[j].data.configs.num_configs = 1;
  136. j++;
  137. }
  138. }
  139. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  140. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  141. return 0;
  142. }
  143. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  144. struct pinctrl_map *map, unsigned num_maps)
  145. {
  146. kfree(map);
  147. }
  148. static const struct pinctrl_ops imx_pctrl_ops = {
  149. .get_groups_count = imx_get_groups_count,
  150. .get_group_name = imx_get_group_name,
  151. .get_group_pins = imx_get_group_pins,
  152. .pin_dbg_show = imx_pin_dbg_show,
  153. .dt_node_to_map = imx_dt_node_to_map,
  154. .dt_free_map = imx_dt_free_map,
  155. };
  156. static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  157. unsigned group)
  158. {
  159. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  160. const struct imx_pinctrl_soc_info *info = ipctl->info;
  161. const struct imx_pin_reg *pin_reg;
  162. unsigned int npins, pin_id;
  163. int i;
  164. struct imx_pin_group *grp;
  165. /*
  166. * Configure the mux mode for each pin in the group for a specific
  167. * function.
  168. */
  169. grp = &info->groups[group];
  170. npins = grp->npins;
  171. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  172. info->functions[selector].name, grp->name);
  173. for (i = 0; i < npins; i++) {
  174. struct imx_pin *pin = &grp->pins[i];
  175. pin_id = pin->pin;
  176. pin_reg = &info->pin_regs[pin_id];
  177. if (pin_reg->mux_reg == -1) {
  178. dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
  179. info->pins[pin_id].name);
  180. continue;
  181. }
  182. if (info->flags & SHARE_MUX_CONF_REG) {
  183. u32 reg;
  184. reg = readl(ipctl->base + pin_reg->mux_reg);
  185. reg &= ~(0x7 << 20);
  186. reg |= (pin->mux_mode << 20);
  187. writel(reg, ipctl->base + pin_reg->mux_reg);
  188. } else {
  189. writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
  190. }
  191. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  192. pin_reg->mux_reg, pin->mux_mode);
  193. /*
  194. * If the select input value begins with 0xff, it's a quirky
  195. * select input and the value should be interpreted as below.
  196. * 31 23 15 7 0
  197. * | 0xff | shift | width | select |
  198. * It's used to work around the problem that the select
  199. * input for some pin is not implemented in the select
  200. * input register but in some general purpose register.
  201. * We encode the select input value, width and shift of
  202. * the bit field into input_val cell of pin function ID
  203. * in device tree, and then decode them here for setting
  204. * up the select input bits in general purpose register.
  205. */
  206. if (pin->input_val >> 24 == 0xff) {
  207. u32 val = pin->input_val;
  208. u8 select = val & 0xff;
  209. u8 width = (val >> 8) & 0xff;
  210. u8 shift = (val >> 16) & 0xff;
  211. u32 mask = ((1 << width) - 1) << shift;
  212. /*
  213. * The input_reg[i] here is actually some IOMUXC general
  214. * purpose register, not regular select input register.
  215. */
  216. val = readl(ipctl->base + pin->input_reg);
  217. val &= ~mask;
  218. val |= select << shift;
  219. writel(val, ipctl->base + pin->input_reg);
  220. } else if (pin->input_reg) {
  221. /*
  222. * Regular select input register can never be at offset
  223. * 0, and we only print register value for regular case.
  224. */
  225. if (ipctl->input_sel_base)
  226. writel(pin->input_val, ipctl->input_sel_base +
  227. pin->input_reg);
  228. else
  229. writel(pin->input_val, ipctl->base +
  230. pin->input_reg);
  231. dev_dbg(ipctl->dev,
  232. "==>select_input: offset 0x%x val 0x%x\n",
  233. pin->input_reg, pin->input_val);
  234. }
  235. }
  236. return 0;
  237. }
  238. static int imx_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  239. {
  240. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  241. const struct imx_pinctrl_soc_info *info = ipctl->info;
  242. return info->nfunctions;
  243. }
  244. static const char *imx_pmx_get_func_name(struct pinctrl_dev *pctldev,
  245. unsigned selector)
  246. {
  247. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  248. const struct imx_pinctrl_soc_info *info = ipctl->info;
  249. return info->functions[selector].name;
  250. }
  251. static int imx_pmx_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  252. const char * const **groups,
  253. unsigned * const num_groups)
  254. {
  255. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  256. const struct imx_pinctrl_soc_info *info = ipctl->info;
  257. *groups = info->functions[selector].groups;
  258. *num_groups = info->functions[selector].num_groups;
  259. return 0;
  260. }
  261. static int imx_pmx_gpio_request_enable(struct pinctrl_dev *pctldev,
  262. struct pinctrl_gpio_range *range, unsigned offset)
  263. {
  264. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  265. const struct imx_pinctrl_soc_info *info = ipctl->info;
  266. const struct imx_pin_reg *pin_reg;
  267. struct imx_pin_group *grp;
  268. struct imx_pin *imx_pin;
  269. unsigned int pin, group;
  270. u32 reg;
  271. /* Currently implementation only for shared mux/conf register */
  272. if (!(info->flags & SHARE_MUX_CONF_REG))
  273. return 0;
  274. pin_reg = &info->pin_regs[offset];
  275. if (pin_reg->mux_reg == -1)
  276. return -EINVAL;
  277. /* Find the pinctrl config with GPIO mux mode for the requested pin */
  278. for (group = 0; group < info->ngroups; group++) {
  279. grp = &info->groups[group];
  280. for (pin = 0; pin < grp->npins; pin++) {
  281. imx_pin = &grp->pins[pin];
  282. if (imx_pin->pin == offset && !imx_pin->mux_mode)
  283. goto mux_pin;
  284. }
  285. }
  286. return -EINVAL;
  287. mux_pin:
  288. reg = readl(ipctl->base + pin_reg->mux_reg);
  289. reg &= ~(0x7 << 20);
  290. reg |= imx_pin->config;
  291. writel(reg, ipctl->base + pin_reg->mux_reg);
  292. return 0;
  293. }
  294. static void imx_pmx_gpio_disable_free(struct pinctrl_dev *pctldev,
  295. struct pinctrl_gpio_range *range, unsigned offset)
  296. {
  297. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  298. const struct imx_pinctrl_soc_info *info = ipctl->info;
  299. const struct imx_pin_reg *pin_reg;
  300. u32 reg;
  301. /*
  302. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  303. * They are part of the shared mux/conf register.
  304. */
  305. if (!(info->flags & SHARE_MUX_CONF_REG))
  306. return;
  307. pin_reg = &info->pin_regs[offset];
  308. if (pin_reg->mux_reg == -1)
  309. return;
  310. /* Clear IBE/OBE/PUE to disable the pin (Hi-Z) */
  311. reg = readl(ipctl->base + pin_reg->mux_reg);
  312. reg &= ~0x7;
  313. writel(reg, ipctl->base + pin_reg->mux_reg);
  314. }
  315. static int imx_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  316. struct pinctrl_gpio_range *range, unsigned offset, bool input)
  317. {
  318. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  319. const struct imx_pinctrl_soc_info *info = ipctl->info;
  320. const struct imx_pin_reg *pin_reg;
  321. u32 reg;
  322. /*
  323. * Only Vybrid has the input/output buffer enable flags (IBE/OBE)
  324. * They are part of the shared mux/conf register.
  325. */
  326. if (!(info->flags & SHARE_MUX_CONF_REG))
  327. return 0;
  328. pin_reg = &info->pin_regs[offset];
  329. if (pin_reg->mux_reg == -1)
  330. return -EINVAL;
  331. /* IBE always enabled allows us to read the value "on the wire" */
  332. reg = readl(ipctl->base + pin_reg->mux_reg);
  333. if (input)
  334. reg &= ~0x2;
  335. else
  336. reg |= 0x2;
  337. writel(reg, ipctl->base + pin_reg->mux_reg);
  338. return 0;
  339. }
  340. static const struct pinmux_ops imx_pmx_ops = {
  341. .get_functions_count = imx_pmx_get_funcs_count,
  342. .get_function_name = imx_pmx_get_func_name,
  343. .get_function_groups = imx_pmx_get_groups,
  344. .set_mux = imx_pmx_set,
  345. .gpio_request_enable = imx_pmx_gpio_request_enable,
  346. .gpio_disable_free = imx_pmx_gpio_disable_free,
  347. .gpio_set_direction = imx_pmx_gpio_set_direction,
  348. };
  349. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  350. unsigned pin_id, unsigned long *config)
  351. {
  352. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  353. const struct imx_pinctrl_soc_info *info = ipctl->info;
  354. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  355. if (pin_reg->conf_reg == -1) {
  356. dev_err(info->dev, "Pin(%s) does not support config function\n",
  357. info->pins[pin_id].name);
  358. return -EINVAL;
  359. }
  360. *config = readl(ipctl->base + pin_reg->conf_reg);
  361. if (info->flags & SHARE_MUX_CONF_REG)
  362. *config &= 0xffff;
  363. return 0;
  364. }
  365. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  366. unsigned pin_id, unsigned long *configs,
  367. unsigned num_configs)
  368. {
  369. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  370. const struct imx_pinctrl_soc_info *info = ipctl->info;
  371. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  372. int i;
  373. if (pin_reg->conf_reg == -1) {
  374. dev_err(info->dev, "Pin(%s) does not support config function\n",
  375. info->pins[pin_id].name);
  376. return -EINVAL;
  377. }
  378. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  379. info->pins[pin_id].name);
  380. for (i = 0; i < num_configs; i++) {
  381. if (info->flags & SHARE_MUX_CONF_REG) {
  382. u32 reg;
  383. reg = readl(ipctl->base + pin_reg->conf_reg);
  384. reg &= ~0xffff;
  385. reg |= configs[i];
  386. writel(reg, ipctl->base + pin_reg->conf_reg);
  387. } else {
  388. writel(configs[i], ipctl->base + pin_reg->conf_reg);
  389. }
  390. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  391. pin_reg->conf_reg, configs[i]);
  392. } /* for each config */
  393. return 0;
  394. }
  395. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  396. struct seq_file *s, unsigned pin_id)
  397. {
  398. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  399. const struct imx_pinctrl_soc_info *info = ipctl->info;
  400. const struct imx_pin_reg *pin_reg = &info->pin_regs[pin_id];
  401. unsigned long config;
  402. if (!pin_reg || pin_reg->conf_reg == -1) {
  403. seq_printf(s, "N/A");
  404. return;
  405. }
  406. config = readl(ipctl->base + pin_reg->conf_reg);
  407. seq_printf(s, "0x%lx", config);
  408. }
  409. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  410. struct seq_file *s, unsigned group)
  411. {
  412. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  413. const struct imx_pinctrl_soc_info *info = ipctl->info;
  414. struct imx_pin_group *grp;
  415. unsigned long config;
  416. const char *name;
  417. int i, ret;
  418. if (group > info->ngroups)
  419. return;
  420. seq_printf(s, "\n");
  421. grp = &info->groups[group];
  422. for (i = 0; i < grp->npins; i++) {
  423. struct imx_pin *pin = &grp->pins[i];
  424. name = pin_get_name(pctldev, pin->pin);
  425. ret = imx_pinconf_get(pctldev, pin->pin, &config);
  426. if (ret)
  427. return;
  428. seq_printf(s, " %s: 0x%lx\n", name, config);
  429. }
  430. }
  431. static const struct pinconf_ops imx_pinconf_ops = {
  432. .pin_config_get = imx_pinconf_get,
  433. .pin_config_set = imx_pinconf_set,
  434. .pin_config_dbg_show = imx_pinconf_dbg_show,
  435. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  436. };
  437. /*
  438. * Each pin represented in fsl,pins consists of 5 u32 PIN_FUNC_ID and
  439. * 1 u32 CONFIG, so 24 types in total for each pin.
  440. */
  441. #define FSL_PIN_SIZE 24
  442. #define SHARE_FSL_PIN_SIZE 20
  443. static int imx_pinctrl_parse_groups(struct device_node *np,
  444. struct imx_pin_group *grp,
  445. struct imx_pinctrl_soc_info *info,
  446. u32 index)
  447. {
  448. int size, pin_size;
  449. const __be32 *list;
  450. int i;
  451. u32 config;
  452. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  453. if (info->flags & SHARE_MUX_CONF_REG)
  454. pin_size = SHARE_FSL_PIN_SIZE;
  455. else
  456. pin_size = FSL_PIN_SIZE;
  457. /* Initialise group */
  458. grp->name = np->name;
  459. /*
  460. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  461. * do sanity check and calculate pins number
  462. */
  463. list = of_get_property(np, "fsl,pins", &size);
  464. if (!list) {
  465. dev_err(info->dev, "no fsl,pins property in node %s\n", np->full_name);
  466. return -EINVAL;
  467. }
  468. /* we do not check return since it's safe node passed down */
  469. if (!size || size % pin_size) {
  470. dev_err(info->dev, "Invalid fsl,pins property in node %s\n", np->full_name);
  471. return -EINVAL;
  472. }
  473. grp->npins = size / pin_size;
  474. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(struct imx_pin),
  475. GFP_KERNEL);
  476. grp->pin_ids = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  477. GFP_KERNEL);
  478. if (!grp->pins || ! grp->pin_ids)
  479. return -ENOMEM;
  480. for (i = 0; i < grp->npins; i++) {
  481. u32 mux_reg = be32_to_cpu(*list++);
  482. u32 conf_reg;
  483. unsigned int pin_id;
  484. struct imx_pin_reg *pin_reg;
  485. struct imx_pin *pin = &grp->pins[i];
  486. if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
  487. mux_reg = -1;
  488. if (info->flags & SHARE_MUX_CONF_REG) {
  489. conf_reg = mux_reg;
  490. } else {
  491. conf_reg = be32_to_cpu(*list++);
  492. if (!conf_reg)
  493. conf_reg = -1;
  494. }
  495. pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
  496. pin_reg = &info->pin_regs[pin_id];
  497. pin->pin = pin_id;
  498. grp->pin_ids[i] = pin_id;
  499. pin_reg->mux_reg = mux_reg;
  500. pin_reg->conf_reg = conf_reg;
  501. pin->input_reg = be32_to_cpu(*list++);
  502. pin->mux_mode = be32_to_cpu(*list++);
  503. pin->input_val = be32_to_cpu(*list++);
  504. /* SION bit is in mux register */
  505. config = be32_to_cpu(*list++);
  506. if (config & IMX_PAD_SION)
  507. pin->mux_mode |= IOMUXC_CONFIG_SION;
  508. pin->config = config & ~IMX_PAD_SION;
  509. dev_dbg(info->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
  510. pin->mux_mode, pin->config);
  511. }
  512. return 0;
  513. }
  514. static int imx_pinctrl_parse_functions(struct device_node *np,
  515. struct imx_pinctrl_soc_info *info,
  516. u32 index)
  517. {
  518. struct device_node *child;
  519. struct imx_pmx_func *func;
  520. struct imx_pin_group *grp;
  521. u32 i = 0;
  522. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  523. func = &info->functions[index];
  524. /* Initialise function */
  525. func->name = np->name;
  526. func->num_groups = of_get_child_count(np);
  527. if (func->num_groups == 0) {
  528. dev_err(info->dev, "no groups defined in %s\n", np->full_name);
  529. return -EINVAL;
  530. }
  531. func->groups = devm_kzalloc(info->dev,
  532. func->num_groups * sizeof(char *), GFP_KERNEL);
  533. for_each_child_of_node(np, child) {
  534. func->groups[i] = child->name;
  535. grp = &info->groups[info->group_index++];
  536. imx_pinctrl_parse_groups(child, grp, info, i++);
  537. }
  538. return 0;
  539. }
  540. /*
  541. * Check if the DT contains pins in the direct child nodes. This indicates the
  542. * newer DT format to store pins. This function returns true if the first found
  543. * fsl,pins property is in a child of np. Otherwise false is returned.
  544. */
  545. static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
  546. {
  547. struct device_node *function_np;
  548. struct device_node *pinctrl_np;
  549. for_each_child_of_node(np, function_np) {
  550. if (of_property_read_bool(function_np, "fsl,pins"))
  551. return true;
  552. for_each_child_of_node(function_np, pinctrl_np) {
  553. if (of_property_read_bool(pinctrl_np, "fsl,pins"))
  554. return false;
  555. }
  556. }
  557. return true;
  558. }
  559. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  560. struct imx_pinctrl_soc_info *info)
  561. {
  562. struct device_node *np = pdev->dev.of_node;
  563. struct device_node *child;
  564. u32 nfuncs = 0;
  565. u32 i = 0;
  566. bool flat_funcs;
  567. if (!np)
  568. return -ENODEV;
  569. flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
  570. if (flat_funcs) {
  571. nfuncs = 1;
  572. } else {
  573. nfuncs = of_get_child_count(np);
  574. if (nfuncs <= 0) {
  575. dev_err(&pdev->dev, "no functions defined\n");
  576. return -EINVAL;
  577. }
  578. }
  579. info->nfunctions = nfuncs;
  580. info->functions = devm_kzalloc(&pdev->dev, nfuncs * sizeof(struct imx_pmx_func),
  581. GFP_KERNEL);
  582. if (!info->functions)
  583. return -ENOMEM;
  584. info->group_index = 0;
  585. if (flat_funcs) {
  586. info->ngroups = of_get_child_count(np);
  587. } else {
  588. info->ngroups = 0;
  589. for_each_child_of_node(np, child)
  590. info->ngroups += of_get_child_count(child);
  591. }
  592. info->groups = devm_kzalloc(&pdev->dev, info->ngroups * sizeof(struct imx_pin_group),
  593. GFP_KERNEL);
  594. if (!info->groups)
  595. return -ENOMEM;
  596. if (flat_funcs) {
  597. imx_pinctrl_parse_functions(np, info, 0);
  598. } else {
  599. for_each_child_of_node(np, child)
  600. imx_pinctrl_parse_functions(child, info, i++);
  601. }
  602. return 0;
  603. }
  604. int imx_pinctrl_probe(struct platform_device *pdev,
  605. struct imx_pinctrl_soc_info *info)
  606. {
  607. struct regmap_config config = { .name = "gpr" };
  608. struct device_node *dev_np = pdev->dev.of_node;
  609. struct pinctrl_desc *imx_pinctrl_desc;
  610. struct device_node *np;
  611. struct imx_pinctrl *ipctl;
  612. struct resource *res;
  613. struct regmap *gpr;
  614. int ret, i;
  615. if (!info || !info->pins || !info->npins) {
  616. dev_err(&pdev->dev, "wrong pinctrl info\n");
  617. return -EINVAL;
  618. }
  619. info->dev = &pdev->dev;
  620. if (info->gpr_compatible) {
  621. gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
  622. if (!IS_ERR(gpr))
  623. regmap_attach_dev(&pdev->dev, gpr, &config);
  624. }
  625. /* Create state holders etc for this driver */
  626. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  627. if (!ipctl)
  628. return -ENOMEM;
  629. info->pin_regs = devm_kmalloc(&pdev->dev, sizeof(*info->pin_regs) *
  630. info->npins, GFP_KERNEL);
  631. if (!info->pin_regs)
  632. return -ENOMEM;
  633. for (i = 0; i < info->npins; i++) {
  634. info->pin_regs[i].mux_reg = -1;
  635. info->pin_regs[i].conf_reg = -1;
  636. }
  637. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  638. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  639. if (IS_ERR(ipctl->base))
  640. return PTR_ERR(ipctl->base);
  641. if (of_property_read_bool(dev_np, "fsl,input-sel")) {
  642. np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
  643. if (!np) {
  644. dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
  645. return -EINVAL;
  646. }
  647. ipctl->input_sel_base = of_iomap(np, 0);
  648. of_node_put(np);
  649. if (!ipctl->input_sel_base) {
  650. dev_err(&pdev->dev,
  651. "iomuxc input select base address not found\n");
  652. return -ENOMEM;
  653. }
  654. }
  655. imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
  656. GFP_KERNEL);
  657. if (!imx_pinctrl_desc)
  658. return -ENOMEM;
  659. imx_pinctrl_desc->name = dev_name(&pdev->dev);
  660. imx_pinctrl_desc->pins = info->pins;
  661. imx_pinctrl_desc->npins = info->npins;
  662. imx_pinctrl_desc->pctlops = &imx_pctrl_ops;
  663. imx_pinctrl_desc->pmxops = &imx_pmx_ops;
  664. imx_pinctrl_desc->confops = &imx_pinconf_ops;
  665. imx_pinctrl_desc->owner = THIS_MODULE;
  666. ret = imx_pinctrl_probe_dt(pdev, info);
  667. if (ret) {
  668. dev_err(&pdev->dev, "fail to probe dt properties\n");
  669. return ret;
  670. }
  671. ipctl->info = info;
  672. ipctl->dev = info->dev;
  673. platform_set_drvdata(pdev, ipctl);
  674. ipctl->pctl = devm_pinctrl_register(&pdev->dev,
  675. imx_pinctrl_desc, ipctl);
  676. if (IS_ERR(ipctl->pctl)) {
  677. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  678. return PTR_ERR(ipctl->pctl);
  679. }
  680. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  681. return 0;
  682. }