talitos.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (!is_sec1)
  59. ptr->eptr = upper_32_bits(dma_addr);
  60. }
  61. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  62. struct talitos_ptr *src_ptr, bool is_sec1)
  63. {
  64. dst_ptr->ptr = src_ptr->ptr;
  65. if (!is_sec1)
  66. dst_ptr->eptr = src_ptr->eptr;
  67. }
  68. static void to_talitos_ptr_len(struct talitos_ptr *ptr, unsigned int len,
  69. bool is_sec1)
  70. {
  71. if (is_sec1) {
  72. ptr->res = 0;
  73. ptr->len1 = cpu_to_be16(len);
  74. } else {
  75. ptr->len = cpu_to_be16(len);
  76. }
  77. }
  78. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  79. bool is_sec1)
  80. {
  81. if (is_sec1)
  82. return be16_to_cpu(ptr->len1);
  83. else
  84. return be16_to_cpu(ptr->len);
  85. }
  86. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  87. bool is_sec1)
  88. {
  89. if (!is_sec1)
  90. ptr->j_extent = val;
  91. }
  92. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  93. {
  94. if (!is_sec1)
  95. ptr->j_extent |= val;
  96. }
  97. /*
  98. * map virtual single (contiguous) pointer to h/w descriptor pointer
  99. */
  100. static void map_single_talitos_ptr(struct device *dev,
  101. struct talitos_ptr *ptr,
  102. unsigned int len, void *data,
  103. enum dma_data_direction dir)
  104. {
  105. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. bool is_sec1 = has_ftr_sec1(priv);
  108. to_talitos_ptr_len(ptr, len, is_sec1);
  109. to_talitos_ptr(ptr, dma_addr, is_sec1);
  110. to_talitos_ptr_ext_set(ptr, 0, is_sec1);
  111. }
  112. /*
  113. * unmap bus single (contiguous) h/w descriptor pointer
  114. */
  115. static void unmap_single_talitos_ptr(struct device *dev,
  116. struct talitos_ptr *ptr,
  117. enum dma_data_direction dir)
  118. {
  119. struct talitos_private *priv = dev_get_drvdata(dev);
  120. bool is_sec1 = has_ftr_sec1(priv);
  121. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  122. from_talitos_ptr_len(ptr, is_sec1), dir);
  123. }
  124. static int reset_channel(struct device *dev, int ch)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. unsigned int timeout = TALITOS_TIMEOUT;
  128. bool is_sec1 = has_ftr_sec1(priv);
  129. if (is_sec1) {
  130. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  131. TALITOS1_CCCR_LO_RESET);
  132. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  133. TALITOS1_CCCR_LO_RESET) && --timeout)
  134. cpu_relax();
  135. } else {
  136. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  137. TALITOS2_CCCR_RESET);
  138. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  139. TALITOS2_CCCR_RESET) && --timeout)
  140. cpu_relax();
  141. }
  142. if (timeout == 0) {
  143. dev_err(dev, "failed to reset channel %d\n", ch);
  144. return -EIO;
  145. }
  146. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  147. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  148. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  149. /* and ICCR writeback, if available */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  152. TALITOS_CCCR_LO_IWSE);
  153. return 0;
  154. }
  155. static int reset_device(struct device *dev)
  156. {
  157. struct talitos_private *priv = dev_get_drvdata(dev);
  158. unsigned int timeout = TALITOS_TIMEOUT;
  159. bool is_sec1 = has_ftr_sec1(priv);
  160. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  161. setbits32(priv->reg + TALITOS_MCR, mcr);
  162. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  163. && --timeout)
  164. cpu_relax();
  165. if (priv->irq[1]) {
  166. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  167. setbits32(priv->reg + TALITOS_MCR, mcr);
  168. }
  169. if (timeout == 0) {
  170. dev_err(dev, "failed to reset device\n");
  171. return -EIO;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * Reset and initialize the device
  177. */
  178. static int init_device(struct device *dev)
  179. {
  180. struct talitos_private *priv = dev_get_drvdata(dev);
  181. int ch, err;
  182. bool is_sec1 = has_ftr_sec1(priv);
  183. /*
  184. * Master reset
  185. * errata documentation: warning: certain SEC interrupts
  186. * are not fully cleared by writing the MCR:SWR bit,
  187. * set bit twice to completely reset
  188. */
  189. err = reset_device(dev);
  190. if (err)
  191. return err;
  192. err = reset_device(dev);
  193. if (err)
  194. return err;
  195. /* reset channels */
  196. for (ch = 0; ch < priv->num_channels; ch++) {
  197. err = reset_channel(dev, ch);
  198. if (err)
  199. return err;
  200. }
  201. /* enable channel done and error interrupts */
  202. if (is_sec1) {
  203. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  204. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  205. /* disable parity error check in DEU (erroneous? test vect.) */
  206. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  207. } else {
  208. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  209. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  210. }
  211. /* disable integrity check error interrupts (use writeback instead) */
  212. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  213. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  214. TALITOS_MDEUICR_LO_ICE);
  215. return 0;
  216. }
  217. /**
  218. * talitos_submit - submits a descriptor to the device for processing
  219. * @dev: the SEC device to be used
  220. * @ch: the SEC device channel to be used
  221. * @desc: the descriptor to be processed by the device
  222. * @callback: whom to call when processing is complete
  223. * @context: a handle for use by caller (optional)
  224. *
  225. * desc must contain valid dma-mapped (bus physical) address pointers.
  226. * callback must check err and feedback in descriptor header
  227. * for device processing status.
  228. */
  229. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  230. void (*callback)(struct device *dev,
  231. struct talitos_desc *desc,
  232. void *context, int error),
  233. void *context)
  234. {
  235. struct talitos_private *priv = dev_get_drvdata(dev);
  236. struct talitos_request *request;
  237. unsigned long flags;
  238. int head;
  239. bool is_sec1 = has_ftr_sec1(priv);
  240. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  241. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  242. /* h/w fifo is full */
  243. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  244. return -EAGAIN;
  245. }
  246. head = priv->chan[ch].head;
  247. request = &priv->chan[ch].fifo[head];
  248. /* map descriptor and save caller data */
  249. if (is_sec1) {
  250. desc->hdr1 = desc->hdr;
  251. desc->next_desc = 0;
  252. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  253. TALITOS_DESC_SIZE,
  254. DMA_BIDIRECTIONAL);
  255. } else {
  256. request->dma_desc = dma_map_single(dev, desc,
  257. TALITOS_DESC_SIZE,
  258. DMA_BIDIRECTIONAL);
  259. }
  260. request->callback = callback;
  261. request->context = context;
  262. /* increment fifo head */
  263. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  264. smp_wmb();
  265. request->desc = desc;
  266. /* GO! */
  267. wmb();
  268. out_be32(priv->chan[ch].reg + TALITOS_FF,
  269. upper_32_bits(request->dma_desc));
  270. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  271. lower_32_bits(request->dma_desc));
  272. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  273. return -EINPROGRESS;
  274. }
  275. EXPORT_SYMBOL(talitos_submit);
  276. /*
  277. * process what was done, notify callback of error if not
  278. */
  279. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  280. {
  281. struct talitos_private *priv = dev_get_drvdata(dev);
  282. struct talitos_request *request, saved_req;
  283. unsigned long flags;
  284. int tail, status;
  285. bool is_sec1 = has_ftr_sec1(priv);
  286. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  287. tail = priv->chan[ch].tail;
  288. while (priv->chan[ch].fifo[tail].desc) {
  289. __be32 hdr;
  290. request = &priv->chan[ch].fifo[tail];
  291. /* descriptors with their done bits set don't get the error */
  292. rmb();
  293. hdr = is_sec1 ? request->desc->hdr1 : request->desc->hdr;
  294. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  295. status = 0;
  296. else
  297. if (!error)
  298. break;
  299. else
  300. status = error;
  301. dma_unmap_single(dev, request->dma_desc,
  302. TALITOS_DESC_SIZE,
  303. DMA_BIDIRECTIONAL);
  304. /* copy entries so we can call callback outside lock */
  305. saved_req.desc = request->desc;
  306. saved_req.callback = request->callback;
  307. saved_req.context = request->context;
  308. /* release request entry in fifo */
  309. smp_wmb();
  310. request->desc = NULL;
  311. /* increment fifo tail */
  312. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  313. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  314. atomic_dec(&priv->chan[ch].submit_count);
  315. saved_req.callback(dev, saved_req.desc, saved_req.context,
  316. status);
  317. /* channel may resume processing in single desc error case */
  318. if (error && !reset_ch && status == error)
  319. return;
  320. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  321. tail = priv->chan[ch].tail;
  322. }
  323. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  324. }
  325. /*
  326. * process completed requests for channels that have done status
  327. */
  328. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  329. static void talitos1_done_##name(unsigned long data) \
  330. { \
  331. struct device *dev = (struct device *)data; \
  332. struct talitos_private *priv = dev_get_drvdata(dev); \
  333. unsigned long flags; \
  334. \
  335. if (ch_done_mask & 0x10000000) \
  336. flush_channel(dev, 0, 0, 0); \
  337. if (priv->num_channels == 1) \
  338. goto out; \
  339. if (ch_done_mask & 0x40000000) \
  340. flush_channel(dev, 1, 0, 0); \
  341. if (ch_done_mask & 0x00010000) \
  342. flush_channel(dev, 2, 0, 0); \
  343. if (ch_done_mask & 0x00040000) \
  344. flush_channel(dev, 3, 0, 0); \
  345. \
  346. out: \
  347. /* At this point, all completed channels have been processed */ \
  348. /* Unmask done interrupts for channels completed later on. */ \
  349. spin_lock_irqsave(&priv->reg_lock, flags); \
  350. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  351. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  352. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  353. }
  354. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  355. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  356. static void talitos2_done_##name(unsigned long data) \
  357. { \
  358. struct device *dev = (struct device *)data; \
  359. struct talitos_private *priv = dev_get_drvdata(dev); \
  360. unsigned long flags; \
  361. \
  362. if (ch_done_mask & 1) \
  363. flush_channel(dev, 0, 0, 0); \
  364. if (priv->num_channels == 1) \
  365. goto out; \
  366. if (ch_done_mask & (1 << 2)) \
  367. flush_channel(dev, 1, 0, 0); \
  368. if (ch_done_mask & (1 << 4)) \
  369. flush_channel(dev, 2, 0, 0); \
  370. if (ch_done_mask & (1 << 6)) \
  371. flush_channel(dev, 3, 0, 0); \
  372. \
  373. out: \
  374. /* At this point, all completed channels have been processed */ \
  375. /* Unmask done interrupts for channels completed later on. */ \
  376. spin_lock_irqsave(&priv->reg_lock, flags); \
  377. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  378. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  379. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  380. }
  381. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  382. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  383. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  384. /*
  385. * locate current (offending) descriptor
  386. */
  387. static u32 current_desc_hdr(struct device *dev, int ch)
  388. {
  389. struct talitos_private *priv = dev_get_drvdata(dev);
  390. int tail, iter;
  391. dma_addr_t cur_desc;
  392. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  393. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  394. if (!cur_desc) {
  395. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  396. return 0;
  397. }
  398. tail = priv->chan[ch].tail;
  399. iter = tail;
  400. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  401. iter = (iter + 1) & (priv->fifo_len - 1);
  402. if (iter == tail) {
  403. dev_err(dev, "couldn't locate current descriptor\n");
  404. return 0;
  405. }
  406. }
  407. return priv->chan[ch].fifo[iter].desc->hdr;
  408. }
  409. /*
  410. * user diagnostics; report root cause of error based on execution unit status
  411. */
  412. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  413. {
  414. struct talitos_private *priv = dev_get_drvdata(dev);
  415. int i;
  416. if (!desc_hdr)
  417. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  418. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  419. case DESC_HDR_SEL0_AFEU:
  420. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg_afeu + TALITOS_EUISR),
  422. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  423. break;
  424. case DESC_HDR_SEL0_DEU:
  425. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg_deu + TALITOS_EUISR),
  427. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  428. break;
  429. case DESC_HDR_SEL0_MDEUA:
  430. case DESC_HDR_SEL0_MDEUB:
  431. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  432. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  433. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  434. break;
  435. case DESC_HDR_SEL0_RNG:
  436. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  437. in_be32(priv->reg_rngu + TALITOS_ISR),
  438. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  439. break;
  440. case DESC_HDR_SEL0_PKEU:
  441. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  442. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  443. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  444. break;
  445. case DESC_HDR_SEL0_AESU:
  446. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  447. in_be32(priv->reg_aesu + TALITOS_EUISR),
  448. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  449. break;
  450. case DESC_HDR_SEL0_CRCU:
  451. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  452. in_be32(priv->reg_crcu + TALITOS_EUISR),
  453. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  454. break;
  455. case DESC_HDR_SEL0_KEU:
  456. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  457. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  458. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  459. break;
  460. }
  461. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  462. case DESC_HDR_SEL1_MDEUA:
  463. case DESC_HDR_SEL1_MDEUB:
  464. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  465. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  466. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  467. break;
  468. case DESC_HDR_SEL1_CRCU:
  469. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  470. in_be32(priv->reg_crcu + TALITOS_EUISR),
  471. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  472. break;
  473. }
  474. for (i = 0; i < 8; i++)
  475. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  476. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  477. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  478. }
  479. /*
  480. * recover from error interrupts
  481. */
  482. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  483. {
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. unsigned int timeout = TALITOS_TIMEOUT;
  486. int ch, error, reset_dev = 0;
  487. u32 v_lo;
  488. bool is_sec1 = has_ftr_sec1(priv);
  489. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  490. for (ch = 0; ch < priv->num_channels; ch++) {
  491. /* skip channels without errors */
  492. if (is_sec1) {
  493. /* bits 29, 31, 17, 19 */
  494. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  495. continue;
  496. } else {
  497. if (!(isr & (1 << (ch * 2 + 1))))
  498. continue;
  499. }
  500. error = -EINVAL;
  501. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  502. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  503. dev_err(dev, "double fetch fifo overflow error\n");
  504. error = -EAGAIN;
  505. reset_ch = 1;
  506. }
  507. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  508. /* h/w dropped descriptor */
  509. dev_err(dev, "single fetch fifo overflow error\n");
  510. error = -EAGAIN;
  511. }
  512. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  513. dev_err(dev, "master data transfer error\n");
  514. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  515. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  516. : "s/g data length zero error\n");
  517. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  518. dev_err(dev, is_sec1 ? "parity error\n"
  519. : "fetch pointer zero error\n");
  520. if (v_lo & TALITOS_CCPSR_LO_IDH)
  521. dev_err(dev, "illegal descriptor header error\n");
  522. if (v_lo & TALITOS_CCPSR_LO_IEU)
  523. dev_err(dev, is_sec1 ? "static assignment error\n"
  524. : "invalid exec unit error\n");
  525. if (v_lo & TALITOS_CCPSR_LO_EU)
  526. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  527. if (!is_sec1) {
  528. if (v_lo & TALITOS_CCPSR_LO_GB)
  529. dev_err(dev, "gather boundary error\n");
  530. if (v_lo & TALITOS_CCPSR_LO_GRL)
  531. dev_err(dev, "gather return/length error\n");
  532. if (v_lo & TALITOS_CCPSR_LO_SB)
  533. dev_err(dev, "scatter boundary error\n");
  534. if (v_lo & TALITOS_CCPSR_LO_SRL)
  535. dev_err(dev, "scatter return/length error\n");
  536. }
  537. flush_channel(dev, ch, error, reset_ch);
  538. if (reset_ch) {
  539. reset_channel(dev, ch);
  540. } else {
  541. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  542. TALITOS2_CCCR_CONT);
  543. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  544. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  545. TALITOS2_CCCR_CONT) && --timeout)
  546. cpu_relax();
  547. if (timeout == 0) {
  548. dev_err(dev, "failed to restart channel %d\n",
  549. ch);
  550. reset_dev = 1;
  551. }
  552. }
  553. }
  554. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  555. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  556. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  557. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  558. isr, isr_lo);
  559. else
  560. dev_err(dev, "done overflow, internal time out, or "
  561. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  562. /* purge request queues */
  563. for (ch = 0; ch < priv->num_channels; ch++)
  564. flush_channel(dev, ch, -EIO, 1);
  565. /* reset and reinitialize the device */
  566. init_device(dev);
  567. }
  568. }
  569. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  570. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  571. { \
  572. struct device *dev = data; \
  573. struct talitos_private *priv = dev_get_drvdata(dev); \
  574. u32 isr, isr_lo; \
  575. unsigned long flags; \
  576. \
  577. spin_lock_irqsave(&priv->reg_lock, flags); \
  578. isr = in_be32(priv->reg + TALITOS_ISR); \
  579. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  580. /* Acknowledge interrupt */ \
  581. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  582. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  583. \
  584. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  585. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  586. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  587. } \
  588. else { \
  589. if (likely(isr & ch_done_mask)) { \
  590. /* mask further done interrupts. */ \
  591. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  592. /* done_task will unmask done interrupts at exit */ \
  593. tasklet_schedule(&priv->done_task[tlet]); \
  594. } \
  595. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  596. } \
  597. \
  598. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  599. IRQ_NONE; \
  600. }
  601. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  602. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  603. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  604. { \
  605. struct device *dev = data; \
  606. struct talitos_private *priv = dev_get_drvdata(dev); \
  607. u32 isr, isr_lo; \
  608. unsigned long flags; \
  609. \
  610. spin_lock_irqsave(&priv->reg_lock, flags); \
  611. isr = in_be32(priv->reg + TALITOS_ISR); \
  612. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  613. /* Acknowledge interrupt */ \
  614. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  615. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  616. \
  617. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  618. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  619. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  620. } \
  621. else { \
  622. if (likely(isr & ch_done_mask)) { \
  623. /* mask further done interrupts. */ \
  624. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  625. /* done_task will unmask done interrupts at exit */ \
  626. tasklet_schedule(&priv->done_task[tlet]); \
  627. } \
  628. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  629. } \
  630. \
  631. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  632. IRQ_NONE; \
  633. }
  634. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  635. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  636. 0)
  637. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  638. 1)
  639. /*
  640. * hwrng
  641. */
  642. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  643. {
  644. struct device *dev = (struct device *)rng->priv;
  645. struct talitos_private *priv = dev_get_drvdata(dev);
  646. u32 ofl;
  647. int i;
  648. for (i = 0; i < 20; i++) {
  649. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  650. TALITOS_RNGUSR_LO_OFL;
  651. if (ofl || !wait)
  652. break;
  653. udelay(10);
  654. }
  655. return !!ofl;
  656. }
  657. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  658. {
  659. struct device *dev = (struct device *)rng->priv;
  660. struct talitos_private *priv = dev_get_drvdata(dev);
  661. /* rng fifo requires 64-bit accesses */
  662. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  663. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  664. return sizeof(u32);
  665. }
  666. static int talitos_rng_init(struct hwrng *rng)
  667. {
  668. struct device *dev = (struct device *)rng->priv;
  669. struct talitos_private *priv = dev_get_drvdata(dev);
  670. unsigned int timeout = TALITOS_TIMEOUT;
  671. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  672. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  673. & TALITOS_RNGUSR_LO_RD)
  674. && --timeout)
  675. cpu_relax();
  676. if (timeout == 0) {
  677. dev_err(dev, "failed to reset rng hw\n");
  678. return -ENODEV;
  679. }
  680. /* start generating */
  681. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  682. return 0;
  683. }
  684. static int talitos_register_rng(struct device *dev)
  685. {
  686. struct talitos_private *priv = dev_get_drvdata(dev);
  687. int err;
  688. priv->rng.name = dev_driver_string(dev),
  689. priv->rng.init = talitos_rng_init,
  690. priv->rng.data_present = talitos_rng_data_present,
  691. priv->rng.data_read = talitos_rng_data_read,
  692. priv->rng.priv = (unsigned long)dev;
  693. err = hwrng_register(&priv->rng);
  694. if (!err)
  695. priv->rng_registered = true;
  696. return err;
  697. }
  698. static void talitos_unregister_rng(struct device *dev)
  699. {
  700. struct talitos_private *priv = dev_get_drvdata(dev);
  701. if (!priv->rng_registered)
  702. return;
  703. hwrng_unregister(&priv->rng);
  704. priv->rng_registered = false;
  705. }
  706. /*
  707. * crypto alg
  708. */
  709. #define TALITOS_CRA_PRIORITY 3000
  710. /*
  711. * Defines a priority for doing AEAD with descriptors type
  712. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  713. */
  714. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  715. #define TALITOS_MAX_KEY_SIZE 96
  716. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  717. struct talitos_ctx {
  718. struct device *dev;
  719. int ch;
  720. __be32 desc_hdr_template;
  721. u8 key[TALITOS_MAX_KEY_SIZE];
  722. u8 iv[TALITOS_MAX_IV_LENGTH];
  723. unsigned int keylen;
  724. unsigned int enckeylen;
  725. unsigned int authkeylen;
  726. };
  727. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  728. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  729. struct talitos_ahash_req_ctx {
  730. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  731. unsigned int hw_context_size;
  732. u8 buf[HASH_MAX_BLOCK_SIZE];
  733. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  734. unsigned int swinit;
  735. unsigned int first;
  736. unsigned int last;
  737. unsigned int to_hash_later;
  738. unsigned int nbuf;
  739. struct scatterlist bufsl[2];
  740. struct scatterlist *psrc;
  741. };
  742. struct talitos_export_state {
  743. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  744. u8 buf[HASH_MAX_BLOCK_SIZE];
  745. unsigned int swinit;
  746. unsigned int first;
  747. unsigned int last;
  748. unsigned int to_hash_later;
  749. unsigned int nbuf;
  750. };
  751. static int aead_setkey(struct crypto_aead *authenc,
  752. const u8 *key, unsigned int keylen)
  753. {
  754. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  755. struct crypto_authenc_keys keys;
  756. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  757. goto badkey;
  758. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  759. goto badkey;
  760. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  761. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  762. ctx->keylen = keys.authkeylen + keys.enckeylen;
  763. ctx->enckeylen = keys.enckeylen;
  764. ctx->authkeylen = keys.authkeylen;
  765. return 0;
  766. badkey:
  767. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  768. return -EINVAL;
  769. }
  770. /*
  771. * talitos_edesc - s/w-extended descriptor
  772. * @src_nents: number of segments in input scatterlist
  773. * @dst_nents: number of segments in output scatterlist
  774. * @icv_ool: whether ICV is out-of-line
  775. * @iv_dma: dma address of iv for checking continuity and link table
  776. * @dma_len: length of dma mapped link_tbl space
  777. * @dma_link_tbl: bus physical address of link_tbl/buf
  778. * @desc: h/w descriptor
  779. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  780. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  781. *
  782. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  783. * is greater than 1, an integrity check value is concatenated to the end
  784. * of link_tbl data
  785. */
  786. struct talitos_edesc {
  787. int src_nents;
  788. int dst_nents;
  789. bool icv_ool;
  790. dma_addr_t iv_dma;
  791. int dma_len;
  792. dma_addr_t dma_link_tbl;
  793. struct talitos_desc desc;
  794. union {
  795. struct talitos_ptr link_tbl[0];
  796. u8 buf[0];
  797. };
  798. };
  799. static void talitos_sg_unmap(struct device *dev,
  800. struct talitos_edesc *edesc,
  801. struct scatterlist *src,
  802. struct scatterlist *dst,
  803. unsigned int len, unsigned int offset)
  804. {
  805. struct talitos_private *priv = dev_get_drvdata(dev);
  806. bool is_sec1 = has_ftr_sec1(priv);
  807. unsigned int src_nents = edesc->src_nents ? : 1;
  808. unsigned int dst_nents = edesc->dst_nents ? : 1;
  809. if (is_sec1 && dst && dst_nents > 1) {
  810. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  811. len, DMA_FROM_DEVICE);
  812. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  813. offset);
  814. }
  815. if (src != dst) {
  816. if (src_nents == 1 || !is_sec1)
  817. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  818. if (dst && (dst_nents == 1 || !is_sec1))
  819. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  820. } else if (src_nents == 1 || !is_sec1) {
  821. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  822. }
  823. }
  824. static void ipsec_esp_unmap(struct device *dev,
  825. struct talitos_edesc *edesc,
  826. struct aead_request *areq)
  827. {
  828. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  829. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  830. unsigned int ivsize = crypto_aead_ivsize(aead);
  831. if (edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP)
  832. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  833. DMA_FROM_DEVICE);
  834. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  835. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  836. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  837. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
  838. areq->assoclen);
  839. if (edesc->dma_len)
  840. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  841. DMA_BIDIRECTIONAL);
  842. if (!(edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP)) {
  843. unsigned int dst_nents = edesc->dst_nents ? : 1;
  844. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  845. areq->assoclen + areq->cryptlen - ivsize);
  846. }
  847. }
  848. /*
  849. * ipsec_esp descriptor callbacks
  850. */
  851. static void ipsec_esp_encrypt_done(struct device *dev,
  852. struct talitos_desc *desc, void *context,
  853. int err)
  854. {
  855. struct talitos_private *priv = dev_get_drvdata(dev);
  856. bool is_sec1 = has_ftr_sec1(priv);
  857. struct aead_request *areq = context;
  858. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  859. unsigned int authsize = crypto_aead_authsize(authenc);
  860. struct talitos_edesc *edesc;
  861. struct scatterlist *sg;
  862. void *icvdata;
  863. edesc = container_of(desc, struct talitos_edesc, desc);
  864. ipsec_esp_unmap(dev, edesc, areq);
  865. /* copy the generated ICV to dst */
  866. if (edesc->icv_ool) {
  867. if (is_sec1)
  868. icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
  869. else
  870. icvdata = &edesc->link_tbl[edesc->src_nents +
  871. edesc->dst_nents + 2];
  872. sg = sg_last(areq->dst, edesc->dst_nents);
  873. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  874. icvdata, authsize);
  875. }
  876. kfree(edesc);
  877. aead_request_complete(areq, err);
  878. }
  879. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  880. struct talitos_desc *desc,
  881. void *context, int err)
  882. {
  883. struct aead_request *req = context;
  884. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  885. unsigned int authsize = crypto_aead_authsize(authenc);
  886. struct talitos_edesc *edesc;
  887. struct scatterlist *sg;
  888. char *oicv, *icv;
  889. struct talitos_private *priv = dev_get_drvdata(dev);
  890. bool is_sec1 = has_ftr_sec1(priv);
  891. edesc = container_of(desc, struct talitos_edesc, desc);
  892. ipsec_esp_unmap(dev, edesc, req);
  893. if (!err) {
  894. /* auth check */
  895. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  896. icv = (char *)sg_virt(sg) + sg->length - authsize;
  897. if (edesc->dma_len) {
  898. if (is_sec1)
  899. oicv = (char *)&edesc->dma_link_tbl +
  900. req->assoclen + req->cryptlen;
  901. else
  902. oicv = (char *)
  903. &edesc->link_tbl[edesc->src_nents +
  904. edesc->dst_nents + 2];
  905. if (edesc->icv_ool)
  906. icv = oicv + authsize;
  907. } else
  908. oicv = (char *)&edesc->link_tbl[0];
  909. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  910. }
  911. kfree(edesc);
  912. aead_request_complete(req, err);
  913. }
  914. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  915. struct talitos_desc *desc,
  916. void *context, int err)
  917. {
  918. struct aead_request *req = context;
  919. struct talitos_edesc *edesc;
  920. edesc = container_of(desc, struct talitos_edesc, desc);
  921. ipsec_esp_unmap(dev, edesc, req);
  922. /* check ICV auth status */
  923. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  924. DESC_HDR_LO_ICCR1_PASS))
  925. err = -EBADMSG;
  926. kfree(edesc);
  927. aead_request_complete(req, err);
  928. }
  929. /*
  930. * convert scatterlist to SEC h/w link table format
  931. * stop at cryptlen bytes
  932. */
  933. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  934. unsigned int offset, int cryptlen,
  935. struct talitos_ptr *link_tbl_ptr)
  936. {
  937. int n_sg = sg_count;
  938. int count = 0;
  939. while (cryptlen && sg && n_sg--) {
  940. unsigned int len = sg_dma_len(sg);
  941. if (offset >= len) {
  942. offset -= len;
  943. goto next;
  944. }
  945. len -= offset;
  946. if (len > cryptlen)
  947. len = cryptlen;
  948. to_talitos_ptr(link_tbl_ptr + count,
  949. sg_dma_address(sg) + offset, 0);
  950. to_talitos_ptr_len(link_tbl_ptr + count, len, 0);
  951. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  952. count++;
  953. cryptlen -= len;
  954. offset = 0;
  955. next:
  956. sg = sg_next(sg);
  957. }
  958. /* tag end of link table */
  959. if (count > 0)
  960. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  961. DESC_PTR_LNKTBL_RETURN, 0);
  962. return count;
  963. }
  964. int talitos_sg_map(struct device *dev, struct scatterlist *src,
  965. unsigned int len, struct talitos_edesc *edesc,
  966. struct talitos_ptr *ptr,
  967. int sg_count, unsigned int offset, int tbl_off)
  968. {
  969. struct talitos_private *priv = dev_get_drvdata(dev);
  970. bool is_sec1 = has_ftr_sec1(priv);
  971. to_talitos_ptr_len(ptr, len, is_sec1);
  972. to_talitos_ptr_ext_set(ptr, 0, is_sec1);
  973. if (sg_count == 1) {
  974. to_talitos_ptr(ptr, sg_dma_address(src) + offset, is_sec1);
  975. return sg_count;
  976. }
  977. if (is_sec1) {
  978. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, is_sec1);
  979. return sg_count;
  980. }
  981. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len,
  982. &edesc->link_tbl[tbl_off]);
  983. if (sg_count == 1) {
  984. /* Only one segment now, so no link tbl needed*/
  985. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  986. return sg_count;
  987. }
  988. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  989. tbl_off * sizeof(struct talitos_ptr), is_sec1);
  990. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  991. return sg_count;
  992. }
  993. /*
  994. * fill in and submit ipsec_esp descriptor
  995. */
  996. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  997. void (*callback)(struct device *dev,
  998. struct talitos_desc *desc,
  999. void *context, int error))
  1000. {
  1001. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1002. unsigned int authsize = crypto_aead_authsize(aead);
  1003. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1004. struct device *dev = ctx->dev;
  1005. struct talitos_desc *desc = &edesc->desc;
  1006. unsigned int cryptlen = areq->cryptlen;
  1007. unsigned int ivsize = crypto_aead_ivsize(aead);
  1008. int tbl_off = 0;
  1009. int sg_count, ret;
  1010. int sg_link_tbl_len;
  1011. bool sync_needed = false;
  1012. struct talitos_private *priv = dev_get_drvdata(dev);
  1013. bool is_sec1 = has_ftr_sec1(priv);
  1014. /* hmac key */
  1015. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  1016. DMA_TO_DEVICE);
  1017. sg_count = edesc->src_nents ?: 1;
  1018. if (is_sec1 && sg_count > 1)
  1019. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1020. areq->assoclen + cryptlen);
  1021. else
  1022. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1023. (areq->src == areq->dst) ?
  1024. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1025. /* hmac data */
  1026. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1027. &desc->ptr[1], sg_count, 0, tbl_off);
  1028. if (ret > 1) {
  1029. tbl_off += ret;
  1030. sync_needed = true;
  1031. }
  1032. /* cipher iv */
  1033. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1034. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma, is_sec1);
  1035. to_talitos_ptr_len(&desc->ptr[2], ivsize, is_sec1);
  1036. to_talitos_ptr_ext_set(&desc->ptr[2], 0, is_sec1);
  1037. } else {
  1038. to_talitos_ptr(&desc->ptr[3], edesc->iv_dma, is_sec1);
  1039. to_talitos_ptr_len(&desc->ptr[3], ivsize, is_sec1);
  1040. to_talitos_ptr_ext_set(&desc->ptr[3], 0, is_sec1);
  1041. }
  1042. /* cipher key */
  1043. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1044. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  1045. (char *)&ctx->key + ctx->authkeylen,
  1046. DMA_TO_DEVICE);
  1047. else
  1048. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->enckeylen,
  1049. (char *)&ctx->key + ctx->authkeylen,
  1050. DMA_TO_DEVICE);
  1051. /*
  1052. * cipher in
  1053. * map and adjust cipher len to aead request cryptlen.
  1054. * extent is bytes of HMAC postpended to ciphertext,
  1055. * typically 12 for ipsec
  1056. */
  1057. to_talitos_ptr_len(&desc->ptr[4], cryptlen, is_sec1);
  1058. to_talitos_ptr_ext_set(&desc->ptr[4], 0, is_sec1);
  1059. sg_link_tbl_len = cryptlen;
  1060. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1061. to_talitos_ptr_ext_set(&desc->ptr[4], authsize, is_sec1);
  1062. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  1063. sg_link_tbl_len += authsize;
  1064. }
  1065. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1066. &desc->ptr[4], sg_count, areq->assoclen,
  1067. tbl_off);
  1068. if (sg_count > 1) {
  1069. tbl_off += sg_count;
  1070. sync_needed = true;
  1071. }
  1072. /* cipher out */
  1073. if (areq->src != areq->dst) {
  1074. sg_count = edesc->dst_nents ? : 1;
  1075. if (!is_sec1 || sg_count == 1)
  1076. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1077. }
  1078. sg_count = talitos_sg_map(dev, areq->dst, cryptlen, edesc,
  1079. &desc->ptr[5], sg_count, areq->assoclen,
  1080. tbl_off);
  1081. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1082. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1083. if (sg_count > 1) {
  1084. edesc->icv_ool = true;
  1085. sync_needed = true;
  1086. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1087. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1088. int offset = (edesc->src_nents + edesc->dst_nents + 2) *
  1089. sizeof(struct talitos_ptr) + authsize;
  1090. /* Add an entry to the link table for ICV data */
  1091. tbl_ptr += sg_count - 1;
  1092. to_talitos_ptr_ext_set(tbl_ptr, 0, is_sec1);
  1093. tbl_ptr++;
  1094. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
  1095. is_sec1);
  1096. to_talitos_ptr_len(tbl_ptr, authsize, is_sec1);
  1097. /* icv data follows link tables */
  1098. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
  1099. is_sec1);
  1100. }
  1101. } else {
  1102. edesc->icv_ool = false;
  1103. }
  1104. /* ICV data */
  1105. if (!(desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)) {
  1106. to_talitos_ptr_len(&desc->ptr[6], authsize, is_sec1);
  1107. to_talitos_ptr(&desc->ptr[6], edesc->dma_link_tbl +
  1108. areq->assoclen + cryptlen, is_sec1);
  1109. }
  1110. /* iv out */
  1111. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1112. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1113. DMA_FROM_DEVICE);
  1114. if (sync_needed)
  1115. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1116. edesc->dma_len,
  1117. DMA_BIDIRECTIONAL);
  1118. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1119. if (ret != -EINPROGRESS) {
  1120. ipsec_esp_unmap(dev, edesc, areq);
  1121. kfree(edesc);
  1122. }
  1123. return ret;
  1124. }
  1125. /*
  1126. * allocate and map the extended descriptor
  1127. */
  1128. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1129. struct scatterlist *src,
  1130. struct scatterlist *dst,
  1131. u8 *iv,
  1132. unsigned int assoclen,
  1133. unsigned int cryptlen,
  1134. unsigned int authsize,
  1135. unsigned int ivsize,
  1136. int icv_stashing,
  1137. u32 cryptoflags,
  1138. bool encrypt)
  1139. {
  1140. struct talitos_edesc *edesc;
  1141. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1142. dma_addr_t iv_dma = 0;
  1143. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1144. GFP_ATOMIC;
  1145. struct talitos_private *priv = dev_get_drvdata(dev);
  1146. bool is_sec1 = has_ftr_sec1(priv);
  1147. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1148. void *err;
  1149. if (cryptlen + authsize > max_len) {
  1150. dev_err(dev, "length exceeds h/w max limit\n");
  1151. return ERR_PTR(-EINVAL);
  1152. }
  1153. if (ivsize)
  1154. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1155. if (!dst || dst == src) {
  1156. src_len = assoclen + cryptlen + authsize;
  1157. src_nents = sg_nents_for_len(src, src_len);
  1158. if (src_nents < 0) {
  1159. dev_err(dev, "Invalid number of src SG.\n");
  1160. err = ERR_PTR(-EINVAL);
  1161. goto error_sg;
  1162. }
  1163. src_nents = (src_nents == 1) ? 0 : src_nents;
  1164. dst_nents = dst ? src_nents : 0;
  1165. dst_len = 0;
  1166. } else { /* dst && dst != src*/
  1167. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1168. src_nents = sg_nents_for_len(src, src_len);
  1169. if (src_nents < 0) {
  1170. dev_err(dev, "Invalid number of src SG.\n");
  1171. err = ERR_PTR(-EINVAL);
  1172. goto error_sg;
  1173. }
  1174. src_nents = (src_nents == 1) ? 0 : src_nents;
  1175. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1176. dst_nents = sg_nents_for_len(dst, dst_len);
  1177. if (dst_nents < 0) {
  1178. dev_err(dev, "Invalid number of dst SG.\n");
  1179. err = ERR_PTR(-EINVAL);
  1180. goto error_sg;
  1181. }
  1182. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1183. }
  1184. /*
  1185. * allocate space for base edesc plus the link tables,
  1186. * allowing for two separate entries for AD and generated ICV (+ 2),
  1187. * and space for two sets of ICVs (stashed and generated)
  1188. */
  1189. alloc_len = sizeof(struct talitos_edesc);
  1190. if (src_nents || dst_nents) {
  1191. if (is_sec1)
  1192. dma_len = (src_nents ? src_len : 0) +
  1193. (dst_nents ? dst_len : 0);
  1194. else
  1195. dma_len = (src_nents + dst_nents + 2) *
  1196. sizeof(struct talitos_ptr) + authsize * 2;
  1197. alloc_len += dma_len;
  1198. } else {
  1199. dma_len = 0;
  1200. alloc_len += icv_stashing ? authsize : 0;
  1201. }
  1202. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1203. if (!edesc) {
  1204. dev_err(dev, "could not allocate edescriptor\n");
  1205. err = ERR_PTR(-ENOMEM);
  1206. goto error_sg;
  1207. }
  1208. edesc->src_nents = src_nents;
  1209. edesc->dst_nents = dst_nents;
  1210. edesc->iv_dma = iv_dma;
  1211. edesc->dma_len = dma_len;
  1212. if (dma_len)
  1213. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1214. edesc->dma_len,
  1215. DMA_BIDIRECTIONAL);
  1216. return edesc;
  1217. error_sg:
  1218. if (iv_dma)
  1219. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1220. return err;
  1221. }
  1222. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1223. int icv_stashing, bool encrypt)
  1224. {
  1225. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1226. unsigned int authsize = crypto_aead_authsize(authenc);
  1227. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1228. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1229. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1230. iv, areq->assoclen, areq->cryptlen,
  1231. authsize, ivsize, icv_stashing,
  1232. areq->base.flags, encrypt);
  1233. }
  1234. static int aead_encrypt(struct aead_request *req)
  1235. {
  1236. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1237. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1238. struct talitos_edesc *edesc;
  1239. /* allocate extended descriptor */
  1240. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1241. if (IS_ERR(edesc))
  1242. return PTR_ERR(edesc);
  1243. /* set encrypt */
  1244. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1245. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1246. }
  1247. static int aead_decrypt(struct aead_request *req)
  1248. {
  1249. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1250. unsigned int authsize = crypto_aead_authsize(authenc);
  1251. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1252. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1253. struct talitos_edesc *edesc;
  1254. struct scatterlist *sg;
  1255. void *icvdata;
  1256. req->cryptlen -= authsize;
  1257. /* allocate extended descriptor */
  1258. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1259. if (IS_ERR(edesc))
  1260. return PTR_ERR(edesc);
  1261. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1262. ((!edesc->src_nents && !edesc->dst_nents) ||
  1263. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1264. /* decrypt and check the ICV */
  1265. edesc->desc.hdr = ctx->desc_hdr_template |
  1266. DESC_HDR_DIR_INBOUND |
  1267. DESC_HDR_MODE1_MDEU_CICV;
  1268. /* reset integrity check result bits */
  1269. edesc->desc.hdr_lo = 0;
  1270. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1271. }
  1272. /* Have to check the ICV with software */
  1273. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1274. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1275. if (edesc->dma_len)
  1276. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1277. edesc->dst_nents + 2];
  1278. else
  1279. icvdata = &edesc->link_tbl[0];
  1280. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1281. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1282. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1283. }
  1284. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1285. const u8 *key, unsigned int keylen)
  1286. {
  1287. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1288. memcpy(&ctx->key, key, keylen);
  1289. ctx->keylen = keylen;
  1290. return 0;
  1291. }
  1292. static void common_nonsnoop_unmap(struct device *dev,
  1293. struct talitos_edesc *edesc,
  1294. struct ablkcipher_request *areq)
  1295. {
  1296. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1297. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
  1298. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1299. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1300. if (edesc->dma_len)
  1301. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1302. DMA_BIDIRECTIONAL);
  1303. }
  1304. static void ablkcipher_done(struct device *dev,
  1305. struct talitos_desc *desc, void *context,
  1306. int err)
  1307. {
  1308. struct ablkcipher_request *areq = context;
  1309. struct talitos_edesc *edesc;
  1310. edesc = container_of(desc, struct talitos_edesc, desc);
  1311. common_nonsnoop_unmap(dev, edesc, areq);
  1312. kfree(edesc);
  1313. areq->base.complete(&areq->base, err);
  1314. }
  1315. static int common_nonsnoop(struct talitos_edesc *edesc,
  1316. struct ablkcipher_request *areq,
  1317. void (*callback) (struct device *dev,
  1318. struct talitos_desc *desc,
  1319. void *context, int error))
  1320. {
  1321. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1322. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1323. struct device *dev = ctx->dev;
  1324. struct talitos_desc *desc = &edesc->desc;
  1325. unsigned int cryptlen = areq->nbytes;
  1326. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1327. int sg_count, ret;
  1328. bool sync_needed = false;
  1329. struct talitos_private *priv = dev_get_drvdata(dev);
  1330. bool is_sec1 = has_ftr_sec1(priv);
  1331. /* first DWORD empty */
  1332. desc->ptr[0] = zero_entry;
  1333. /* cipher iv */
  1334. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, is_sec1);
  1335. to_talitos_ptr_len(&desc->ptr[1], ivsize, is_sec1);
  1336. to_talitos_ptr_ext_set(&desc->ptr[1], 0, is_sec1);
  1337. /* cipher key */
  1338. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1339. (char *)&ctx->key, DMA_TO_DEVICE);
  1340. sg_count = edesc->src_nents ?: 1;
  1341. if (is_sec1 && sg_count > 1)
  1342. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1343. cryptlen);
  1344. else
  1345. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1346. (areq->src == areq->dst) ?
  1347. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1348. /*
  1349. * cipher in
  1350. */
  1351. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1352. &desc->ptr[3], sg_count, 0, 0);
  1353. if (sg_count > 1)
  1354. sync_needed = true;
  1355. /* cipher out */
  1356. if (areq->src != areq->dst) {
  1357. sg_count = edesc->dst_nents ? : 1;
  1358. if (!is_sec1 || sg_count == 1)
  1359. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1360. }
  1361. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1362. sg_count, 0, (edesc->src_nents + 1));
  1363. if (ret > 1)
  1364. sync_needed = true;
  1365. /* iv out */
  1366. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1367. DMA_FROM_DEVICE);
  1368. /* last DWORD empty */
  1369. desc->ptr[6] = zero_entry;
  1370. if (sync_needed)
  1371. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1372. edesc->dma_len, DMA_BIDIRECTIONAL);
  1373. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1374. if (ret != -EINPROGRESS) {
  1375. common_nonsnoop_unmap(dev, edesc, areq);
  1376. kfree(edesc);
  1377. }
  1378. return ret;
  1379. }
  1380. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1381. areq, bool encrypt)
  1382. {
  1383. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1384. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1385. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1386. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1387. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1388. areq->base.flags, encrypt);
  1389. }
  1390. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1391. {
  1392. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1393. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1394. struct talitos_edesc *edesc;
  1395. /* allocate extended descriptor */
  1396. edesc = ablkcipher_edesc_alloc(areq, true);
  1397. if (IS_ERR(edesc))
  1398. return PTR_ERR(edesc);
  1399. /* set encrypt */
  1400. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1401. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1402. }
  1403. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1404. {
  1405. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1406. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1407. struct talitos_edesc *edesc;
  1408. /* allocate extended descriptor */
  1409. edesc = ablkcipher_edesc_alloc(areq, false);
  1410. if (IS_ERR(edesc))
  1411. return PTR_ERR(edesc);
  1412. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1413. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1414. }
  1415. static void common_nonsnoop_hash_unmap(struct device *dev,
  1416. struct talitos_edesc *edesc,
  1417. struct ahash_request *areq)
  1418. {
  1419. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1420. struct talitos_private *priv = dev_get_drvdata(dev);
  1421. bool is_sec1 = has_ftr_sec1(priv);
  1422. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1423. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1424. /* When using hashctx-in, must unmap it. */
  1425. if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
  1426. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1427. DMA_TO_DEVICE);
  1428. if (from_talitos_ptr_len(&edesc->desc.ptr[2], is_sec1))
  1429. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1430. DMA_TO_DEVICE);
  1431. if (edesc->dma_len)
  1432. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1433. DMA_BIDIRECTIONAL);
  1434. }
  1435. static void ahash_done(struct device *dev,
  1436. struct talitos_desc *desc, void *context,
  1437. int err)
  1438. {
  1439. struct ahash_request *areq = context;
  1440. struct talitos_edesc *edesc =
  1441. container_of(desc, struct talitos_edesc, desc);
  1442. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1443. if (!req_ctx->last && req_ctx->to_hash_later) {
  1444. /* Position any partial block for next update/final/finup */
  1445. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1446. req_ctx->nbuf = req_ctx->to_hash_later;
  1447. }
  1448. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1449. kfree(edesc);
  1450. areq->base.complete(&areq->base, err);
  1451. }
  1452. /*
  1453. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1454. * ourself and submit a padded block
  1455. */
  1456. void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1457. struct talitos_edesc *edesc,
  1458. struct talitos_ptr *ptr)
  1459. {
  1460. static u8 padded_hash[64] = {
  1461. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1462. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1463. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1464. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1465. };
  1466. pr_err_once("Bug in SEC1, padding ourself\n");
  1467. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1468. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1469. (char *)padded_hash, DMA_TO_DEVICE);
  1470. }
  1471. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1472. struct ahash_request *areq, unsigned int length,
  1473. void (*callback) (struct device *dev,
  1474. struct talitos_desc *desc,
  1475. void *context, int error))
  1476. {
  1477. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1478. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1479. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1480. struct device *dev = ctx->dev;
  1481. struct talitos_desc *desc = &edesc->desc;
  1482. int ret;
  1483. bool sync_needed = false;
  1484. struct talitos_private *priv = dev_get_drvdata(dev);
  1485. bool is_sec1 = has_ftr_sec1(priv);
  1486. int sg_count;
  1487. /* first DWORD empty */
  1488. desc->ptr[0] = zero_entry;
  1489. /* hash context in */
  1490. if (!req_ctx->first || req_ctx->swinit) {
  1491. map_single_talitos_ptr(dev, &desc->ptr[1],
  1492. req_ctx->hw_context_size,
  1493. (char *)req_ctx->hw_context,
  1494. DMA_TO_DEVICE);
  1495. req_ctx->swinit = 0;
  1496. } else {
  1497. desc->ptr[1] = zero_entry;
  1498. /* Indicate next op is not the first. */
  1499. req_ctx->first = 0;
  1500. }
  1501. /* HMAC key */
  1502. if (ctx->keylen)
  1503. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1504. (char *)&ctx->key, DMA_TO_DEVICE);
  1505. else
  1506. desc->ptr[2] = zero_entry;
  1507. sg_count = edesc->src_nents ?: 1;
  1508. if (is_sec1 && sg_count > 1)
  1509. sg_copy_to_buffer(areq->src, sg_count, edesc->buf, length);
  1510. else
  1511. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1512. DMA_TO_DEVICE);
  1513. /*
  1514. * data in
  1515. */
  1516. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1517. &desc->ptr[3], sg_count, 0, 0);
  1518. if (sg_count > 1)
  1519. sync_needed = true;
  1520. /* fifth DWORD empty */
  1521. desc->ptr[4] = zero_entry;
  1522. /* hash/HMAC out -or- hash context out */
  1523. if (req_ctx->last)
  1524. map_single_talitos_ptr(dev, &desc->ptr[5],
  1525. crypto_ahash_digestsize(tfm),
  1526. areq->result, DMA_FROM_DEVICE);
  1527. else
  1528. map_single_talitos_ptr(dev, &desc->ptr[5],
  1529. req_ctx->hw_context_size,
  1530. req_ctx->hw_context, DMA_FROM_DEVICE);
  1531. /* last DWORD empty */
  1532. desc->ptr[6] = zero_entry;
  1533. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1534. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1535. if (sync_needed)
  1536. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1537. edesc->dma_len, DMA_BIDIRECTIONAL);
  1538. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1539. if (ret != -EINPROGRESS) {
  1540. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1541. kfree(edesc);
  1542. }
  1543. return ret;
  1544. }
  1545. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1546. unsigned int nbytes)
  1547. {
  1548. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1549. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1550. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1551. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1552. nbytes, 0, 0, 0, areq->base.flags, false);
  1553. }
  1554. static int ahash_init(struct ahash_request *areq)
  1555. {
  1556. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1557. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1558. /* Initialize the context */
  1559. req_ctx->nbuf = 0;
  1560. req_ctx->first = 1; /* first indicates h/w must init its context */
  1561. req_ctx->swinit = 0; /* assume h/w init of context */
  1562. req_ctx->hw_context_size =
  1563. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1564. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1565. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1566. return 0;
  1567. }
  1568. /*
  1569. * on h/w without explicit sha224 support, we initialize h/w context
  1570. * manually with sha224 constants, and tell it to run sha256.
  1571. */
  1572. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1573. {
  1574. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1575. ahash_init(areq);
  1576. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1577. req_ctx->hw_context[0] = SHA224_H0;
  1578. req_ctx->hw_context[1] = SHA224_H1;
  1579. req_ctx->hw_context[2] = SHA224_H2;
  1580. req_ctx->hw_context[3] = SHA224_H3;
  1581. req_ctx->hw_context[4] = SHA224_H4;
  1582. req_ctx->hw_context[5] = SHA224_H5;
  1583. req_ctx->hw_context[6] = SHA224_H6;
  1584. req_ctx->hw_context[7] = SHA224_H7;
  1585. /* init 64-bit count */
  1586. req_ctx->hw_context[8] = 0;
  1587. req_ctx->hw_context[9] = 0;
  1588. return 0;
  1589. }
  1590. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1591. {
  1592. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1593. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1594. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1595. struct talitos_edesc *edesc;
  1596. unsigned int blocksize =
  1597. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1598. unsigned int nbytes_to_hash;
  1599. unsigned int to_hash_later;
  1600. unsigned int nsg;
  1601. int nents;
  1602. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1603. /* Buffer up to one whole block */
  1604. nents = sg_nents_for_len(areq->src, nbytes);
  1605. if (nents < 0) {
  1606. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1607. return nents;
  1608. }
  1609. sg_copy_to_buffer(areq->src, nents,
  1610. req_ctx->buf + req_ctx->nbuf, nbytes);
  1611. req_ctx->nbuf += nbytes;
  1612. return 0;
  1613. }
  1614. /* At least (blocksize + 1) bytes are available to hash */
  1615. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1616. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1617. if (req_ctx->last)
  1618. to_hash_later = 0;
  1619. else if (to_hash_later)
  1620. /* There is a partial block. Hash the full block(s) now */
  1621. nbytes_to_hash -= to_hash_later;
  1622. else {
  1623. /* Keep one block buffered */
  1624. nbytes_to_hash -= blocksize;
  1625. to_hash_later = blocksize;
  1626. }
  1627. /* Chain in any previously buffered data */
  1628. if (req_ctx->nbuf) {
  1629. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1630. sg_init_table(req_ctx->bufsl, nsg);
  1631. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1632. if (nsg > 1)
  1633. sg_chain(req_ctx->bufsl, 2, areq->src);
  1634. req_ctx->psrc = req_ctx->bufsl;
  1635. } else
  1636. req_ctx->psrc = areq->src;
  1637. if (to_hash_later) {
  1638. nents = sg_nents_for_len(areq->src, nbytes);
  1639. if (nents < 0) {
  1640. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1641. return nents;
  1642. }
  1643. sg_pcopy_to_buffer(areq->src, nents,
  1644. req_ctx->bufnext,
  1645. to_hash_later,
  1646. nbytes - to_hash_later);
  1647. }
  1648. req_ctx->to_hash_later = to_hash_later;
  1649. /* Allocate extended descriptor */
  1650. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1651. if (IS_ERR(edesc))
  1652. return PTR_ERR(edesc);
  1653. edesc->desc.hdr = ctx->desc_hdr_template;
  1654. /* On last one, request SEC to pad; otherwise continue */
  1655. if (req_ctx->last)
  1656. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1657. else
  1658. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1659. /* request SEC to INIT hash. */
  1660. if (req_ctx->first && !req_ctx->swinit)
  1661. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1662. /* When the tfm context has a keylen, it's an HMAC.
  1663. * A first or last (ie. not middle) descriptor must request HMAC.
  1664. */
  1665. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1666. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1667. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1668. ahash_done);
  1669. }
  1670. static int ahash_update(struct ahash_request *areq)
  1671. {
  1672. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1673. req_ctx->last = 0;
  1674. return ahash_process_req(areq, areq->nbytes);
  1675. }
  1676. static int ahash_final(struct ahash_request *areq)
  1677. {
  1678. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1679. req_ctx->last = 1;
  1680. return ahash_process_req(areq, 0);
  1681. }
  1682. static int ahash_finup(struct ahash_request *areq)
  1683. {
  1684. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1685. req_ctx->last = 1;
  1686. return ahash_process_req(areq, areq->nbytes);
  1687. }
  1688. static int ahash_digest(struct ahash_request *areq)
  1689. {
  1690. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1691. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1692. ahash->init(areq);
  1693. req_ctx->last = 1;
  1694. return ahash_process_req(areq, areq->nbytes);
  1695. }
  1696. static int ahash_export(struct ahash_request *areq, void *out)
  1697. {
  1698. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1699. struct talitos_export_state *export = out;
  1700. memcpy(export->hw_context, req_ctx->hw_context,
  1701. req_ctx->hw_context_size);
  1702. memcpy(export->buf, req_ctx->buf, req_ctx->nbuf);
  1703. export->swinit = req_ctx->swinit;
  1704. export->first = req_ctx->first;
  1705. export->last = req_ctx->last;
  1706. export->to_hash_later = req_ctx->to_hash_later;
  1707. export->nbuf = req_ctx->nbuf;
  1708. return 0;
  1709. }
  1710. static int ahash_import(struct ahash_request *areq, const void *in)
  1711. {
  1712. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1713. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1714. const struct talitos_export_state *export = in;
  1715. memset(req_ctx, 0, sizeof(*req_ctx));
  1716. req_ctx->hw_context_size =
  1717. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1718. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1719. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1720. memcpy(req_ctx->hw_context, export->hw_context,
  1721. req_ctx->hw_context_size);
  1722. memcpy(req_ctx->buf, export->buf, export->nbuf);
  1723. req_ctx->swinit = export->swinit;
  1724. req_ctx->first = export->first;
  1725. req_ctx->last = export->last;
  1726. req_ctx->to_hash_later = export->to_hash_later;
  1727. req_ctx->nbuf = export->nbuf;
  1728. return 0;
  1729. }
  1730. struct keyhash_result {
  1731. struct completion completion;
  1732. int err;
  1733. };
  1734. static void keyhash_complete(struct crypto_async_request *req, int err)
  1735. {
  1736. struct keyhash_result *res = req->data;
  1737. if (err == -EINPROGRESS)
  1738. return;
  1739. res->err = err;
  1740. complete(&res->completion);
  1741. }
  1742. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1743. u8 *hash)
  1744. {
  1745. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1746. struct scatterlist sg[1];
  1747. struct ahash_request *req;
  1748. struct keyhash_result hresult;
  1749. int ret;
  1750. init_completion(&hresult.completion);
  1751. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1752. if (!req)
  1753. return -ENOMEM;
  1754. /* Keep tfm keylen == 0 during hash of the long key */
  1755. ctx->keylen = 0;
  1756. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1757. keyhash_complete, &hresult);
  1758. sg_init_one(&sg[0], key, keylen);
  1759. ahash_request_set_crypt(req, sg, hash, keylen);
  1760. ret = crypto_ahash_digest(req);
  1761. switch (ret) {
  1762. case 0:
  1763. break;
  1764. case -EINPROGRESS:
  1765. case -EBUSY:
  1766. ret = wait_for_completion_interruptible(
  1767. &hresult.completion);
  1768. if (!ret)
  1769. ret = hresult.err;
  1770. break;
  1771. default:
  1772. break;
  1773. }
  1774. ahash_request_free(req);
  1775. return ret;
  1776. }
  1777. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1778. unsigned int keylen)
  1779. {
  1780. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1781. unsigned int blocksize =
  1782. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1783. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1784. unsigned int keysize = keylen;
  1785. u8 hash[SHA512_DIGEST_SIZE];
  1786. int ret;
  1787. if (keylen <= blocksize)
  1788. memcpy(ctx->key, key, keysize);
  1789. else {
  1790. /* Must get the hash of the long key */
  1791. ret = keyhash(tfm, key, keylen, hash);
  1792. if (ret) {
  1793. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1794. return -EINVAL;
  1795. }
  1796. keysize = digestsize;
  1797. memcpy(ctx->key, hash, digestsize);
  1798. }
  1799. ctx->keylen = keysize;
  1800. return 0;
  1801. }
  1802. struct talitos_alg_template {
  1803. u32 type;
  1804. u32 priority;
  1805. union {
  1806. struct crypto_alg crypto;
  1807. struct ahash_alg hash;
  1808. struct aead_alg aead;
  1809. } alg;
  1810. __be32 desc_hdr_template;
  1811. };
  1812. static struct talitos_alg_template driver_algs[] = {
  1813. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1814. { .type = CRYPTO_ALG_TYPE_AEAD,
  1815. .alg.aead = {
  1816. .base = {
  1817. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1818. .cra_driver_name = "authenc-hmac-sha1-"
  1819. "cbc-aes-talitos",
  1820. .cra_blocksize = AES_BLOCK_SIZE,
  1821. .cra_flags = CRYPTO_ALG_ASYNC,
  1822. },
  1823. .ivsize = AES_BLOCK_SIZE,
  1824. .maxauthsize = SHA1_DIGEST_SIZE,
  1825. },
  1826. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1827. DESC_HDR_SEL0_AESU |
  1828. DESC_HDR_MODE0_AESU_CBC |
  1829. DESC_HDR_SEL1_MDEUA |
  1830. DESC_HDR_MODE1_MDEU_INIT |
  1831. DESC_HDR_MODE1_MDEU_PAD |
  1832. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1833. },
  1834. { .type = CRYPTO_ALG_TYPE_AEAD,
  1835. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1836. .alg.aead = {
  1837. .base = {
  1838. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1839. .cra_driver_name = "authenc-hmac-sha1-"
  1840. "cbc-aes-talitos",
  1841. .cra_blocksize = AES_BLOCK_SIZE,
  1842. .cra_flags = CRYPTO_ALG_ASYNC,
  1843. },
  1844. .ivsize = AES_BLOCK_SIZE,
  1845. .maxauthsize = SHA1_DIGEST_SIZE,
  1846. },
  1847. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1848. DESC_HDR_SEL0_AESU |
  1849. DESC_HDR_MODE0_AESU_CBC |
  1850. DESC_HDR_SEL1_MDEUA |
  1851. DESC_HDR_MODE1_MDEU_INIT |
  1852. DESC_HDR_MODE1_MDEU_PAD |
  1853. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1854. },
  1855. { .type = CRYPTO_ALG_TYPE_AEAD,
  1856. .alg.aead = {
  1857. .base = {
  1858. .cra_name = "authenc(hmac(sha1),"
  1859. "cbc(des3_ede))",
  1860. .cra_driver_name = "authenc-hmac-sha1-"
  1861. "cbc-3des-talitos",
  1862. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1863. .cra_flags = CRYPTO_ALG_ASYNC,
  1864. },
  1865. .ivsize = DES3_EDE_BLOCK_SIZE,
  1866. .maxauthsize = SHA1_DIGEST_SIZE,
  1867. },
  1868. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1869. DESC_HDR_SEL0_DEU |
  1870. DESC_HDR_MODE0_DEU_CBC |
  1871. DESC_HDR_MODE0_DEU_3DES |
  1872. DESC_HDR_SEL1_MDEUA |
  1873. DESC_HDR_MODE1_MDEU_INIT |
  1874. DESC_HDR_MODE1_MDEU_PAD |
  1875. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1876. },
  1877. { .type = CRYPTO_ALG_TYPE_AEAD,
  1878. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1879. .alg.aead = {
  1880. .base = {
  1881. .cra_name = "authenc(hmac(sha1),"
  1882. "cbc(des3_ede))",
  1883. .cra_driver_name = "authenc-hmac-sha1-"
  1884. "cbc-3des-talitos",
  1885. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1886. .cra_flags = CRYPTO_ALG_ASYNC,
  1887. },
  1888. .ivsize = DES3_EDE_BLOCK_SIZE,
  1889. .maxauthsize = SHA1_DIGEST_SIZE,
  1890. },
  1891. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1892. DESC_HDR_SEL0_DEU |
  1893. DESC_HDR_MODE0_DEU_CBC |
  1894. DESC_HDR_MODE0_DEU_3DES |
  1895. DESC_HDR_SEL1_MDEUA |
  1896. DESC_HDR_MODE1_MDEU_INIT |
  1897. DESC_HDR_MODE1_MDEU_PAD |
  1898. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1899. },
  1900. { .type = CRYPTO_ALG_TYPE_AEAD,
  1901. .alg.aead = {
  1902. .base = {
  1903. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1904. .cra_driver_name = "authenc-hmac-sha224-"
  1905. "cbc-aes-talitos",
  1906. .cra_blocksize = AES_BLOCK_SIZE,
  1907. .cra_flags = CRYPTO_ALG_ASYNC,
  1908. },
  1909. .ivsize = AES_BLOCK_SIZE,
  1910. .maxauthsize = SHA224_DIGEST_SIZE,
  1911. },
  1912. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1913. DESC_HDR_SEL0_AESU |
  1914. DESC_HDR_MODE0_AESU_CBC |
  1915. DESC_HDR_SEL1_MDEUA |
  1916. DESC_HDR_MODE1_MDEU_INIT |
  1917. DESC_HDR_MODE1_MDEU_PAD |
  1918. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1919. },
  1920. { .type = CRYPTO_ALG_TYPE_AEAD,
  1921. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1922. .alg.aead = {
  1923. .base = {
  1924. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1925. .cra_driver_name = "authenc-hmac-sha224-"
  1926. "cbc-aes-talitos",
  1927. .cra_blocksize = AES_BLOCK_SIZE,
  1928. .cra_flags = CRYPTO_ALG_ASYNC,
  1929. },
  1930. .ivsize = AES_BLOCK_SIZE,
  1931. .maxauthsize = SHA224_DIGEST_SIZE,
  1932. },
  1933. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1934. DESC_HDR_SEL0_AESU |
  1935. DESC_HDR_MODE0_AESU_CBC |
  1936. DESC_HDR_SEL1_MDEUA |
  1937. DESC_HDR_MODE1_MDEU_INIT |
  1938. DESC_HDR_MODE1_MDEU_PAD |
  1939. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1940. },
  1941. { .type = CRYPTO_ALG_TYPE_AEAD,
  1942. .alg.aead = {
  1943. .base = {
  1944. .cra_name = "authenc(hmac(sha224),"
  1945. "cbc(des3_ede))",
  1946. .cra_driver_name = "authenc-hmac-sha224-"
  1947. "cbc-3des-talitos",
  1948. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1949. .cra_flags = CRYPTO_ALG_ASYNC,
  1950. },
  1951. .ivsize = DES3_EDE_BLOCK_SIZE,
  1952. .maxauthsize = SHA224_DIGEST_SIZE,
  1953. },
  1954. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1955. DESC_HDR_SEL0_DEU |
  1956. DESC_HDR_MODE0_DEU_CBC |
  1957. DESC_HDR_MODE0_DEU_3DES |
  1958. DESC_HDR_SEL1_MDEUA |
  1959. DESC_HDR_MODE1_MDEU_INIT |
  1960. DESC_HDR_MODE1_MDEU_PAD |
  1961. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1962. },
  1963. { .type = CRYPTO_ALG_TYPE_AEAD,
  1964. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1965. .alg.aead = {
  1966. .base = {
  1967. .cra_name = "authenc(hmac(sha224),"
  1968. "cbc(des3_ede))",
  1969. .cra_driver_name = "authenc-hmac-sha224-"
  1970. "cbc-3des-talitos",
  1971. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1972. .cra_flags = CRYPTO_ALG_ASYNC,
  1973. },
  1974. .ivsize = DES3_EDE_BLOCK_SIZE,
  1975. .maxauthsize = SHA224_DIGEST_SIZE,
  1976. },
  1977. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1978. DESC_HDR_SEL0_DEU |
  1979. DESC_HDR_MODE0_DEU_CBC |
  1980. DESC_HDR_MODE0_DEU_3DES |
  1981. DESC_HDR_SEL1_MDEUA |
  1982. DESC_HDR_MODE1_MDEU_INIT |
  1983. DESC_HDR_MODE1_MDEU_PAD |
  1984. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1985. },
  1986. { .type = CRYPTO_ALG_TYPE_AEAD,
  1987. .alg.aead = {
  1988. .base = {
  1989. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1990. .cra_driver_name = "authenc-hmac-sha256-"
  1991. "cbc-aes-talitos",
  1992. .cra_blocksize = AES_BLOCK_SIZE,
  1993. .cra_flags = CRYPTO_ALG_ASYNC,
  1994. },
  1995. .ivsize = AES_BLOCK_SIZE,
  1996. .maxauthsize = SHA256_DIGEST_SIZE,
  1997. },
  1998. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1999. DESC_HDR_SEL0_AESU |
  2000. DESC_HDR_MODE0_AESU_CBC |
  2001. DESC_HDR_SEL1_MDEUA |
  2002. DESC_HDR_MODE1_MDEU_INIT |
  2003. DESC_HDR_MODE1_MDEU_PAD |
  2004. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2005. },
  2006. { .type = CRYPTO_ALG_TYPE_AEAD,
  2007. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2008. .alg.aead = {
  2009. .base = {
  2010. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2011. .cra_driver_name = "authenc-hmac-sha256-"
  2012. "cbc-aes-talitos",
  2013. .cra_blocksize = AES_BLOCK_SIZE,
  2014. .cra_flags = CRYPTO_ALG_ASYNC,
  2015. },
  2016. .ivsize = AES_BLOCK_SIZE,
  2017. .maxauthsize = SHA256_DIGEST_SIZE,
  2018. },
  2019. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2020. DESC_HDR_SEL0_AESU |
  2021. DESC_HDR_MODE0_AESU_CBC |
  2022. DESC_HDR_SEL1_MDEUA |
  2023. DESC_HDR_MODE1_MDEU_INIT |
  2024. DESC_HDR_MODE1_MDEU_PAD |
  2025. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2026. },
  2027. { .type = CRYPTO_ALG_TYPE_AEAD,
  2028. .alg.aead = {
  2029. .base = {
  2030. .cra_name = "authenc(hmac(sha256),"
  2031. "cbc(des3_ede))",
  2032. .cra_driver_name = "authenc-hmac-sha256-"
  2033. "cbc-3des-talitos",
  2034. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2035. .cra_flags = CRYPTO_ALG_ASYNC,
  2036. },
  2037. .ivsize = DES3_EDE_BLOCK_SIZE,
  2038. .maxauthsize = SHA256_DIGEST_SIZE,
  2039. },
  2040. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2041. DESC_HDR_SEL0_DEU |
  2042. DESC_HDR_MODE0_DEU_CBC |
  2043. DESC_HDR_MODE0_DEU_3DES |
  2044. DESC_HDR_SEL1_MDEUA |
  2045. DESC_HDR_MODE1_MDEU_INIT |
  2046. DESC_HDR_MODE1_MDEU_PAD |
  2047. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2048. },
  2049. { .type = CRYPTO_ALG_TYPE_AEAD,
  2050. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2051. .alg.aead = {
  2052. .base = {
  2053. .cra_name = "authenc(hmac(sha256),"
  2054. "cbc(des3_ede))",
  2055. .cra_driver_name = "authenc-hmac-sha256-"
  2056. "cbc-3des-talitos",
  2057. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2058. .cra_flags = CRYPTO_ALG_ASYNC,
  2059. },
  2060. .ivsize = DES3_EDE_BLOCK_SIZE,
  2061. .maxauthsize = SHA256_DIGEST_SIZE,
  2062. },
  2063. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2064. DESC_HDR_SEL0_DEU |
  2065. DESC_HDR_MODE0_DEU_CBC |
  2066. DESC_HDR_MODE0_DEU_3DES |
  2067. DESC_HDR_SEL1_MDEUA |
  2068. DESC_HDR_MODE1_MDEU_INIT |
  2069. DESC_HDR_MODE1_MDEU_PAD |
  2070. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2071. },
  2072. { .type = CRYPTO_ALG_TYPE_AEAD,
  2073. .alg.aead = {
  2074. .base = {
  2075. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2076. .cra_driver_name = "authenc-hmac-sha384-"
  2077. "cbc-aes-talitos",
  2078. .cra_blocksize = AES_BLOCK_SIZE,
  2079. .cra_flags = CRYPTO_ALG_ASYNC,
  2080. },
  2081. .ivsize = AES_BLOCK_SIZE,
  2082. .maxauthsize = SHA384_DIGEST_SIZE,
  2083. },
  2084. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2085. DESC_HDR_SEL0_AESU |
  2086. DESC_HDR_MODE0_AESU_CBC |
  2087. DESC_HDR_SEL1_MDEUB |
  2088. DESC_HDR_MODE1_MDEU_INIT |
  2089. DESC_HDR_MODE1_MDEU_PAD |
  2090. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2091. },
  2092. { .type = CRYPTO_ALG_TYPE_AEAD,
  2093. .alg.aead = {
  2094. .base = {
  2095. .cra_name = "authenc(hmac(sha384),"
  2096. "cbc(des3_ede))",
  2097. .cra_driver_name = "authenc-hmac-sha384-"
  2098. "cbc-3des-talitos",
  2099. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2100. .cra_flags = CRYPTO_ALG_ASYNC,
  2101. },
  2102. .ivsize = DES3_EDE_BLOCK_SIZE,
  2103. .maxauthsize = SHA384_DIGEST_SIZE,
  2104. },
  2105. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2106. DESC_HDR_SEL0_DEU |
  2107. DESC_HDR_MODE0_DEU_CBC |
  2108. DESC_HDR_MODE0_DEU_3DES |
  2109. DESC_HDR_SEL1_MDEUB |
  2110. DESC_HDR_MODE1_MDEU_INIT |
  2111. DESC_HDR_MODE1_MDEU_PAD |
  2112. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2113. },
  2114. { .type = CRYPTO_ALG_TYPE_AEAD,
  2115. .alg.aead = {
  2116. .base = {
  2117. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2118. .cra_driver_name = "authenc-hmac-sha512-"
  2119. "cbc-aes-talitos",
  2120. .cra_blocksize = AES_BLOCK_SIZE,
  2121. .cra_flags = CRYPTO_ALG_ASYNC,
  2122. },
  2123. .ivsize = AES_BLOCK_SIZE,
  2124. .maxauthsize = SHA512_DIGEST_SIZE,
  2125. },
  2126. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2127. DESC_HDR_SEL0_AESU |
  2128. DESC_HDR_MODE0_AESU_CBC |
  2129. DESC_HDR_SEL1_MDEUB |
  2130. DESC_HDR_MODE1_MDEU_INIT |
  2131. DESC_HDR_MODE1_MDEU_PAD |
  2132. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2133. },
  2134. { .type = CRYPTO_ALG_TYPE_AEAD,
  2135. .alg.aead = {
  2136. .base = {
  2137. .cra_name = "authenc(hmac(sha512),"
  2138. "cbc(des3_ede))",
  2139. .cra_driver_name = "authenc-hmac-sha512-"
  2140. "cbc-3des-talitos",
  2141. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2142. .cra_flags = CRYPTO_ALG_ASYNC,
  2143. },
  2144. .ivsize = DES3_EDE_BLOCK_SIZE,
  2145. .maxauthsize = SHA512_DIGEST_SIZE,
  2146. },
  2147. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2148. DESC_HDR_SEL0_DEU |
  2149. DESC_HDR_MODE0_DEU_CBC |
  2150. DESC_HDR_MODE0_DEU_3DES |
  2151. DESC_HDR_SEL1_MDEUB |
  2152. DESC_HDR_MODE1_MDEU_INIT |
  2153. DESC_HDR_MODE1_MDEU_PAD |
  2154. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2155. },
  2156. { .type = CRYPTO_ALG_TYPE_AEAD,
  2157. .alg.aead = {
  2158. .base = {
  2159. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2160. .cra_driver_name = "authenc-hmac-md5-"
  2161. "cbc-aes-talitos",
  2162. .cra_blocksize = AES_BLOCK_SIZE,
  2163. .cra_flags = CRYPTO_ALG_ASYNC,
  2164. },
  2165. .ivsize = AES_BLOCK_SIZE,
  2166. .maxauthsize = MD5_DIGEST_SIZE,
  2167. },
  2168. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2169. DESC_HDR_SEL0_AESU |
  2170. DESC_HDR_MODE0_AESU_CBC |
  2171. DESC_HDR_SEL1_MDEUA |
  2172. DESC_HDR_MODE1_MDEU_INIT |
  2173. DESC_HDR_MODE1_MDEU_PAD |
  2174. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2175. },
  2176. { .type = CRYPTO_ALG_TYPE_AEAD,
  2177. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2178. .alg.aead = {
  2179. .base = {
  2180. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2181. .cra_driver_name = "authenc-hmac-md5-"
  2182. "cbc-aes-talitos",
  2183. .cra_blocksize = AES_BLOCK_SIZE,
  2184. .cra_flags = CRYPTO_ALG_ASYNC,
  2185. },
  2186. .ivsize = AES_BLOCK_SIZE,
  2187. .maxauthsize = MD5_DIGEST_SIZE,
  2188. },
  2189. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2190. DESC_HDR_SEL0_AESU |
  2191. DESC_HDR_MODE0_AESU_CBC |
  2192. DESC_HDR_SEL1_MDEUA |
  2193. DESC_HDR_MODE1_MDEU_INIT |
  2194. DESC_HDR_MODE1_MDEU_PAD |
  2195. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2196. },
  2197. { .type = CRYPTO_ALG_TYPE_AEAD,
  2198. .alg.aead = {
  2199. .base = {
  2200. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2201. .cra_driver_name = "authenc-hmac-md5-"
  2202. "cbc-3des-talitos",
  2203. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2204. .cra_flags = CRYPTO_ALG_ASYNC,
  2205. },
  2206. .ivsize = DES3_EDE_BLOCK_SIZE,
  2207. .maxauthsize = MD5_DIGEST_SIZE,
  2208. },
  2209. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2210. DESC_HDR_SEL0_DEU |
  2211. DESC_HDR_MODE0_DEU_CBC |
  2212. DESC_HDR_MODE0_DEU_3DES |
  2213. DESC_HDR_SEL1_MDEUA |
  2214. DESC_HDR_MODE1_MDEU_INIT |
  2215. DESC_HDR_MODE1_MDEU_PAD |
  2216. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2217. },
  2218. { .type = CRYPTO_ALG_TYPE_AEAD,
  2219. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2220. .alg.aead = {
  2221. .base = {
  2222. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2223. .cra_driver_name = "authenc-hmac-md5-"
  2224. "cbc-3des-talitos",
  2225. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2226. .cra_flags = CRYPTO_ALG_ASYNC,
  2227. },
  2228. .ivsize = DES3_EDE_BLOCK_SIZE,
  2229. .maxauthsize = MD5_DIGEST_SIZE,
  2230. },
  2231. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2232. DESC_HDR_SEL0_DEU |
  2233. DESC_HDR_MODE0_DEU_CBC |
  2234. DESC_HDR_MODE0_DEU_3DES |
  2235. DESC_HDR_SEL1_MDEUA |
  2236. DESC_HDR_MODE1_MDEU_INIT |
  2237. DESC_HDR_MODE1_MDEU_PAD |
  2238. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2239. },
  2240. /* ABLKCIPHER algorithms. */
  2241. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2242. .alg.crypto = {
  2243. .cra_name = "ecb(aes)",
  2244. .cra_driver_name = "ecb-aes-talitos",
  2245. .cra_blocksize = AES_BLOCK_SIZE,
  2246. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2247. CRYPTO_ALG_ASYNC,
  2248. .cra_ablkcipher = {
  2249. .min_keysize = AES_MIN_KEY_SIZE,
  2250. .max_keysize = AES_MAX_KEY_SIZE,
  2251. .ivsize = AES_BLOCK_SIZE,
  2252. }
  2253. },
  2254. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2255. DESC_HDR_SEL0_AESU,
  2256. },
  2257. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2258. .alg.crypto = {
  2259. .cra_name = "cbc(aes)",
  2260. .cra_driver_name = "cbc-aes-talitos",
  2261. .cra_blocksize = AES_BLOCK_SIZE,
  2262. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2263. CRYPTO_ALG_ASYNC,
  2264. .cra_ablkcipher = {
  2265. .min_keysize = AES_MIN_KEY_SIZE,
  2266. .max_keysize = AES_MAX_KEY_SIZE,
  2267. .ivsize = AES_BLOCK_SIZE,
  2268. }
  2269. },
  2270. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2271. DESC_HDR_SEL0_AESU |
  2272. DESC_HDR_MODE0_AESU_CBC,
  2273. },
  2274. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2275. .alg.crypto = {
  2276. .cra_name = "ctr(aes)",
  2277. .cra_driver_name = "ctr-aes-talitos",
  2278. .cra_blocksize = AES_BLOCK_SIZE,
  2279. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2280. CRYPTO_ALG_ASYNC,
  2281. .cra_ablkcipher = {
  2282. .min_keysize = AES_MIN_KEY_SIZE,
  2283. .max_keysize = AES_MAX_KEY_SIZE,
  2284. .ivsize = AES_BLOCK_SIZE,
  2285. }
  2286. },
  2287. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2288. DESC_HDR_SEL0_AESU |
  2289. DESC_HDR_MODE0_AESU_CTR,
  2290. },
  2291. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2292. .alg.crypto = {
  2293. .cra_name = "ecb(des)",
  2294. .cra_driver_name = "ecb-des-talitos",
  2295. .cra_blocksize = DES_BLOCK_SIZE,
  2296. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2297. CRYPTO_ALG_ASYNC,
  2298. .cra_ablkcipher = {
  2299. .min_keysize = DES_KEY_SIZE,
  2300. .max_keysize = DES_KEY_SIZE,
  2301. .ivsize = DES_BLOCK_SIZE,
  2302. }
  2303. },
  2304. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2305. DESC_HDR_SEL0_DEU,
  2306. },
  2307. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2308. .alg.crypto = {
  2309. .cra_name = "cbc(des)",
  2310. .cra_driver_name = "cbc-des-talitos",
  2311. .cra_blocksize = DES_BLOCK_SIZE,
  2312. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2313. CRYPTO_ALG_ASYNC,
  2314. .cra_ablkcipher = {
  2315. .min_keysize = DES_KEY_SIZE,
  2316. .max_keysize = DES_KEY_SIZE,
  2317. .ivsize = DES_BLOCK_SIZE,
  2318. }
  2319. },
  2320. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2321. DESC_HDR_SEL0_DEU |
  2322. DESC_HDR_MODE0_DEU_CBC,
  2323. },
  2324. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2325. .alg.crypto = {
  2326. .cra_name = "ecb(des3_ede)",
  2327. .cra_driver_name = "ecb-3des-talitos",
  2328. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2329. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2330. CRYPTO_ALG_ASYNC,
  2331. .cra_ablkcipher = {
  2332. .min_keysize = DES3_EDE_KEY_SIZE,
  2333. .max_keysize = DES3_EDE_KEY_SIZE,
  2334. .ivsize = DES3_EDE_BLOCK_SIZE,
  2335. }
  2336. },
  2337. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2338. DESC_HDR_SEL0_DEU |
  2339. DESC_HDR_MODE0_DEU_3DES,
  2340. },
  2341. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2342. .alg.crypto = {
  2343. .cra_name = "cbc(des3_ede)",
  2344. .cra_driver_name = "cbc-3des-talitos",
  2345. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2346. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2347. CRYPTO_ALG_ASYNC,
  2348. .cra_ablkcipher = {
  2349. .min_keysize = DES3_EDE_KEY_SIZE,
  2350. .max_keysize = DES3_EDE_KEY_SIZE,
  2351. .ivsize = DES3_EDE_BLOCK_SIZE,
  2352. }
  2353. },
  2354. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2355. DESC_HDR_SEL0_DEU |
  2356. DESC_HDR_MODE0_DEU_CBC |
  2357. DESC_HDR_MODE0_DEU_3DES,
  2358. },
  2359. /* AHASH algorithms. */
  2360. { .type = CRYPTO_ALG_TYPE_AHASH,
  2361. .alg.hash = {
  2362. .halg.digestsize = MD5_DIGEST_SIZE,
  2363. .halg.statesize = sizeof(struct talitos_export_state),
  2364. .halg.base = {
  2365. .cra_name = "md5",
  2366. .cra_driver_name = "md5-talitos",
  2367. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2368. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2369. CRYPTO_ALG_ASYNC,
  2370. }
  2371. },
  2372. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2373. DESC_HDR_SEL0_MDEUA |
  2374. DESC_HDR_MODE0_MDEU_MD5,
  2375. },
  2376. { .type = CRYPTO_ALG_TYPE_AHASH,
  2377. .alg.hash = {
  2378. .halg.digestsize = SHA1_DIGEST_SIZE,
  2379. .halg.statesize = sizeof(struct talitos_export_state),
  2380. .halg.base = {
  2381. .cra_name = "sha1",
  2382. .cra_driver_name = "sha1-talitos",
  2383. .cra_blocksize = SHA1_BLOCK_SIZE,
  2384. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2385. CRYPTO_ALG_ASYNC,
  2386. }
  2387. },
  2388. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2389. DESC_HDR_SEL0_MDEUA |
  2390. DESC_HDR_MODE0_MDEU_SHA1,
  2391. },
  2392. { .type = CRYPTO_ALG_TYPE_AHASH,
  2393. .alg.hash = {
  2394. .halg.digestsize = SHA224_DIGEST_SIZE,
  2395. .halg.statesize = sizeof(struct talitos_export_state),
  2396. .halg.base = {
  2397. .cra_name = "sha224",
  2398. .cra_driver_name = "sha224-talitos",
  2399. .cra_blocksize = SHA224_BLOCK_SIZE,
  2400. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2401. CRYPTO_ALG_ASYNC,
  2402. }
  2403. },
  2404. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2405. DESC_HDR_SEL0_MDEUA |
  2406. DESC_HDR_MODE0_MDEU_SHA224,
  2407. },
  2408. { .type = CRYPTO_ALG_TYPE_AHASH,
  2409. .alg.hash = {
  2410. .halg.digestsize = SHA256_DIGEST_SIZE,
  2411. .halg.statesize = sizeof(struct talitos_export_state),
  2412. .halg.base = {
  2413. .cra_name = "sha256",
  2414. .cra_driver_name = "sha256-talitos",
  2415. .cra_blocksize = SHA256_BLOCK_SIZE,
  2416. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2417. CRYPTO_ALG_ASYNC,
  2418. }
  2419. },
  2420. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2421. DESC_HDR_SEL0_MDEUA |
  2422. DESC_HDR_MODE0_MDEU_SHA256,
  2423. },
  2424. { .type = CRYPTO_ALG_TYPE_AHASH,
  2425. .alg.hash = {
  2426. .halg.digestsize = SHA384_DIGEST_SIZE,
  2427. .halg.statesize = sizeof(struct talitos_export_state),
  2428. .halg.base = {
  2429. .cra_name = "sha384",
  2430. .cra_driver_name = "sha384-talitos",
  2431. .cra_blocksize = SHA384_BLOCK_SIZE,
  2432. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2433. CRYPTO_ALG_ASYNC,
  2434. }
  2435. },
  2436. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2437. DESC_HDR_SEL0_MDEUB |
  2438. DESC_HDR_MODE0_MDEUB_SHA384,
  2439. },
  2440. { .type = CRYPTO_ALG_TYPE_AHASH,
  2441. .alg.hash = {
  2442. .halg.digestsize = SHA512_DIGEST_SIZE,
  2443. .halg.statesize = sizeof(struct talitos_export_state),
  2444. .halg.base = {
  2445. .cra_name = "sha512",
  2446. .cra_driver_name = "sha512-talitos",
  2447. .cra_blocksize = SHA512_BLOCK_SIZE,
  2448. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2449. CRYPTO_ALG_ASYNC,
  2450. }
  2451. },
  2452. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2453. DESC_HDR_SEL0_MDEUB |
  2454. DESC_HDR_MODE0_MDEUB_SHA512,
  2455. },
  2456. { .type = CRYPTO_ALG_TYPE_AHASH,
  2457. .alg.hash = {
  2458. .halg.digestsize = MD5_DIGEST_SIZE,
  2459. .halg.statesize = sizeof(struct talitos_export_state),
  2460. .halg.base = {
  2461. .cra_name = "hmac(md5)",
  2462. .cra_driver_name = "hmac-md5-talitos",
  2463. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2464. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2465. CRYPTO_ALG_ASYNC,
  2466. }
  2467. },
  2468. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2469. DESC_HDR_SEL0_MDEUA |
  2470. DESC_HDR_MODE0_MDEU_MD5,
  2471. },
  2472. { .type = CRYPTO_ALG_TYPE_AHASH,
  2473. .alg.hash = {
  2474. .halg.digestsize = SHA1_DIGEST_SIZE,
  2475. .halg.statesize = sizeof(struct talitos_export_state),
  2476. .halg.base = {
  2477. .cra_name = "hmac(sha1)",
  2478. .cra_driver_name = "hmac-sha1-talitos",
  2479. .cra_blocksize = SHA1_BLOCK_SIZE,
  2480. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2481. CRYPTO_ALG_ASYNC,
  2482. }
  2483. },
  2484. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2485. DESC_HDR_SEL0_MDEUA |
  2486. DESC_HDR_MODE0_MDEU_SHA1,
  2487. },
  2488. { .type = CRYPTO_ALG_TYPE_AHASH,
  2489. .alg.hash = {
  2490. .halg.digestsize = SHA224_DIGEST_SIZE,
  2491. .halg.statesize = sizeof(struct talitos_export_state),
  2492. .halg.base = {
  2493. .cra_name = "hmac(sha224)",
  2494. .cra_driver_name = "hmac-sha224-talitos",
  2495. .cra_blocksize = SHA224_BLOCK_SIZE,
  2496. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2497. CRYPTO_ALG_ASYNC,
  2498. }
  2499. },
  2500. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2501. DESC_HDR_SEL0_MDEUA |
  2502. DESC_HDR_MODE0_MDEU_SHA224,
  2503. },
  2504. { .type = CRYPTO_ALG_TYPE_AHASH,
  2505. .alg.hash = {
  2506. .halg.digestsize = SHA256_DIGEST_SIZE,
  2507. .halg.statesize = sizeof(struct talitos_export_state),
  2508. .halg.base = {
  2509. .cra_name = "hmac(sha256)",
  2510. .cra_driver_name = "hmac-sha256-talitos",
  2511. .cra_blocksize = SHA256_BLOCK_SIZE,
  2512. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2513. CRYPTO_ALG_ASYNC,
  2514. }
  2515. },
  2516. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2517. DESC_HDR_SEL0_MDEUA |
  2518. DESC_HDR_MODE0_MDEU_SHA256,
  2519. },
  2520. { .type = CRYPTO_ALG_TYPE_AHASH,
  2521. .alg.hash = {
  2522. .halg.digestsize = SHA384_DIGEST_SIZE,
  2523. .halg.statesize = sizeof(struct talitos_export_state),
  2524. .halg.base = {
  2525. .cra_name = "hmac(sha384)",
  2526. .cra_driver_name = "hmac-sha384-talitos",
  2527. .cra_blocksize = SHA384_BLOCK_SIZE,
  2528. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2529. CRYPTO_ALG_ASYNC,
  2530. }
  2531. },
  2532. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2533. DESC_HDR_SEL0_MDEUB |
  2534. DESC_HDR_MODE0_MDEUB_SHA384,
  2535. },
  2536. { .type = CRYPTO_ALG_TYPE_AHASH,
  2537. .alg.hash = {
  2538. .halg.digestsize = SHA512_DIGEST_SIZE,
  2539. .halg.statesize = sizeof(struct talitos_export_state),
  2540. .halg.base = {
  2541. .cra_name = "hmac(sha512)",
  2542. .cra_driver_name = "hmac-sha512-talitos",
  2543. .cra_blocksize = SHA512_BLOCK_SIZE,
  2544. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2545. CRYPTO_ALG_ASYNC,
  2546. }
  2547. },
  2548. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2549. DESC_HDR_SEL0_MDEUB |
  2550. DESC_HDR_MODE0_MDEUB_SHA512,
  2551. }
  2552. };
  2553. struct talitos_crypto_alg {
  2554. struct list_head entry;
  2555. struct device *dev;
  2556. struct talitos_alg_template algt;
  2557. };
  2558. static int talitos_init_common(struct talitos_ctx *ctx,
  2559. struct talitos_crypto_alg *talitos_alg)
  2560. {
  2561. struct talitos_private *priv;
  2562. /* update context with ptr to dev */
  2563. ctx->dev = talitos_alg->dev;
  2564. /* assign SEC channel to tfm in round-robin fashion */
  2565. priv = dev_get_drvdata(ctx->dev);
  2566. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2567. (priv->num_channels - 1);
  2568. /* copy descriptor header template value */
  2569. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2570. /* select done notification */
  2571. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2572. return 0;
  2573. }
  2574. static int talitos_cra_init(struct crypto_tfm *tfm)
  2575. {
  2576. struct crypto_alg *alg = tfm->__crt_alg;
  2577. struct talitos_crypto_alg *talitos_alg;
  2578. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2579. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2580. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2581. struct talitos_crypto_alg,
  2582. algt.alg.hash);
  2583. else
  2584. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2585. algt.alg.crypto);
  2586. return talitos_init_common(ctx, talitos_alg);
  2587. }
  2588. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2589. {
  2590. struct aead_alg *alg = crypto_aead_alg(tfm);
  2591. struct talitos_crypto_alg *talitos_alg;
  2592. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2593. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2594. algt.alg.aead);
  2595. return talitos_init_common(ctx, talitos_alg);
  2596. }
  2597. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2598. {
  2599. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2600. talitos_cra_init(tfm);
  2601. ctx->keylen = 0;
  2602. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2603. sizeof(struct talitos_ahash_req_ctx));
  2604. return 0;
  2605. }
  2606. /*
  2607. * given the alg's descriptor header template, determine whether descriptor
  2608. * type and primary/secondary execution units required match the hw
  2609. * capabilities description provided in the device tree node.
  2610. */
  2611. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2612. {
  2613. struct talitos_private *priv = dev_get_drvdata(dev);
  2614. int ret;
  2615. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2616. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2617. if (SECONDARY_EU(desc_hdr_template))
  2618. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2619. & priv->exec_units);
  2620. return ret;
  2621. }
  2622. static int talitos_remove(struct platform_device *ofdev)
  2623. {
  2624. struct device *dev = &ofdev->dev;
  2625. struct talitos_private *priv = dev_get_drvdata(dev);
  2626. struct talitos_crypto_alg *t_alg, *n;
  2627. int i;
  2628. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2629. switch (t_alg->algt.type) {
  2630. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2631. break;
  2632. case CRYPTO_ALG_TYPE_AEAD:
  2633. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2634. case CRYPTO_ALG_TYPE_AHASH:
  2635. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2636. break;
  2637. }
  2638. list_del(&t_alg->entry);
  2639. kfree(t_alg);
  2640. }
  2641. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2642. talitos_unregister_rng(dev);
  2643. for (i = 0; priv->chan && i < priv->num_channels; i++)
  2644. kfree(priv->chan[i].fifo);
  2645. kfree(priv->chan);
  2646. for (i = 0; i < 2; i++)
  2647. if (priv->irq[i]) {
  2648. free_irq(priv->irq[i], dev);
  2649. irq_dispose_mapping(priv->irq[i]);
  2650. }
  2651. tasklet_kill(&priv->done_task[0]);
  2652. if (priv->irq[1])
  2653. tasklet_kill(&priv->done_task[1]);
  2654. iounmap(priv->reg);
  2655. kfree(priv);
  2656. return 0;
  2657. }
  2658. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2659. struct talitos_alg_template
  2660. *template)
  2661. {
  2662. struct talitos_private *priv = dev_get_drvdata(dev);
  2663. struct talitos_crypto_alg *t_alg;
  2664. struct crypto_alg *alg;
  2665. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2666. if (!t_alg)
  2667. return ERR_PTR(-ENOMEM);
  2668. t_alg->algt = *template;
  2669. switch (t_alg->algt.type) {
  2670. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2671. alg = &t_alg->algt.alg.crypto;
  2672. alg->cra_init = talitos_cra_init;
  2673. alg->cra_type = &crypto_ablkcipher_type;
  2674. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2675. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2676. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2677. alg->cra_ablkcipher.geniv = "eseqiv";
  2678. break;
  2679. case CRYPTO_ALG_TYPE_AEAD:
  2680. alg = &t_alg->algt.alg.aead.base;
  2681. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2682. t_alg->algt.alg.aead.setkey = aead_setkey;
  2683. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2684. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2685. break;
  2686. case CRYPTO_ALG_TYPE_AHASH:
  2687. alg = &t_alg->algt.alg.hash.halg.base;
  2688. alg->cra_init = talitos_cra_init_ahash;
  2689. alg->cra_type = &crypto_ahash_type;
  2690. t_alg->algt.alg.hash.init = ahash_init;
  2691. t_alg->algt.alg.hash.update = ahash_update;
  2692. t_alg->algt.alg.hash.final = ahash_final;
  2693. t_alg->algt.alg.hash.finup = ahash_finup;
  2694. t_alg->algt.alg.hash.digest = ahash_digest;
  2695. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2696. t_alg->algt.alg.hash.import = ahash_import;
  2697. t_alg->algt.alg.hash.export = ahash_export;
  2698. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2699. !strncmp(alg->cra_name, "hmac", 4)) {
  2700. kfree(t_alg);
  2701. return ERR_PTR(-ENOTSUPP);
  2702. }
  2703. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2704. (!strcmp(alg->cra_name, "sha224") ||
  2705. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2706. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2707. t_alg->algt.desc_hdr_template =
  2708. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2709. DESC_HDR_SEL0_MDEUA |
  2710. DESC_HDR_MODE0_MDEU_SHA256;
  2711. }
  2712. break;
  2713. default:
  2714. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2715. kfree(t_alg);
  2716. return ERR_PTR(-EINVAL);
  2717. }
  2718. alg->cra_module = THIS_MODULE;
  2719. if (t_alg->algt.priority)
  2720. alg->cra_priority = t_alg->algt.priority;
  2721. else
  2722. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2723. alg->cra_alignmask = 0;
  2724. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2725. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2726. t_alg->dev = dev;
  2727. return t_alg;
  2728. }
  2729. static int talitos_probe_irq(struct platform_device *ofdev)
  2730. {
  2731. struct device *dev = &ofdev->dev;
  2732. struct device_node *np = ofdev->dev.of_node;
  2733. struct talitos_private *priv = dev_get_drvdata(dev);
  2734. int err;
  2735. bool is_sec1 = has_ftr_sec1(priv);
  2736. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2737. if (!priv->irq[0]) {
  2738. dev_err(dev, "failed to map irq\n");
  2739. return -EINVAL;
  2740. }
  2741. if (is_sec1) {
  2742. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2743. dev_driver_string(dev), dev);
  2744. goto primary_out;
  2745. }
  2746. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2747. /* get the primary irq line */
  2748. if (!priv->irq[1]) {
  2749. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2750. dev_driver_string(dev), dev);
  2751. goto primary_out;
  2752. }
  2753. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2754. dev_driver_string(dev), dev);
  2755. if (err)
  2756. goto primary_out;
  2757. /* get the secondary irq line */
  2758. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2759. dev_driver_string(dev), dev);
  2760. if (err) {
  2761. dev_err(dev, "failed to request secondary irq\n");
  2762. irq_dispose_mapping(priv->irq[1]);
  2763. priv->irq[1] = 0;
  2764. }
  2765. return err;
  2766. primary_out:
  2767. if (err) {
  2768. dev_err(dev, "failed to request primary irq\n");
  2769. irq_dispose_mapping(priv->irq[0]);
  2770. priv->irq[0] = 0;
  2771. }
  2772. return err;
  2773. }
  2774. static int talitos_probe(struct platform_device *ofdev)
  2775. {
  2776. struct device *dev = &ofdev->dev;
  2777. struct device_node *np = ofdev->dev.of_node;
  2778. struct talitos_private *priv;
  2779. const unsigned int *prop;
  2780. int i, err;
  2781. int stride;
  2782. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2783. if (!priv)
  2784. return -ENOMEM;
  2785. INIT_LIST_HEAD(&priv->alg_list);
  2786. dev_set_drvdata(dev, priv);
  2787. priv->ofdev = ofdev;
  2788. spin_lock_init(&priv->reg_lock);
  2789. priv->reg = of_iomap(np, 0);
  2790. if (!priv->reg) {
  2791. dev_err(dev, "failed to of_iomap\n");
  2792. err = -ENOMEM;
  2793. goto err_out;
  2794. }
  2795. /* get SEC version capabilities from device tree */
  2796. prop = of_get_property(np, "fsl,num-channels", NULL);
  2797. if (prop)
  2798. priv->num_channels = *prop;
  2799. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2800. if (prop)
  2801. priv->chfifo_len = *prop;
  2802. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2803. if (prop)
  2804. priv->exec_units = *prop;
  2805. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2806. if (prop)
  2807. priv->desc_types = *prop;
  2808. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2809. !priv->exec_units || !priv->desc_types) {
  2810. dev_err(dev, "invalid property data in device tree node\n");
  2811. err = -EINVAL;
  2812. goto err_out;
  2813. }
  2814. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2815. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2816. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2817. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2818. TALITOS_FTR_SHA224_HWINIT |
  2819. TALITOS_FTR_HMAC_OK;
  2820. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2821. priv->features |= TALITOS_FTR_SEC1;
  2822. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2823. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2824. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2825. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2826. stride = TALITOS1_CH_STRIDE;
  2827. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2828. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2829. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2830. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2831. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2832. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2833. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2834. stride = TALITOS1_CH_STRIDE;
  2835. } else {
  2836. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2837. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2838. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2839. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2840. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2841. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2842. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2843. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2844. stride = TALITOS2_CH_STRIDE;
  2845. }
  2846. err = talitos_probe_irq(ofdev);
  2847. if (err)
  2848. goto err_out;
  2849. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2850. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2851. (unsigned long)dev);
  2852. } else {
  2853. if (!priv->irq[1]) {
  2854. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  2855. (unsigned long)dev);
  2856. } else {
  2857. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2858. (unsigned long)dev);
  2859. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2860. (unsigned long)dev);
  2861. }
  2862. }
  2863. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2864. priv->num_channels, GFP_KERNEL);
  2865. if (!priv->chan) {
  2866. dev_err(dev, "failed to allocate channel management space\n");
  2867. err = -ENOMEM;
  2868. goto err_out;
  2869. }
  2870. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2871. for (i = 0; i < priv->num_channels; i++) {
  2872. priv->chan[i].reg = priv->reg + stride * (i + 1);
  2873. if (!priv->irq[1] || !(i & 1))
  2874. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2875. spin_lock_init(&priv->chan[i].head_lock);
  2876. spin_lock_init(&priv->chan[i].tail_lock);
  2877. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2878. priv->fifo_len, GFP_KERNEL);
  2879. if (!priv->chan[i].fifo) {
  2880. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2881. err = -ENOMEM;
  2882. goto err_out;
  2883. }
  2884. atomic_set(&priv->chan[i].submit_count,
  2885. -(priv->chfifo_len - 1));
  2886. }
  2887. dma_set_mask(dev, DMA_BIT_MASK(36));
  2888. /* reset and initialize the h/w */
  2889. err = init_device(dev);
  2890. if (err) {
  2891. dev_err(dev, "failed to initialize device\n");
  2892. goto err_out;
  2893. }
  2894. /* register the RNG, if available */
  2895. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2896. err = talitos_register_rng(dev);
  2897. if (err) {
  2898. dev_err(dev, "failed to register hwrng: %d\n", err);
  2899. goto err_out;
  2900. } else
  2901. dev_info(dev, "hwrng\n");
  2902. }
  2903. /* register crypto algorithms the device supports */
  2904. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2905. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2906. struct talitos_crypto_alg *t_alg;
  2907. struct crypto_alg *alg = NULL;
  2908. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2909. if (IS_ERR(t_alg)) {
  2910. err = PTR_ERR(t_alg);
  2911. if (err == -ENOTSUPP)
  2912. continue;
  2913. goto err_out;
  2914. }
  2915. switch (t_alg->algt.type) {
  2916. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2917. err = crypto_register_alg(
  2918. &t_alg->algt.alg.crypto);
  2919. alg = &t_alg->algt.alg.crypto;
  2920. break;
  2921. case CRYPTO_ALG_TYPE_AEAD:
  2922. err = crypto_register_aead(
  2923. &t_alg->algt.alg.aead);
  2924. alg = &t_alg->algt.alg.aead.base;
  2925. break;
  2926. case CRYPTO_ALG_TYPE_AHASH:
  2927. err = crypto_register_ahash(
  2928. &t_alg->algt.alg.hash);
  2929. alg = &t_alg->algt.alg.hash.halg.base;
  2930. break;
  2931. }
  2932. if (err) {
  2933. dev_err(dev, "%s alg registration failed\n",
  2934. alg->cra_driver_name);
  2935. kfree(t_alg);
  2936. } else
  2937. list_add_tail(&t_alg->entry, &priv->alg_list);
  2938. }
  2939. }
  2940. if (!list_empty(&priv->alg_list))
  2941. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2942. (char *)of_get_property(np, "compatible", NULL));
  2943. return 0;
  2944. err_out:
  2945. talitos_remove(ofdev);
  2946. return err;
  2947. }
  2948. static const struct of_device_id talitos_match[] = {
  2949. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  2950. {
  2951. .compatible = "fsl,sec1.0",
  2952. },
  2953. #endif
  2954. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  2955. {
  2956. .compatible = "fsl,sec2.0",
  2957. },
  2958. #endif
  2959. {},
  2960. };
  2961. MODULE_DEVICE_TABLE(of, talitos_match);
  2962. static struct platform_driver talitos_driver = {
  2963. .driver = {
  2964. .name = "talitos",
  2965. .of_match_table = talitos_match,
  2966. },
  2967. .probe = talitos_probe,
  2968. .remove = talitos_remove,
  2969. };
  2970. module_platform_driver(talitos_driver);
  2971. MODULE_LICENSE("GPL");
  2972. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2973. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");