process.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  2. #include <linux/errno.h>
  3. #include <linux/kernel.h>
  4. #include <linux/mm.h>
  5. #include <linux/smp.h>
  6. #include <linux/prctl.h>
  7. #include <linux/slab.h>
  8. #include <linux/sched.h>
  9. #include <linux/init.h>
  10. #include <linux/export.h>
  11. #include <linux/pm.h>
  12. #include <linux/tick.h>
  13. #include <linux/random.h>
  14. #include <linux/user-return-notifier.h>
  15. #include <linux/dmi.h>
  16. #include <linux/utsname.h>
  17. #include <linux/stackprotector.h>
  18. #include <linux/tick.h>
  19. #include <linux/cpuidle.h>
  20. #include <trace/events/power.h>
  21. #include <linux/hw_breakpoint.h>
  22. #include <asm/cpu.h>
  23. #include <asm/apic.h>
  24. #include <asm/syscalls.h>
  25. #include <linux/uaccess.h>
  26. #include <asm/mwait.h>
  27. #include <asm/fpu/internal.h>
  28. #include <asm/debugreg.h>
  29. #include <asm/nmi.h>
  30. #include <asm/tlbflush.h>
  31. #include <asm/mce.h>
  32. #include <asm/vm86.h>
  33. #include <asm/switch_to.h>
  34. /*
  35. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  36. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  37. * so they are allowed to end up in the .data..cacheline_aligned
  38. * section. Since TSS's are completely CPU-local, we want them
  39. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  40. */
  41. __visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
  42. .x86_tss = {
  43. .sp0 = TOP_OF_INIT_STACK,
  44. #ifdef CONFIG_X86_32
  45. .ss0 = __KERNEL_DS,
  46. .ss1 = __KERNEL_CS,
  47. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
  48. #endif
  49. },
  50. #ifdef CONFIG_X86_32
  51. /*
  52. * Note that the .io_bitmap member must be extra-big. This is because
  53. * the CPU will access an additional byte beyond the end of the IO
  54. * permission bitmap. The extra byte must be all 1 bits, and must
  55. * be within the limit.
  56. */
  57. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
  58. #endif
  59. #ifdef CONFIG_X86_32
  60. .SYSENTER_stack_canary = STACK_END_MAGIC,
  61. #endif
  62. };
  63. EXPORT_PER_CPU_SYMBOL(cpu_tss);
  64. /*
  65. * this gets called so that we can store lazy state into memory and copy the
  66. * current task into the new thread.
  67. */
  68. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  69. {
  70. memcpy(dst, src, arch_task_struct_size);
  71. #ifdef CONFIG_VM86
  72. dst->thread.vm86 = NULL;
  73. #endif
  74. return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
  75. }
  76. /*
  77. * Free current thread data structures etc..
  78. */
  79. void exit_thread(struct task_struct *tsk)
  80. {
  81. struct thread_struct *t = &tsk->thread;
  82. unsigned long *bp = t->io_bitmap_ptr;
  83. struct fpu *fpu = &t->fpu;
  84. if (bp) {
  85. struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
  86. t->io_bitmap_ptr = NULL;
  87. clear_thread_flag(TIF_IO_BITMAP);
  88. /*
  89. * Careful, clear this in the TSS too:
  90. */
  91. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  92. t->io_bitmap_max = 0;
  93. put_cpu();
  94. kfree(bp);
  95. }
  96. free_vm86(t);
  97. fpu__drop(fpu);
  98. }
  99. void flush_thread(void)
  100. {
  101. struct task_struct *tsk = current;
  102. flush_ptrace_hw_breakpoint(tsk);
  103. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  104. fpu__clear(&tsk->thread.fpu);
  105. }
  106. static void hard_disable_TSC(void)
  107. {
  108. cr4_set_bits(X86_CR4_TSD);
  109. }
  110. void disable_TSC(void)
  111. {
  112. preempt_disable();
  113. if (!test_and_set_thread_flag(TIF_NOTSC))
  114. /*
  115. * Must flip the CPU state synchronously with
  116. * TIF_NOTSC in the current running context.
  117. */
  118. hard_disable_TSC();
  119. preempt_enable();
  120. }
  121. static void hard_enable_TSC(void)
  122. {
  123. cr4_clear_bits(X86_CR4_TSD);
  124. }
  125. static void enable_TSC(void)
  126. {
  127. preempt_disable();
  128. if (test_and_clear_thread_flag(TIF_NOTSC))
  129. /*
  130. * Must flip the CPU state synchronously with
  131. * TIF_NOTSC in the current running context.
  132. */
  133. hard_enable_TSC();
  134. preempt_enable();
  135. }
  136. int get_tsc_mode(unsigned long adr)
  137. {
  138. unsigned int val;
  139. if (test_thread_flag(TIF_NOTSC))
  140. val = PR_TSC_SIGSEGV;
  141. else
  142. val = PR_TSC_ENABLE;
  143. return put_user(val, (unsigned int __user *)adr);
  144. }
  145. int set_tsc_mode(unsigned int val)
  146. {
  147. if (val == PR_TSC_SIGSEGV)
  148. disable_TSC();
  149. else if (val == PR_TSC_ENABLE)
  150. enable_TSC();
  151. else
  152. return -EINVAL;
  153. return 0;
  154. }
  155. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  156. struct tss_struct *tss)
  157. {
  158. struct thread_struct *prev, *next;
  159. prev = &prev_p->thread;
  160. next = &next_p->thread;
  161. if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
  162. test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
  163. unsigned long debugctl = get_debugctlmsr();
  164. debugctl &= ~DEBUGCTLMSR_BTF;
  165. if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
  166. debugctl |= DEBUGCTLMSR_BTF;
  167. update_debugctlmsr(debugctl);
  168. }
  169. if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
  170. test_tsk_thread_flag(next_p, TIF_NOTSC)) {
  171. /* prev and next are different */
  172. if (test_tsk_thread_flag(next_p, TIF_NOTSC))
  173. hard_disable_TSC();
  174. else
  175. hard_enable_TSC();
  176. }
  177. if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
  178. /*
  179. * Copy the relevant range of the IO bitmap.
  180. * Normally this is 128 bytes or less:
  181. */
  182. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  183. max(prev->io_bitmap_max, next->io_bitmap_max));
  184. } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
  185. /*
  186. * Clear any possible leftover bits:
  187. */
  188. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  189. }
  190. propagate_user_return_notify(prev_p, next_p);
  191. }
  192. /*
  193. * Idle related variables and functions
  194. */
  195. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  196. EXPORT_SYMBOL(boot_option_idle_override);
  197. static void (*x86_idle)(void);
  198. #ifndef CONFIG_SMP
  199. static inline void play_dead(void)
  200. {
  201. BUG();
  202. }
  203. #endif
  204. void arch_cpu_idle_enter(void)
  205. {
  206. tsc_verify_tsc_adjust(false);
  207. local_touch_nmi();
  208. }
  209. void arch_cpu_idle_dead(void)
  210. {
  211. play_dead();
  212. }
  213. /*
  214. * Called from the generic idle code.
  215. */
  216. void arch_cpu_idle(void)
  217. {
  218. x86_idle();
  219. }
  220. /*
  221. * We use this if we don't have any better idle routine..
  222. */
  223. void __cpuidle default_idle(void)
  224. {
  225. trace_cpu_idle_rcuidle(1, smp_processor_id());
  226. safe_halt();
  227. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  228. }
  229. #ifdef CONFIG_APM_MODULE
  230. EXPORT_SYMBOL(default_idle);
  231. #endif
  232. #ifdef CONFIG_XEN
  233. bool xen_set_default_idle(void)
  234. {
  235. bool ret = !!x86_idle;
  236. x86_idle = default_idle;
  237. return ret;
  238. }
  239. #endif
  240. void stop_this_cpu(void *dummy)
  241. {
  242. local_irq_disable();
  243. /*
  244. * Remove this CPU:
  245. */
  246. set_cpu_online(smp_processor_id(), false);
  247. disable_local_APIC();
  248. mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
  249. for (;;)
  250. halt();
  251. }
  252. /*
  253. * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
  254. * states (local apic timer and TSC stop).
  255. */
  256. static void amd_e400_idle(void)
  257. {
  258. /*
  259. * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
  260. * gets set after static_cpu_has() places have been converted via
  261. * alternatives.
  262. */
  263. if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  264. default_idle();
  265. return;
  266. }
  267. tick_broadcast_enter();
  268. default_idle();
  269. /*
  270. * The switch back from broadcast mode needs to be called with
  271. * interrupts disabled.
  272. */
  273. local_irq_disable();
  274. tick_broadcast_exit();
  275. local_irq_enable();
  276. }
  277. /*
  278. * Intel Core2 and older machines prefer MWAIT over HALT for C1.
  279. * We can't rely on cpuidle installing MWAIT, because it will not load
  280. * on systems that support only C1 -- so the boot default must be MWAIT.
  281. *
  282. * Some AMD machines are the opposite, they depend on using HALT.
  283. *
  284. * So for default C1, which is used during boot until cpuidle loads,
  285. * use MWAIT-C1 on Intel HW that has it, else use HALT.
  286. */
  287. static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
  288. {
  289. if (c->x86_vendor != X86_VENDOR_INTEL)
  290. return 0;
  291. if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
  292. return 0;
  293. return 1;
  294. }
  295. /*
  296. * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
  297. * with interrupts enabled and no flags, which is backwards compatible with the
  298. * original MWAIT implementation.
  299. */
  300. static __cpuidle void mwait_idle(void)
  301. {
  302. if (!current_set_polling_and_test()) {
  303. trace_cpu_idle_rcuidle(1, smp_processor_id());
  304. if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
  305. mb(); /* quirk */
  306. clflush((void *)&current_thread_info()->flags);
  307. mb(); /* quirk */
  308. }
  309. __monitor((void *)&current_thread_info()->flags, 0, 0);
  310. if (!need_resched())
  311. __sti_mwait(0, 0);
  312. else
  313. local_irq_enable();
  314. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  315. } else {
  316. local_irq_enable();
  317. }
  318. __current_clr_polling();
  319. }
  320. void select_idle_routine(const struct cpuinfo_x86 *c)
  321. {
  322. #ifdef CONFIG_SMP
  323. if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
  324. pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
  325. #endif
  326. if (x86_idle || boot_option_idle_override == IDLE_POLL)
  327. return;
  328. if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
  329. pr_info("using AMD E400 aware idle routine\n");
  330. x86_idle = amd_e400_idle;
  331. } else if (prefer_mwait_c1_over_halt(c)) {
  332. pr_info("using mwait in idle threads\n");
  333. x86_idle = mwait_idle;
  334. } else
  335. x86_idle = default_idle;
  336. }
  337. void amd_e400_c1e_apic_setup(void)
  338. {
  339. if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  340. pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
  341. local_irq_disable();
  342. tick_broadcast_force();
  343. local_irq_enable();
  344. }
  345. }
  346. void __init arch_post_acpi_subsys_init(void)
  347. {
  348. u32 lo, hi;
  349. if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
  350. return;
  351. /*
  352. * AMD E400 detection needs to happen after ACPI has been enabled. If
  353. * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
  354. * MSR_K8_INT_PENDING_MSG.
  355. */
  356. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  357. if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
  358. return;
  359. boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
  360. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  361. mark_tsc_unstable("TSC halt in AMD C1E");
  362. pr_info("System has AMD C1E enabled\n");
  363. }
  364. static int __init idle_setup(char *str)
  365. {
  366. if (!str)
  367. return -EINVAL;
  368. if (!strcmp(str, "poll")) {
  369. pr_info("using polling idle threads\n");
  370. boot_option_idle_override = IDLE_POLL;
  371. cpu_idle_poll_ctrl(true);
  372. } else if (!strcmp(str, "halt")) {
  373. /*
  374. * When the boot option of idle=halt is added, halt is
  375. * forced to be used for CPU idle. In such case CPU C2/C3
  376. * won't be used again.
  377. * To continue to load the CPU idle driver, don't touch
  378. * the boot_option_idle_override.
  379. */
  380. x86_idle = default_idle;
  381. boot_option_idle_override = IDLE_HALT;
  382. } else if (!strcmp(str, "nomwait")) {
  383. /*
  384. * If the boot option of "idle=nomwait" is added,
  385. * it means that mwait will be disabled for CPU C2/C3
  386. * states. In such case it won't touch the variable
  387. * of boot_option_idle_override.
  388. */
  389. boot_option_idle_override = IDLE_NOMWAIT;
  390. } else
  391. return -1;
  392. return 0;
  393. }
  394. early_param("idle", idle_setup);
  395. unsigned long arch_align_stack(unsigned long sp)
  396. {
  397. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  398. sp -= get_random_int() % 8192;
  399. return sp & ~0xf;
  400. }
  401. unsigned long arch_randomize_brk(struct mm_struct *mm)
  402. {
  403. return randomize_page(mm->brk, 0x02000000);
  404. }
  405. /*
  406. * Return saved PC of a blocked thread.
  407. * What is this good for? it will be always the scheduler or ret_from_fork.
  408. */
  409. unsigned long thread_saved_pc(struct task_struct *tsk)
  410. {
  411. struct inactive_task_frame *frame =
  412. (struct inactive_task_frame *) READ_ONCE(tsk->thread.sp);
  413. return READ_ONCE_NOCHECK(frame->ret_addr);
  414. }
  415. /*
  416. * Called from fs/proc with a reference on @p to find the function
  417. * which called into schedule(). This needs to be done carefully
  418. * because the task might wake up and we might look at a stack
  419. * changing under us.
  420. */
  421. unsigned long get_wchan(struct task_struct *p)
  422. {
  423. unsigned long start, bottom, top, sp, fp, ip, ret = 0;
  424. int count = 0;
  425. if (!p || p == current || p->state == TASK_RUNNING)
  426. return 0;
  427. if (!try_get_task_stack(p))
  428. return 0;
  429. start = (unsigned long)task_stack_page(p);
  430. if (!start)
  431. goto out;
  432. /*
  433. * Layout of the stack page:
  434. *
  435. * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
  436. * PADDING
  437. * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
  438. * stack
  439. * ----------- bottom = start
  440. *
  441. * The tasks stack pointer points at the location where the
  442. * framepointer is stored. The data on the stack is:
  443. * ... IP FP ... IP FP
  444. *
  445. * We need to read FP and IP, so we need to adjust the upper
  446. * bound by another unsigned long.
  447. */
  448. top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
  449. top -= 2 * sizeof(unsigned long);
  450. bottom = start;
  451. sp = READ_ONCE(p->thread.sp);
  452. if (sp < bottom || sp > top)
  453. goto out;
  454. fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
  455. do {
  456. if (fp < bottom || fp > top)
  457. goto out;
  458. ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
  459. if (!in_sched_functions(ip)) {
  460. ret = ip;
  461. goto out;
  462. }
  463. fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
  464. } while (count++ < 16 && p->state != TASK_RUNNING);
  465. out:
  466. put_task_stack(p);
  467. return ret;
  468. }