meson_uart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * Based on meson_uart.c, by AMLOGIC, INC.
  3. *
  4. * Copyright (C) 2014 Carlo Caione <carlo@caione.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/console.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/of.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/serial.h>
  26. #include <linux/serial_core.h>
  27. #include <linux/tty.h>
  28. #include <linux/tty_flip.h>
  29. /* Register offsets */
  30. #define AML_UART_WFIFO 0x00
  31. #define AML_UART_RFIFO 0x04
  32. #define AML_UART_CONTROL 0x08
  33. #define AML_UART_STATUS 0x0c
  34. #define AML_UART_MISC 0x10
  35. #define AML_UART_REG5 0x14
  36. /* AML_UART_CONTROL bits */
  37. #define AML_UART_TX_EN BIT(12)
  38. #define AML_UART_RX_EN BIT(13)
  39. #define AML_UART_TX_RST BIT(22)
  40. #define AML_UART_RX_RST BIT(23)
  41. #define AML_UART_CLR_ERR BIT(24)
  42. #define AML_UART_RX_INT_EN BIT(27)
  43. #define AML_UART_TX_INT_EN BIT(28)
  44. #define AML_UART_DATA_LEN_MASK (0x03 << 20)
  45. #define AML_UART_DATA_LEN_8BIT (0x00 << 20)
  46. #define AML_UART_DATA_LEN_7BIT (0x01 << 20)
  47. #define AML_UART_DATA_LEN_6BIT (0x02 << 20)
  48. #define AML_UART_DATA_LEN_5BIT (0x03 << 20)
  49. /* AML_UART_STATUS bits */
  50. #define AML_UART_PARITY_ERR BIT(16)
  51. #define AML_UART_FRAME_ERR BIT(17)
  52. #define AML_UART_TX_FIFO_WERR BIT(18)
  53. #define AML_UART_RX_EMPTY BIT(20)
  54. #define AML_UART_TX_FULL BIT(21)
  55. #define AML_UART_TX_EMPTY BIT(22)
  56. #define AML_UART_XMIT_BUSY BIT(25)
  57. #define AML_UART_ERR (AML_UART_PARITY_ERR | \
  58. AML_UART_FRAME_ERR | \
  59. AML_UART_TX_FIFO_WERR)
  60. /* AML_UART_CONTROL bits */
  61. #define AML_UART_TWO_WIRE_EN BIT(15)
  62. #define AML_UART_PARITY_TYPE BIT(18)
  63. #define AML_UART_PARITY_EN BIT(19)
  64. #define AML_UART_CLEAR_ERR BIT(24)
  65. #define AML_UART_STOP_BIN_LEN_MASK (0x03 << 16)
  66. #define AML_UART_STOP_BIN_1SB (0x00 << 16)
  67. #define AML_UART_STOP_BIN_2SB (0x01 << 16)
  68. /* AML_UART_MISC bits */
  69. #define AML_UART_XMIT_IRQ(c) (((c) & 0xff) << 8)
  70. #define AML_UART_RECV_IRQ(c) ((c) & 0xff)
  71. /* AML_UART_REG5 bits */
  72. #define AML_UART_BAUD_MASK 0x7fffff
  73. #define AML_UART_BAUD_USE BIT(23)
  74. #define AML_UART_BAUD_XTAL BIT(24)
  75. #define AML_UART_PORT_NUM 6
  76. #define AML_UART_DEV_NAME "ttyAML"
  77. static struct uart_driver meson_uart_driver;
  78. static struct uart_port *meson_ports[AML_UART_PORT_NUM];
  79. static void meson_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  80. {
  81. }
  82. static unsigned int meson_uart_get_mctrl(struct uart_port *port)
  83. {
  84. return TIOCM_CTS;
  85. }
  86. static unsigned int meson_uart_tx_empty(struct uart_port *port)
  87. {
  88. u32 val;
  89. val = readl(port->membase + AML_UART_STATUS);
  90. val &= (AML_UART_TX_EMPTY | AML_UART_XMIT_BUSY);
  91. return (val == AML_UART_TX_EMPTY) ? TIOCSER_TEMT : 0;
  92. }
  93. static void meson_uart_stop_tx(struct uart_port *port)
  94. {
  95. u32 val;
  96. val = readl(port->membase + AML_UART_CONTROL);
  97. val &= ~AML_UART_TX_INT_EN;
  98. writel(val, port->membase + AML_UART_CONTROL);
  99. }
  100. static void meson_uart_stop_rx(struct uart_port *port)
  101. {
  102. u32 val;
  103. val = readl(port->membase + AML_UART_CONTROL);
  104. val &= ~AML_UART_RX_EN;
  105. writel(val, port->membase + AML_UART_CONTROL);
  106. }
  107. static void meson_uart_shutdown(struct uart_port *port)
  108. {
  109. unsigned long flags;
  110. u32 val;
  111. free_irq(port->irq, port);
  112. spin_lock_irqsave(&port->lock, flags);
  113. val = readl(port->membase + AML_UART_CONTROL);
  114. val &= ~AML_UART_RX_EN;
  115. val &= ~(AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
  116. writel(val, port->membase + AML_UART_CONTROL);
  117. spin_unlock_irqrestore(&port->lock, flags);
  118. }
  119. static void meson_uart_start_tx(struct uart_port *port)
  120. {
  121. struct circ_buf *xmit = &port->state->xmit;
  122. unsigned int ch;
  123. u32 val;
  124. if (uart_tx_stopped(port)) {
  125. meson_uart_stop_tx(port);
  126. return;
  127. }
  128. while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
  129. if (port->x_char) {
  130. writel(port->x_char, port->membase + AML_UART_WFIFO);
  131. port->icount.tx++;
  132. port->x_char = 0;
  133. continue;
  134. }
  135. if (uart_circ_empty(xmit))
  136. break;
  137. ch = xmit->buf[xmit->tail];
  138. writel(ch, port->membase + AML_UART_WFIFO);
  139. xmit->tail = (xmit->tail+1) & (SERIAL_XMIT_SIZE - 1);
  140. port->icount.tx++;
  141. }
  142. if (!uart_circ_empty(xmit)) {
  143. val = readl(port->membase + AML_UART_CONTROL);
  144. val |= AML_UART_TX_INT_EN;
  145. writel(val, port->membase + AML_UART_CONTROL);
  146. }
  147. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  148. uart_write_wakeup(port);
  149. }
  150. static void meson_receive_chars(struct uart_port *port)
  151. {
  152. struct tty_port *tport = &port->state->port;
  153. char flag;
  154. u32 status, ch, mode;
  155. do {
  156. flag = TTY_NORMAL;
  157. port->icount.rx++;
  158. status = readl(port->membase + AML_UART_STATUS);
  159. if (status & AML_UART_ERR) {
  160. if (status & AML_UART_TX_FIFO_WERR)
  161. port->icount.overrun++;
  162. else if (status & AML_UART_FRAME_ERR)
  163. port->icount.frame++;
  164. else if (status & AML_UART_PARITY_ERR)
  165. port->icount.frame++;
  166. mode = readl(port->membase + AML_UART_CONTROL);
  167. mode |= AML_UART_CLEAR_ERR;
  168. writel(mode, port->membase + AML_UART_CONTROL);
  169. /* It doesn't clear to 0 automatically */
  170. mode &= ~AML_UART_CLEAR_ERR;
  171. writel(mode, port->membase + AML_UART_CONTROL);
  172. status &= port->read_status_mask;
  173. if (status & AML_UART_FRAME_ERR)
  174. flag = TTY_FRAME;
  175. else if (status & AML_UART_PARITY_ERR)
  176. flag = TTY_PARITY;
  177. }
  178. ch = readl(port->membase + AML_UART_RFIFO);
  179. ch &= 0xff;
  180. if ((status & port->ignore_status_mask) == 0)
  181. tty_insert_flip_char(tport, ch, flag);
  182. if (status & AML_UART_TX_FIFO_WERR)
  183. tty_insert_flip_char(tport, 0, TTY_OVERRUN);
  184. } while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY));
  185. spin_unlock(&port->lock);
  186. tty_flip_buffer_push(tport);
  187. spin_lock(&port->lock);
  188. }
  189. static irqreturn_t meson_uart_interrupt(int irq, void *dev_id)
  190. {
  191. struct uart_port *port = (struct uart_port *)dev_id;
  192. spin_lock(&port->lock);
  193. if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY))
  194. meson_receive_chars(port);
  195. if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
  196. if (readl(port->membase + AML_UART_CONTROL) & AML_UART_TX_INT_EN)
  197. meson_uart_start_tx(port);
  198. }
  199. spin_unlock(&port->lock);
  200. return IRQ_HANDLED;
  201. }
  202. static const char *meson_uart_type(struct uart_port *port)
  203. {
  204. return (port->type == PORT_MESON) ? "meson_uart" : NULL;
  205. }
  206. static void meson_uart_reset(struct uart_port *port)
  207. {
  208. u32 val;
  209. val = readl(port->membase + AML_UART_CONTROL);
  210. val |= (AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLR_ERR);
  211. writel(val, port->membase + AML_UART_CONTROL);
  212. val &= ~(AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLR_ERR);
  213. writel(val, port->membase + AML_UART_CONTROL);
  214. }
  215. static int meson_uart_startup(struct uart_port *port)
  216. {
  217. u32 val;
  218. int ret = 0;
  219. val = readl(port->membase + AML_UART_CONTROL);
  220. val |= AML_UART_CLR_ERR;
  221. writel(val, port->membase + AML_UART_CONTROL);
  222. val &= ~AML_UART_CLR_ERR;
  223. writel(val, port->membase + AML_UART_CONTROL);
  224. val |= (AML_UART_RX_EN | AML_UART_TX_EN);
  225. writel(val, port->membase + AML_UART_CONTROL);
  226. val |= (AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
  227. writel(val, port->membase + AML_UART_CONTROL);
  228. val = (AML_UART_RECV_IRQ(1) | AML_UART_XMIT_IRQ(port->fifosize / 2));
  229. writel(val, port->membase + AML_UART_MISC);
  230. ret = request_irq(port->irq, meson_uart_interrupt, 0,
  231. meson_uart_type(port), port);
  232. return ret;
  233. }
  234. static void meson_uart_change_speed(struct uart_port *port, unsigned long baud)
  235. {
  236. u32 val;
  237. while (!meson_uart_tx_empty(port))
  238. cpu_relax();
  239. val = readl(port->membase + AML_UART_REG5);
  240. val &= ~AML_UART_BAUD_MASK;
  241. if (port->uartclk == 24000000) {
  242. val = ((port->uartclk / 3) / baud) - 1;
  243. val |= AML_UART_BAUD_XTAL;
  244. } else {
  245. val = ((port->uartclk * 10 / (baud * 4) + 5) / 10) - 1;
  246. }
  247. val |= AML_UART_BAUD_USE;
  248. writel(val, port->membase + AML_UART_REG5);
  249. }
  250. static void meson_uart_set_termios(struct uart_port *port,
  251. struct ktermios *termios,
  252. struct ktermios *old)
  253. {
  254. unsigned int cflags, iflags, baud;
  255. unsigned long flags;
  256. u32 val;
  257. spin_lock_irqsave(&port->lock, flags);
  258. cflags = termios->c_cflag;
  259. iflags = termios->c_iflag;
  260. val = readl(port->membase + AML_UART_CONTROL);
  261. val &= ~AML_UART_DATA_LEN_MASK;
  262. switch (cflags & CSIZE) {
  263. case CS8:
  264. val |= AML_UART_DATA_LEN_8BIT;
  265. break;
  266. case CS7:
  267. val |= AML_UART_DATA_LEN_7BIT;
  268. break;
  269. case CS6:
  270. val |= AML_UART_DATA_LEN_6BIT;
  271. break;
  272. case CS5:
  273. val |= AML_UART_DATA_LEN_5BIT;
  274. break;
  275. }
  276. if (cflags & PARENB)
  277. val |= AML_UART_PARITY_EN;
  278. else
  279. val &= ~AML_UART_PARITY_EN;
  280. if (cflags & PARODD)
  281. val |= AML_UART_PARITY_TYPE;
  282. else
  283. val &= ~AML_UART_PARITY_TYPE;
  284. val &= ~AML_UART_STOP_BIN_LEN_MASK;
  285. if (cflags & CSTOPB)
  286. val |= AML_UART_STOP_BIN_2SB;
  287. else
  288. val &= ~AML_UART_STOP_BIN_1SB;
  289. if (cflags & CRTSCTS)
  290. val &= ~AML_UART_TWO_WIRE_EN;
  291. else
  292. val |= AML_UART_TWO_WIRE_EN;
  293. writel(val, port->membase + AML_UART_CONTROL);
  294. baud = uart_get_baud_rate(port, termios, old, 9600, 115200);
  295. meson_uart_change_speed(port, baud);
  296. port->read_status_mask = AML_UART_TX_FIFO_WERR;
  297. if (iflags & INPCK)
  298. port->read_status_mask |= AML_UART_PARITY_ERR |
  299. AML_UART_FRAME_ERR;
  300. port->ignore_status_mask = 0;
  301. if (iflags & IGNPAR)
  302. port->ignore_status_mask |= AML_UART_PARITY_ERR |
  303. AML_UART_FRAME_ERR;
  304. uart_update_timeout(port, termios->c_cflag, baud);
  305. spin_unlock_irqrestore(&port->lock, flags);
  306. }
  307. static int meson_uart_verify_port(struct uart_port *port,
  308. struct serial_struct *ser)
  309. {
  310. int ret = 0;
  311. if (port->type != PORT_MESON)
  312. ret = -EINVAL;
  313. if (port->irq != ser->irq)
  314. ret = -EINVAL;
  315. if (ser->baud_base < 9600)
  316. ret = -EINVAL;
  317. return ret;
  318. }
  319. static int meson_uart_res_size(struct uart_port *port)
  320. {
  321. struct platform_device *pdev = to_platform_device(port->dev);
  322. struct resource *res;
  323. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  324. if (!res) {
  325. dev_err(port->dev, "cannot obtain I/O memory region");
  326. return -ENODEV;
  327. }
  328. return resource_size(res);
  329. }
  330. static void meson_uart_release_port(struct uart_port *port)
  331. {
  332. int size = meson_uart_res_size(port);
  333. if (port->flags & UPF_IOREMAP) {
  334. devm_release_mem_region(port->dev, port->mapbase, size);
  335. devm_iounmap(port->dev, port->membase);
  336. port->membase = NULL;
  337. }
  338. }
  339. static int meson_uart_request_port(struct uart_port *port)
  340. {
  341. int size = meson_uart_res_size(port);
  342. if (size < 0)
  343. return size;
  344. if (!devm_request_mem_region(port->dev, port->mapbase, size,
  345. dev_name(port->dev))) {
  346. dev_err(port->dev, "Memory region busy\n");
  347. return -EBUSY;
  348. }
  349. if (port->flags & UPF_IOREMAP) {
  350. port->membase = devm_ioremap_nocache(port->dev,
  351. port->mapbase,
  352. size);
  353. if (port->membase == NULL)
  354. return -ENOMEM;
  355. }
  356. return 0;
  357. }
  358. static void meson_uart_config_port(struct uart_port *port, int flags)
  359. {
  360. if (flags & UART_CONFIG_TYPE) {
  361. port->type = PORT_MESON;
  362. meson_uart_request_port(port);
  363. }
  364. }
  365. static struct uart_ops meson_uart_ops = {
  366. .set_mctrl = meson_uart_set_mctrl,
  367. .get_mctrl = meson_uart_get_mctrl,
  368. .tx_empty = meson_uart_tx_empty,
  369. .start_tx = meson_uart_start_tx,
  370. .stop_tx = meson_uart_stop_tx,
  371. .stop_rx = meson_uart_stop_rx,
  372. .startup = meson_uart_startup,
  373. .shutdown = meson_uart_shutdown,
  374. .set_termios = meson_uart_set_termios,
  375. .type = meson_uart_type,
  376. .config_port = meson_uart_config_port,
  377. .request_port = meson_uart_request_port,
  378. .release_port = meson_uart_release_port,
  379. .verify_port = meson_uart_verify_port,
  380. };
  381. #ifdef CONFIG_SERIAL_MESON_CONSOLE
  382. static void meson_console_putchar(struct uart_port *port, int ch)
  383. {
  384. if (!port->membase)
  385. return;
  386. while (readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)
  387. cpu_relax();
  388. writel(ch, port->membase + AML_UART_WFIFO);
  389. }
  390. static void meson_serial_port_write(struct uart_port *port, const char *s,
  391. u_int count)
  392. {
  393. unsigned long flags;
  394. int locked;
  395. u32 val, tmp;
  396. local_irq_save(flags);
  397. if (port->sysrq) {
  398. locked = 0;
  399. } else if (oops_in_progress) {
  400. locked = spin_trylock(&port->lock);
  401. } else {
  402. spin_lock(&port->lock);
  403. locked = 1;
  404. }
  405. val = readl(port->membase + AML_UART_CONTROL);
  406. val |= AML_UART_TX_EN;
  407. tmp = val & ~(AML_UART_TX_INT_EN | AML_UART_RX_INT_EN);
  408. writel(tmp, port->membase + AML_UART_CONTROL);
  409. uart_console_write(port, s, count, meson_console_putchar);
  410. writel(val, port->membase + AML_UART_CONTROL);
  411. if (locked)
  412. spin_unlock(&port->lock);
  413. local_irq_restore(flags);
  414. }
  415. static void meson_serial_console_write(struct console *co, const char *s,
  416. u_int count)
  417. {
  418. struct uart_port *port;
  419. port = meson_ports[co->index];
  420. if (!port)
  421. return;
  422. meson_serial_port_write(port, s, count);
  423. }
  424. static int meson_serial_console_setup(struct console *co, char *options)
  425. {
  426. struct uart_port *port;
  427. int baud = 115200;
  428. int bits = 8;
  429. int parity = 'n';
  430. int flow = 'n';
  431. if (co->index < 0 || co->index >= AML_UART_PORT_NUM)
  432. return -EINVAL;
  433. port = meson_ports[co->index];
  434. if (!port || !port->membase)
  435. return -ENODEV;
  436. if (options)
  437. uart_parse_options(options, &baud, &parity, &bits, &flow);
  438. return uart_set_options(port, co, baud, parity, bits, flow);
  439. }
  440. static struct console meson_serial_console = {
  441. .name = AML_UART_DEV_NAME,
  442. .write = meson_serial_console_write,
  443. .device = uart_console_device,
  444. .setup = meson_serial_console_setup,
  445. .flags = CON_PRINTBUFFER,
  446. .index = -1,
  447. .data = &meson_uart_driver,
  448. };
  449. static int __init meson_serial_console_init(void)
  450. {
  451. register_console(&meson_serial_console);
  452. return 0;
  453. }
  454. console_initcall(meson_serial_console_init);
  455. static void meson_serial_early_console_write(struct console *co,
  456. const char *s,
  457. u_int count)
  458. {
  459. struct earlycon_device *dev = co->data;
  460. meson_serial_port_write(&dev->port, s, count);
  461. }
  462. static int __init
  463. meson_serial_early_console_setup(struct earlycon_device *device, const char *opt)
  464. {
  465. if (!device->port.membase)
  466. return -ENODEV;
  467. device->con->write = meson_serial_early_console_write;
  468. return 0;
  469. }
  470. OF_EARLYCON_DECLARE(meson, "amlogic,meson-uart",
  471. meson_serial_early_console_setup);
  472. #define MESON_SERIAL_CONSOLE (&meson_serial_console)
  473. #else
  474. #define MESON_SERIAL_CONSOLE NULL
  475. #endif
  476. static struct uart_driver meson_uart_driver = {
  477. .owner = THIS_MODULE,
  478. .driver_name = "meson_uart",
  479. .dev_name = AML_UART_DEV_NAME,
  480. .nr = AML_UART_PORT_NUM,
  481. .cons = MESON_SERIAL_CONSOLE,
  482. };
  483. static int meson_uart_probe(struct platform_device *pdev)
  484. {
  485. struct resource *res_mem, *res_irq;
  486. struct uart_port *port;
  487. struct clk *clk;
  488. int ret = 0;
  489. if (pdev->dev.of_node)
  490. pdev->id = of_alias_get_id(pdev->dev.of_node, "serial");
  491. if (pdev->id < 0 || pdev->id >= AML_UART_PORT_NUM)
  492. return -EINVAL;
  493. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  494. if (!res_mem)
  495. return -ENODEV;
  496. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  497. if (!res_irq)
  498. return -ENODEV;
  499. if (meson_ports[pdev->id]) {
  500. dev_err(&pdev->dev, "port %d already allocated\n", pdev->id);
  501. return -EBUSY;
  502. }
  503. port = devm_kzalloc(&pdev->dev, sizeof(struct uart_port), GFP_KERNEL);
  504. if (!port)
  505. return -ENOMEM;
  506. clk = clk_get(&pdev->dev, NULL);
  507. if (IS_ERR(clk))
  508. return PTR_ERR(clk);
  509. port->uartclk = clk_get_rate(clk);
  510. port->iotype = UPIO_MEM;
  511. port->mapbase = res_mem->start;
  512. port->irq = res_irq->start;
  513. port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_LOW_LATENCY;
  514. port->dev = &pdev->dev;
  515. port->line = pdev->id;
  516. port->type = PORT_MESON;
  517. port->x_char = 0;
  518. port->ops = &meson_uart_ops;
  519. port->fifosize = 64;
  520. meson_ports[pdev->id] = port;
  521. platform_set_drvdata(pdev, port);
  522. /* reset port before registering (and possibly registering console) */
  523. if (meson_uart_request_port(port) >= 0) {
  524. meson_uart_reset(port);
  525. meson_uart_release_port(port);
  526. }
  527. ret = uart_add_one_port(&meson_uart_driver, port);
  528. if (ret)
  529. meson_ports[pdev->id] = NULL;
  530. return ret;
  531. }
  532. static int meson_uart_remove(struct platform_device *pdev)
  533. {
  534. struct uart_port *port;
  535. port = platform_get_drvdata(pdev);
  536. uart_remove_one_port(&meson_uart_driver, port);
  537. meson_ports[pdev->id] = NULL;
  538. return 0;
  539. }
  540. static const struct of_device_id meson_uart_dt_match[] = {
  541. { .compatible = "amlogic,meson-uart" },
  542. { /* sentinel */ },
  543. };
  544. MODULE_DEVICE_TABLE(of, meson_uart_dt_match);
  545. static struct platform_driver meson_uart_platform_driver = {
  546. .probe = meson_uart_probe,
  547. .remove = meson_uart_remove,
  548. .driver = {
  549. .name = "meson_uart",
  550. .of_match_table = meson_uart_dt_match,
  551. },
  552. };
  553. static int __init meson_uart_init(void)
  554. {
  555. int ret;
  556. ret = uart_register_driver(&meson_uart_driver);
  557. if (ret)
  558. return ret;
  559. ret = platform_driver_register(&meson_uart_platform_driver);
  560. if (ret)
  561. uart_unregister_driver(&meson_uart_driver);
  562. return ret;
  563. }
  564. static void __exit meson_uart_exit(void)
  565. {
  566. platform_driver_unregister(&meson_uart_platform_driver);
  567. uart_unregister_driver(&meson_uart_driver);
  568. }
  569. module_init(meson_uart_init);
  570. module_exit(meson_uart_exit);
  571. MODULE_AUTHOR("Carlo Caione <carlo@caione.org>");
  572. MODULE_DESCRIPTION("Amlogic Meson serial port driver");
  573. MODULE_LICENSE("GPL v2");