t4_msg.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __T4_MSG_H
  35. #define __T4_MSG_H
  36. #include <linux/types.h>
  37. enum {
  38. CPL_PASS_OPEN_REQ = 0x1,
  39. CPL_PASS_ACCEPT_RPL = 0x2,
  40. CPL_ACT_OPEN_REQ = 0x3,
  41. CPL_SET_TCB_FIELD = 0x5,
  42. CPL_GET_TCB = 0x6,
  43. CPL_CLOSE_CON_REQ = 0x8,
  44. CPL_CLOSE_LISTSRV_REQ = 0x9,
  45. CPL_ABORT_REQ = 0xA,
  46. CPL_ABORT_RPL = 0xB,
  47. CPL_RX_DATA_ACK = 0xD,
  48. CPL_TX_PKT = 0xE,
  49. CPL_L2T_WRITE_REQ = 0x12,
  50. CPL_TID_RELEASE = 0x1A,
  51. CPL_TX_DATA_ISO = 0x1F,
  52. CPL_CLOSE_LISTSRV_RPL = 0x20,
  53. CPL_L2T_WRITE_RPL = 0x23,
  54. CPL_PASS_OPEN_RPL = 0x24,
  55. CPL_ACT_OPEN_RPL = 0x25,
  56. CPL_PEER_CLOSE = 0x26,
  57. CPL_ABORT_REQ_RSS = 0x2B,
  58. CPL_ABORT_RPL_RSS = 0x2D,
  59. CPL_RX_PHYS_ADDR = 0x30,
  60. CPL_CLOSE_CON_RPL = 0x32,
  61. CPL_ISCSI_HDR = 0x33,
  62. CPL_RDMA_CQE = 0x35,
  63. CPL_RDMA_CQE_READ_RSP = 0x36,
  64. CPL_RDMA_CQE_ERR = 0x37,
  65. CPL_RX_DATA = 0x39,
  66. CPL_SET_TCB_RPL = 0x3A,
  67. CPL_RX_PKT = 0x3B,
  68. CPL_RX_DDP_COMPLETE = 0x3F,
  69. CPL_ACT_ESTABLISH = 0x40,
  70. CPL_PASS_ESTABLISH = 0x41,
  71. CPL_RX_DATA_DDP = 0x42,
  72. CPL_PASS_ACCEPT_REQ = 0x44,
  73. CPL_RX_ISCSI_CMP = 0x45,
  74. CPL_TRACE_PKT_T5 = 0x48,
  75. CPL_RX_ISCSI_DDP = 0x49,
  76. CPL_RDMA_READ_REQ = 0x60,
  77. CPL_PASS_OPEN_REQ6 = 0x81,
  78. CPL_ACT_OPEN_REQ6 = 0x83,
  79. CPL_TX_TLS_PDU = 0x88,
  80. CPL_TX_SEC_PDU = 0x8A,
  81. CPL_TX_TLS_ACK = 0x8B,
  82. CPL_RDMA_TERMINATE = 0xA2,
  83. CPL_RDMA_WRITE = 0xA4,
  84. CPL_SGE_EGR_UPDATE = 0xA5,
  85. CPL_TRACE_PKT = 0xB0,
  86. CPL_ISCSI_DATA = 0xB2,
  87. CPL_FW4_MSG = 0xC0,
  88. CPL_FW4_PLD = 0xC1,
  89. CPL_FW4_ACK = 0xC3,
  90. CPL_RX_PHYS_DSGL = 0xD0,
  91. CPL_FW6_MSG = 0xE0,
  92. CPL_FW6_PLD = 0xE1,
  93. CPL_TX_PKT_LSO = 0xED,
  94. CPL_TX_PKT_XT = 0xEE,
  95. NUM_CPL_CMDS
  96. };
  97. enum CPL_error {
  98. CPL_ERR_NONE = 0,
  99. CPL_ERR_TCAM_PARITY = 1,
  100. CPL_ERR_TCAM_MISS = 2,
  101. CPL_ERR_TCAM_FULL = 3,
  102. CPL_ERR_BAD_LENGTH = 15,
  103. CPL_ERR_BAD_ROUTE = 18,
  104. CPL_ERR_CONN_RESET = 20,
  105. CPL_ERR_CONN_EXIST_SYNRECV = 21,
  106. CPL_ERR_CONN_EXIST = 22,
  107. CPL_ERR_ARP_MISS = 23,
  108. CPL_ERR_BAD_SYN = 24,
  109. CPL_ERR_CONN_TIMEDOUT = 30,
  110. CPL_ERR_XMIT_TIMEDOUT = 31,
  111. CPL_ERR_PERSIST_TIMEDOUT = 32,
  112. CPL_ERR_FINWAIT2_TIMEDOUT = 33,
  113. CPL_ERR_KEEPALIVE_TIMEDOUT = 34,
  114. CPL_ERR_RTX_NEG_ADVICE = 35,
  115. CPL_ERR_PERSIST_NEG_ADVICE = 36,
  116. CPL_ERR_KEEPALV_NEG_ADVICE = 37,
  117. CPL_ERR_ABORT_FAILED = 42,
  118. CPL_ERR_IWARP_FLM = 50,
  119. };
  120. enum {
  121. CPL_CONN_POLICY_AUTO = 0,
  122. CPL_CONN_POLICY_ASK = 1,
  123. CPL_CONN_POLICY_FILTER = 2,
  124. CPL_CONN_POLICY_DENY = 3
  125. };
  126. enum {
  127. ULP_MODE_NONE = 0,
  128. ULP_MODE_ISCSI = 2,
  129. ULP_MODE_RDMA = 4,
  130. ULP_MODE_TCPDDP = 5,
  131. ULP_MODE_FCOE = 6,
  132. };
  133. enum {
  134. ULP_CRC_HEADER = 1 << 0,
  135. ULP_CRC_DATA = 1 << 1
  136. };
  137. enum {
  138. CPL_ABORT_SEND_RST = 0,
  139. CPL_ABORT_NO_RST,
  140. };
  141. enum { /* TX_PKT_XT checksum types */
  142. TX_CSUM_TCP = 0,
  143. TX_CSUM_UDP = 1,
  144. TX_CSUM_CRC16 = 4,
  145. TX_CSUM_CRC32 = 5,
  146. TX_CSUM_CRC32C = 6,
  147. TX_CSUM_FCOE = 7,
  148. TX_CSUM_TCPIP = 8,
  149. TX_CSUM_UDPIP = 9,
  150. TX_CSUM_TCPIP6 = 10,
  151. TX_CSUM_UDPIP6 = 11,
  152. TX_CSUM_IP = 12,
  153. };
  154. union opcode_tid {
  155. __be32 opcode_tid;
  156. u8 opcode;
  157. };
  158. #define CPL_OPCODE_S 24
  159. #define CPL_OPCODE_V(x) ((x) << CPL_OPCODE_S)
  160. #define CPL_OPCODE_G(x) (((x) >> CPL_OPCODE_S) & 0xFF)
  161. #define TID_G(x) ((x) & 0xFFFFFF)
  162. /* tid is assumed to be 24-bits */
  163. #define MK_OPCODE_TID(opcode, tid) (CPL_OPCODE_V(opcode) | (tid))
  164. #define OPCODE_TID(cmd) ((cmd)->ot.opcode_tid)
  165. /* extract the TID from a CPL command */
  166. #define GET_TID(cmd) (TID_G(be32_to_cpu(OPCODE_TID(cmd))))
  167. /* partitioning of TID fields that also carry a queue id */
  168. #define TID_TID_S 0
  169. #define TID_TID_M 0x3fff
  170. #define TID_TID_G(x) (((x) >> TID_TID_S) & TID_TID_M)
  171. #define TID_QID_S 14
  172. #define TID_QID_M 0x3ff
  173. #define TID_QID_V(x) ((x) << TID_QID_S)
  174. #define TID_QID_G(x) (((x) >> TID_QID_S) & TID_QID_M)
  175. struct rss_header {
  176. u8 opcode;
  177. #if defined(__LITTLE_ENDIAN_BITFIELD)
  178. u8 channel:2;
  179. u8 filter_hit:1;
  180. u8 filter_tid:1;
  181. u8 hash_type:2;
  182. u8 ipv6:1;
  183. u8 send2fw:1;
  184. #else
  185. u8 send2fw:1;
  186. u8 ipv6:1;
  187. u8 hash_type:2;
  188. u8 filter_tid:1;
  189. u8 filter_hit:1;
  190. u8 channel:2;
  191. #endif
  192. __be16 qid;
  193. __be32 hash_val;
  194. };
  195. struct work_request_hdr {
  196. __be32 wr_hi;
  197. __be32 wr_mid;
  198. __be64 wr_lo;
  199. };
  200. /* wr_hi fields */
  201. #define WR_OP_S 24
  202. #define WR_OP_V(x) ((__u64)(x) << WR_OP_S)
  203. #define WR_HDR struct work_request_hdr wr
  204. /* option 0 fields */
  205. #define TX_CHAN_S 2
  206. #define TX_CHAN_V(x) ((x) << TX_CHAN_S)
  207. #define ULP_MODE_S 8
  208. #define ULP_MODE_V(x) ((x) << ULP_MODE_S)
  209. #define RCV_BUFSIZ_S 12
  210. #define RCV_BUFSIZ_M 0x3FFU
  211. #define RCV_BUFSIZ_V(x) ((x) << RCV_BUFSIZ_S)
  212. #define SMAC_SEL_S 28
  213. #define SMAC_SEL_V(x) ((__u64)(x) << SMAC_SEL_S)
  214. #define L2T_IDX_S 36
  215. #define L2T_IDX_V(x) ((__u64)(x) << L2T_IDX_S)
  216. #define WND_SCALE_S 50
  217. #define WND_SCALE_V(x) ((__u64)(x) << WND_SCALE_S)
  218. #define KEEP_ALIVE_S 54
  219. #define KEEP_ALIVE_V(x) ((__u64)(x) << KEEP_ALIVE_S)
  220. #define KEEP_ALIVE_F KEEP_ALIVE_V(1ULL)
  221. #define MSS_IDX_S 60
  222. #define MSS_IDX_M 0xF
  223. #define MSS_IDX_V(x) ((__u64)(x) << MSS_IDX_S)
  224. #define MSS_IDX_G(x) (((x) >> MSS_IDX_S) & MSS_IDX_M)
  225. /* option 2 fields */
  226. #define RSS_QUEUE_S 0
  227. #define RSS_QUEUE_M 0x3FF
  228. #define RSS_QUEUE_V(x) ((x) << RSS_QUEUE_S)
  229. #define RSS_QUEUE_G(x) (((x) >> RSS_QUEUE_S) & RSS_QUEUE_M)
  230. #define RSS_QUEUE_VALID_S 10
  231. #define RSS_QUEUE_VALID_V(x) ((x) << RSS_QUEUE_VALID_S)
  232. #define RSS_QUEUE_VALID_F RSS_QUEUE_VALID_V(1U)
  233. #define RX_FC_DISABLE_S 20
  234. #define RX_FC_DISABLE_V(x) ((x) << RX_FC_DISABLE_S)
  235. #define RX_FC_DISABLE_F RX_FC_DISABLE_V(1U)
  236. #define RX_FC_VALID_S 22
  237. #define RX_FC_VALID_V(x) ((x) << RX_FC_VALID_S)
  238. #define RX_FC_VALID_F RX_FC_VALID_V(1U)
  239. #define RX_CHANNEL_S 26
  240. #define RX_CHANNEL_V(x) ((x) << RX_CHANNEL_S)
  241. #define WND_SCALE_EN_S 28
  242. #define WND_SCALE_EN_V(x) ((x) << WND_SCALE_EN_S)
  243. #define WND_SCALE_EN_F WND_SCALE_EN_V(1U)
  244. #define T5_OPT_2_VALID_S 31
  245. #define T5_OPT_2_VALID_V(x) ((x) << T5_OPT_2_VALID_S)
  246. #define T5_OPT_2_VALID_F T5_OPT_2_VALID_V(1U)
  247. struct cpl_pass_open_req {
  248. WR_HDR;
  249. union opcode_tid ot;
  250. __be16 local_port;
  251. __be16 peer_port;
  252. __be32 local_ip;
  253. __be32 peer_ip;
  254. __be64 opt0;
  255. __be64 opt1;
  256. };
  257. /* option 0 fields */
  258. #define NO_CONG_S 4
  259. #define NO_CONG_V(x) ((x) << NO_CONG_S)
  260. #define NO_CONG_F NO_CONG_V(1U)
  261. #define DELACK_S 5
  262. #define DELACK_V(x) ((x) << DELACK_S)
  263. #define DELACK_F DELACK_V(1U)
  264. #define DSCP_S 22
  265. #define DSCP_M 0x3F
  266. #define DSCP_V(x) ((x) << DSCP_S)
  267. #define DSCP_G(x) (((x) >> DSCP_S) & DSCP_M)
  268. #define TCAM_BYPASS_S 48
  269. #define TCAM_BYPASS_V(x) ((__u64)(x) << TCAM_BYPASS_S)
  270. #define TCAM_BYPASS_F TCAM_BYPASS_V(1ULL)
  271. #define NAGLE_S 49
  272. #define NAGLE_V(x) ((__u64)(x) << NAGLE_S)
  273. #define NAGLE_F NAGLE_V(1ULL)
  274. /* option 1 fields */
  275. #define SYN_RSS_ENABLE_S 0
  276. #define SYN_RSS_ENABLE_V(x) ((x) << SYN_RSS_ENABLE_S)
  277. #define SYN_RSS_ENABLE_F SYN_RSS_ENABLE_V(1U)
  278. #define SYN_RSS_QUEUE_S 2
  279. #define SYN_RSS_QUEUE_V(x) ((x) << SYN_RSS_QUEUE_S)
  280. #define CONN_POLICY_S 22
  281. #define CONN_POLICY_V(x) ((x) << CONN_POLICY_S)
  282. struct cpl_pass_open_req6 {
  283. WR_HDR;
  284. union opcode_tid ot;
  285. __be16 local_port;
  286. __be16 peer_port;
  287. __be64 local_ip_hi;
  288. __be64 local_ip_lo;
  289. __be64 peer_ip_hi;
  290. __be64 peer_ip_lo;
  291. __be64 opt0;
  292. __be64 opt1;
  293. };
  294. struct cpl_pass_open_rpl {
  295. union opcode_tid ot;
  296. u8 rsvd[3];
  297. u8 status;
  298. };
  299. struct tcp_options {
  300. __be16 mss;
  301. __u8 wsf;
  302. #if defined(__LITTLE_ENDIAN_BITFIELD)
  303. __u8:4;
  304. __u8 unknown:1;
  305. __u8:1;
  306. __u8 sack:1;
  307. __u8 tstamp:1;
  308. #else
  309. __u8 tstamp:1;
  310. __u8 sack:1;
  311. __u8:1;
  312. __u8 unknown:1;
  313. __u8:4;
  314. #endif
  315. };
  316. struct cpl_pass_accept_req {
  317. union opcode_tid ot;
  318. __be16 rsvd;
  319. __be16 len;
  320. __be32 hdr_len;
  321. __be16 vlan;
  322. __be16 l2info;
  323. __be32 tos_stid;
  324. struct tcp_options tcpopt;
  325. };
  326. /* cpl_pass_accept_req.hdr_len fields */
  327. #define SYN_RX_CHAN_S 0
  328. #define SYN_RX_CHAN_M 0xF
  329. #define SYN_RX_CHAN_V(x) ((x) << SYN_RX_CHAN_S)
  330. #define SYN_RX_CHAN_G(x) (((x) >> SYN_RX_CHAN_S) & SYN_RX_CHAN_M)
  331. #define TCP_HDR_LEN_S 10
  332. #define TCP_HDR_LEN_M 0x3F
  333. #define TCP_HDR_LEN_V(x) ((x) << TCP_HDR_LEN_S)
  334. #define TCP_HDR_LEN_G(x) (((x) >> TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
  335. #define IP_HDR_LEN_S 16
  336. #define IP_HDR_LEN_M 0x3FF
  337. #define IP_HDR_LEN_V(x) ((x) << IP_HDR_LEN_S)
  338. #define IP_HDR_LEN_G(x) (((x) >> IP_HDR_LEN_S) & IP_HDR_LEN_M)
  339. #define ETH_HDR_LEN_S 26
  340. #define ETH_HDR_LEN_M 0x1F
  341. #define ETH_HDR_LEN_V(x) ((x) << ETH_HDR_LEN_S)
  342. #define ETH_HDR_LEN_G(x) (((x) >> ETH_HDR_LEN_S) & ETH_HDR_LEN_M)
  343. /* cpl_pass_accept_req.l2info fields */
  344. #define SYN_MAC_IDX_S 0
  345. #define SYN_MAC_IDX_M 0x1FF
  346. #define SYN_MAC_IDX_V(x) ((x) << SYN_MAC_IDX_S)
  347. #define SYN_MAC_IDX_G(x) (((x) >> SYN_MAC_IDX_S) & SYN_MAC_IDX_M)
  348. #define SYN_XACT_MATCH_S 9
  349. #define SYN_XACT_MATCH_V(x) ((x) << SYN_XACT_MATCH_S)
  350. #define SYN_XACT_MATCH_F SYN_XACT_MATCH_V(1U)
  351. #define SYN_INTF_S 12
  352. #define SYN_INTF_M 0xF
  353. #define SYN_INTF_V(x) ((x) << SYN_INTF_S)
  354. #define SYN_INTF_G(x) (((x) >> SYN_INTF_S) & SYN_INTF_M)
  355. enum { /* TCP congestion control algorithms */
  356. CONG_ALG_RENO,
  357. CONG_ALG_TAHOE,
  358. CONG_ALG_NEWRENO,
  359. CONG_ALG_HIGHSPEED
  360. };
  361. #define CONG_CNTRL_S 14
  362. #define CONG_CNTRL_M 0x3
  363. #define CONG_CNTRL_V(x) ((x) << CONG_CNTRL_S)
  364. #define CONG_CNTRL_G(x) (((x) >> CONG_CNTRL_S) & CONG_CNTRL_M)
  365. #define T5_ISS_S 18
  366. #define T5_ISS_V(x) ((x) << T5_ISS_S)
  367. #define T5_ISS_F T5_ISS_V(1U)
  368. struct cpl_pass_accept_rpl {
  369. WR_HDR;
  370. union opcode_tid ot;
  371. __be32 opt2;
  372. __be64 opt0;
  373. };
  374. /* option 2 fields */
  375. #define RX_COALESCE_VALID_S 11
  376. #define RX_COALESCE_VALID_V(x) ((x) << RX_COALESCE_VALID_S)
  377. #define RX_COALESCE_VALID_F RX_COALESCE_VALID_V(1U)
  378. #define RX_COALESCE_S 12
  379. #define RX_COALESCE_V(x) ((x) << RX_COALESCE_S)
  380. #define PACE_S 16
  381. #define PACE_V(x) ((x) << PACE_S)
  382. #define TX_QUEUE_S 23
  383. #define TX_QUEUE_M 0x7
  384. #define TX_QUEUE_V(x) ((x) << TX_QUEUE_S)
  385. #define TX_QUEUE_G(x) (((x) >> TX_QUEUE_S) & TX_QUEUE_M)
  386. #define CCTRL_ECN_S 27
  387. #define CCTRL_ECN_V(x) ((x) << CCTRL_ECN_S)
  388. #define CCTRL_ECN_F CCTRL_ECN_V(1U)
  389. #define TSTAMPS_EN_S 29
  390. #define TSTAMPS_EN_V(x) ((x) << TSTAMPS_EN_S)
  391. #define TSTAMPS_EN_F TSTAMPS_EN_V(1U)
  392. #define SACK_EN_S 30
  393. #define SACK_EN_V(x) ((x) << SACK_EN_S)
  394. #define SACK_EN_F SACK_EN_V(1U)
  395. struct cpl_t5_pass_accept_rpl {
  396. WR_HDR;
  397. union opcode_tid ot;
  398. __be32 opt2;
  399. __be64 opt0;
  400. __be32 iss;
  401. __be32 rsvd;
  402. };
  403. struct cpl_act_open_req {
  404. WR_HDR;
  405. union opcode_tid ot;
  406. __be16 local_port;
  407. __be16 peer_port;
  408. __be32 local_ip;
  409. __be32 peer_ip;
  410. __be64 opt0;
  411. __be32 params;
  412. __be32 opt2;
  413. };
  414. #define FILTER_TUPLE_S 24
  415. #define FILTER_TUPLE_M 0xFFFFFFFFFF
  416. #define FILTER_TUPLE_V(x) ((x) << FILTER_TUPLE_S)
  417. #define FILTER_TUPLE_G(x) (((x) >> FILTER_TUPLE_S) & FILTER_TUPLE_M)
  418. struct cpl_t5_act_open_req {
  419. WR_HDR;
  420. union opcode_tid ot;
  421. __be16 local_port;
  422. __be16 peer_port;
  423. __be32 local_ip;
  424. __be32 peer_ip;
  425. __be64 opt0;
  426. __be32 rsvd;
  427. __be32 opt2;
  428. __be64 params;
  429. };
  430. struct cpl_t6_act_open_req {
  431. WR_HDR;
  432. union opcode_tid ot;
  433. __be16 local_port;
  434. __be16 peer_port;
  435. __be32 local_ip;
  436. __be32 peer_ip;
  437. __be64 opt0;
  438. __be32 rsvd;
  439. __be32 opt2;
  440. __be64 params;
  441. __be32 rsvd2;
  442. __be32 opt3;
  443. };
  444. struct cpl_act_open_req6 {
  445. WR_HDR;
  446. union opcode_tid ot;
  447. __be16 local_port;
  448. __be16 peer_port;
  449. __be64 local_ip_hi;
  450. __be64 local_ip_lo;
  451. __be64 peer_ip_hi;
  452. __be64 peer_ip_lo;
  453. __be64 opt0;
  454. __be32 params;
  455. __be32 opt2;
  456. };
  457. struct cpl_t5_act_open_req6 {
  458. WR_HDR;
  459. union opcode_tid ot;
  460. __be16 local_port;
  461. __be16 peer_port;
  462. __be64 local_ip_hi;
  463. __be64 local_ip_lo;
  464. __be64 peer_ip_hi;
  465. __be64 peer_ip_lo;
  466. __be64 opt0;
  467. __be32 rsvd;
  468. __be32 opt2;
  469. __be64 params;
  470. };
  471. struct cpl_t6_act_open_req6 {
  472. WR_HDR;
  473. union opcode_tid ot;
  474. __be16 local_port;
  475. __be16 peer_port;
  476. __be64 local_ip_hi;
  477. __be64 local_ip_lo;
  478. __be64 peer_ip_hi;
  479. __be64 peer_ip_lo;
  480. __be64 opt0;
  481. __be32 rsvd;
  482. __be32 opt2;
  483. __be64 params;
  484. __be32 rsvd2;
  485. __be32 opt3;
  486. };
  487. struct cpl_act_open_rpl {
  488. union opcode_tid ot;
  489. __be32 atid_status;
  490. };
  491. /* cpl_act_open_rpl.atid_status fields */
  492. #define AOPEN_STATUS_S 0
  493. #define AOPEN_STATUS_M 0xFF
  494. #define AOPEN_STATUS_G(x) (((x) >> AOPEN_STATUS_S) & AOPEN_STATUS_M)
  495. #define AOPEN_ATID_S 8
  496. #define AOPEN_ATID_M 0xFFFFFF
  497. #define AOPEN_ATID_G(x) (((x) >> AOPEN_ATID_S) & AOPEN_ATID_M)
  498. struct cpl_pass_establish {
  499. union opcode_tid ot;
  500. __be32 rsvd;
  501. __be32 tos_stid;
  502. __be16 mac_idx;
  503. __be16 tcp_opt;
  504. __be32 snd_isn;
  505. __be32 rcv_isn;
  506. };
  507. /* cpl_pass_establish.tos_stid fields */
  508. #define PASS_OPEN_TID_S 0
  509. #define PASS_OPEN_TID_M 0xFFFFFF
  510. #define PASS_OPEN_TID_V(x) ((x) << PASS_OPEN_TID_S)
  511. #define PASS_OPEN_TID_G(x) (((x) >> PASS_OPEN_TID_S) & PASS_OPEN_TID_M)
  512. #define PASS_OPEN_TOS_S 24
  513. #define PASS_OPEN_TOS_M 0xFF
  514. #define PASS_OPEN_TOS_V(x) ((x) << PASS_OPEN_TOS_S)
  515. #define PASS_OPEN_TOS_G(x) (((x) >> PASS_OPEN_TOS_S) & PASS_OPEN_TOS_M)
  516. /* cpl_pass_establish.tcp_opt fields (also applies to act_open_establish) */
  517. #define TCPOPT_WSCALE_OK_S 5
  518. #define TCPOPT_WSCALE_OK_M 0x1
  519. #define TCPOPT_WSCALE_OK_G(x) \
  520. (((x) >> TCPOPT_WSCALE_OK_S) & TCPOPT_WSCALE_OK_M)
  521. #define TCPOPT_SACK_S 6
  522. #define TCPOPT_SACK_M 0x1
  523. #define TCPOPT_SACK_G(x) (((x) >> TCPOPT_SACK_S) & TCPOPT_SACK_M)
  524. #define TCPOPT_TSTAMP_S 7
  525. #define TCPOPT_TSTAMP_M 0x1
  526. #define TCPOPT_TSTAMP_G(x) (((x) >> TCPOPT_TSTAMP_S) & TCPOPT_TSTAMP_M)
  527. #define TCPOPT_SND_WSCALE_S 8
  528. #define TCPOPT_SND_WSCALE_M 0xF
  529. #define TCPOPT_SND_WSCALE_G(x) \
  530. (((x) >> TCPOPT_SND_WSCALE_S) & TCPOPT_SND_WSCALE_M)
  531. #define TCPOPT_MSS_S 12
  532. #define TCPOPT_MSS_M 0xF
  533. #define TCPOPT_MSS_G(x) (((x) >> TCPOPT_MSS_S) & TCPOPT_MSS_M)
  534. #define T6_TCP_HDR_LEN_S 8
  535. #define T6_TCP_HDR_LEN_V(x) ((x) << T6_TCP_HDR_LEN_S)
  536. #define T6_TCP_HDR_LEN_G(x) (((x) >> T6_TCP_HDR_LEN_S) & TCP_HDR_LEN_M)
  537. #define T6_IP_HDR_LEN_S 14
  538. #define T6_IP_HDR_LEN_V(x) ((x) << T6_IP_HDR_LEN_S)
  539. #define T6_IP_HDR_LEN_G(x) (((x) >> T6_IP_HDR_LEN_S) & IP_HDR_LEN_M)
  540. #define T6_ETH_HDR_LEN_S 24
  541. #define T6_ETH_HDR_LEN_M 0xFF
  542. #define T6_ETH_HDR_LEN_V(x) ((x) << T6_ETH_HDR_LEN_S)
  543. #define T6_ETH_HDR_LEN_G(x) (((x) >> T6_ETH_HDR_LEN_S) & T6_ETH_HDR_LEN_M)
  544. struct cpl_act_establish {
  545. union opcode_tid ot;
  546. __be32 rsvd;
  547. __be32 tos_atid;
  548. __be16 mac_idx;
  549. __be16 tcp_opt;
  550. __be32 snd_isn;
  551. __be32 rcv_isn;
  552. };
  553. struct cpl_get_tcb {
  554. WR_HDR;
  555. union opcode_tid ot;
  556. __be16 reply_ctrl;
  557. __be16 cookie;
  558. };
  559. /* cpl_get_tcb.reply_ctrl fields */
  560. #define QUEUENO_S 0
  561. #define QUEUENO_V(x) ((x) << QUEUENO_S)
  562. #define REPLY_CHAN_S 14
  563. #define REPLY_CHAN_V(x) ((x) << REPLY_CHAN_S)
  564. #define REPLY_CHAN_F REPLY_CHAN_V(1U)
  565. #define NO_REPLY_S 15
  566. #define NO_REPLY_V(x) ((x) << NO_REPLY_S)
  567. #define NO_REPLY_F NO_REPLY_V(1U)
  568. struct cpl_set_tcb_field {
  569. WR_HDR;
  570. union opcode_tid ot;
  571. __be16 reply_ctrl;
  572. __be16 word_cookie;
  573. __be64 mask;
  574. __be64 val;
  575. };
  576. /* cpl_set_tcb_field.word_cookie fields */
  577. #define TCB_WORD_S 0
  578. #define TCB_WORD(x) ((x) << TCB_WORD_S)
  579. #define TCB_COOKIE_S 5
  580. #define TCB_COOKIE_M 0x7
  581. #define TCB_COOKIE_V(x) ((x) << TCB_COOKIE_S)
  582. #define TCB_COOKIE_G(x) (((x) >> TCB_COOKIE_S) & TCB_COOKIE_M)
  583. struct cpl_set_tcb_rpl {
  584. union opcode_tid ot;
  585. __be16 rsvd;
  586. u8 cookie;
  587. u8 status;
  588. __be64 oldval;
  589. };
  590. struct cpl_close_con_req {
  591. WR_HDR;
  592. union opcode_tid ot;
  593. __be32 rsvd;
  594. };
  595. struct cpl_close_con_rpl {
  596. union opcode_tid ot;
  597. u8 rsvd[3];
  598. u8 status;
  599. __be32 snd_nxt;
  600. __be32 rcv_nxt;
  601. };
  602. struct cpl_close_listsvr_req {
  603. WR_HDR;
  604. union opcode_tid ot;
  605. __be16 reply_ctrl;
  606. __be16 rsvd;
  607. };
  608. /* additional cpl_close_listsvr_req.reply_ctrl field */
  609. #define LISTSVR_IPV6_S 14
  610. #define LISTSVR_IPV6_V(x) ((x) << LISTSVR_IPV6_S)
  611. #define LISTSVR_IPV6_F LISTSVR_IPV6_V(1U)
  612. struct cpl_close_listsvr_rpl {
  613. union opcode_tid ot;
  614. u8 rsvd[3];
  615. u8 status;
  616. };
  617. struct cpl_abort_req_rss {
  618. union opcode_tid ot;
  619. u8 rsvd[3];
  620. u8 status;
  621. };
  622. struct cpl_abort_req {
  623. WR_HDR;
  624. union opcode_tid ot;
  625. __be32 rsvd0;
  626. u8 rsvd1;
  627. u8 cmd;
  628. u8 rsvd2[6];
  629. };
  630. struct cpl_abort_rpl_rss {
  631. union opcode_tid ot;
  632. u8 rsvd[3];
  633. u8 status;
  634. };
  635. struct cpl_abort_rpl {
  636. WR_HDR;
  637. union opcode_tid ot;
  638. __be32 rsvd0;
  639. u8 rsvd1;
  640. u8 cmd;
  641. u8 rsvd2[6];
  642. };
  643. struct cpl_peer_close {
  644. union opcode_tid ot;
  645. __be32 rcv_nxt;
  646. };
  647. struct cpl_tid_release {
  648. WR_HDR;
  649. union opcode_tid ot;
  650. __be32 rsvd;
  651. };
  652. struct cpl_tx_pkt_core {
  653. __be32 ctrl0;
  654. __be16 pack;
  655. __be16 len;
  656. __be64 ctrl1;
  657. };
  658. struct cpl_tx_pkt {
  659. WR_HDR;
  660. struct cpl_tx_pkt_core c;
  661. };
  662. #define cpl_tx_pkt_xt cpl_tx_pkt
  663. /* cpl_tx_pkt_core.ctrl0 fields */
  664. #define TXPKT_VF_S 0
  665. #define TXPKT_VF_V(x) ((x) << TXPKT_VF_S)
  666. #define TXPKT_PF_S 8
  667. #define TXPKT_PF_V(x) ((x) << TXPKT_PF_S)
  668. #define TXPKT_VF_VLD_S 11
  669. #define TXPKT_VF_VLD_V(x) ((x) << TXPKT_VF_VLD_S)
  670. #define TXPKT_VF_VLD_F TXPKT_VF_VLD_V(1U)
  671. #define TXPKT_OVLAN_IDX_S 12
  672. #define TXPKT_OVLAN_IDX_V(x) ((x) << TXPKT_OVLAN_IDX_S)
  673. #define TXPKT_T5_OVLAN_IDX_S 12
  674. #define TXPKT_T5_OVLAN_IDX_V(x) ((x) << TXPKT_T5_OVLAN_IDX_S)
  675. #define TXPKT_INTF_S 16
  676. #define TXPKT_INTF_V(x) ((x) << TXPKT_INTF_S)
  677. #define TXPKT_INS_OVLAN_S 21
  678. #define TXPKT_INS_OVLAN_V(x) ((x) << TXPKT_INS_OVLAN_S)
  679. #define TXPKT_INS_OVLAN_F TXPKT_INS_OVLAN_V(1U)
  680. #define TXPKT_OPCODE_S 24
  681. #define TXPKT_OPCODE_V(x) ((x) << TXPKT_OPCODE_S)
  682. /* cpl_tx_pkt_core.ctrl1 fields */
  683. #define TXPKT_CSUM_END_S 12
  684. #define TXPKT_CSUM_END_V(x) ((x) << TXPKT_CSUM_END_S)
  685. #define TXPKT_CSUM_START_S 20
  686. #define TXPKT_CSUM_START_V(x) ((x) << TXPKT_CSUM_START_S)
  687. #define TXPKT_IPHDR_LEN_S 20
  688. #define TXPKT_IPHDR_LEN_V(x) ((__u64)(x) << TXPKT_IPHDR_LEN_S)
  689. #define TXPKT_CSUM_LOC_S 30
  690. #define TXPKT_CSUM_LOC_V(x) ((__u64)(x) << TXPKT_CSUM_LOC_S)
  691. #define TXPKT_ETHHDR_LEN_S 34
  692. #define TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << TXPKT_ETHHDR_LEN_S)
  693. #define T6_TXPKT_ETHHDR_LEN_S 32
  694. #define T6_TXPKT_ETHHDR_LEN_V(x) ((__u64)(x) << T6_TXPKT_ETHHDR_LEN_S)
  695. #define TXPKT_CSUM_TYPE_S 40
  696. #define TXPKT_CSUM_TYPE_V(x) ((__u64)(x) << TXPKT_CSUM_TYPE_S)
  697. #define TXPKT_VLAN_S 44
  698. #define TXPKT_VLAN_V(x) ((__u64)(x) << TXPKT_VLAN_S)
  699. #define TXPKT_VLAN_VLD_S 60
  700. #define TXPKT_VLAN_VLD_V(x) ((__u64)(x) << TXPKT_VLAN_VLD_S)
  701. #define TXPKT_VLAN_VLD_F TXPKT_VLAN_VLD_V(1ULL)
  702. #define TXPKT_IPCSUM_DIS_S 62
  703. #define TXPKT_IPCSUM_DIS_V(x) ((__u64)(x) << TXPKT_IPCSUM_DIS_S)
  704. #define TXPKT_IPCSUM_DIS_F TXPKT_IPCSUM_DIS_V(1ULL)
  705. #define TXPKT_L4CSUM_DIS_S 63
  706. #define TXPKT_L4CSUM_DIS_V(x) ((__u64)(x) << TXPKT_L4CSUM_DIS_S)
  707. #define TXPKT_L4CSUM_DIS_F TXPKT_L4CSUM_DIS_V(1ULL)
  708. struct cpl_tx_pkt_lso_core {
  709. __be32 lso_ctrl;
  710. __be16 ipid_ofst;
  711. __be16 mss;
  712. __be32 seqno_offset;
  713. __be32 len;
  714. /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
  715. };
  716. /* cpl_tx_pkt_lso_core.lso_ctrl fields */
  717. #define LSO_TCPHDR_LEN_S 0
  718. #define LSO_TCPHDR_LEN_V(x) ((x) << LSO_TCPHDR_LEN_S)
  719. #define LSO_IPHDR_LEN_S 4
  720. #define LSO_IPHDR_LEN_V(x) ((x) << LSO_IPHDR_LEN_S)
  721. #define LSO_ETHHDR_LEN_S 16
  722. #define LSO_ETHHDR_LEN_V(x) ((x) << LSO_ETHHDR_LEN_S)
  723. #define LSO_IPV6_S 20
  724. #define LSO_IPV6_V(x) ((x) << LSO_IPV6_S)
  725. #define LSO_IPV6_F LSO_IPV6_V(1U)
  726. #define LSO_LAST_SLICE_S 22
  727. #define LSO_LAST_SLICE_V(x) ((x) << LSO_LAST_SLICE_S)
  728. #define LSO_LAST_SLICE_F LSO_LAST_SLICE_V(1U)
  729. #define LSO_FIRST_SLICE_S 23
  730. #define LSO_FIRST_SLICE_V(x) ((x) << LSO_FIRST_SLICE_S)
  731. #define LSO_FIRST_SLICE_F LSO_FIRST_SLICE_V(1U)
  732. #define LSO_OPCODE_S 24
  733. #define LSO_OPCODE_V(x) ((x) << LSO_OPCODE_S)
  734. #define LSO_T5_XFER_SIZE_S 0
  735. #define LSO_T5_XFER_SIZE_V(x) ((x) << LSO_T5_XFER_SIZE_S)
  736. struct cpl_tx_pkt_lso {
  737. WR_HDR;
  738. struct cpl_tx_pkt_lso_core c;
  739. /* encapsulated CPL (TX_PKT, TX_PKT_XT or TX_DATA) follows here */
  740. };
  741. struct cpl_iscsi_hdr {
  742. union opcode_tid ot;
  743. __be16 pdu_len_ddp;
  744. __be16 len;
  745. __be32 seq;
  746. __be16 urg;
  747. u8 rsvd;
  748. u8 status;
  749. };
  750. /* cpl_iscsi_hdr.pdu_len_ddp fields */
  751. #define ISCSI_PDU_LEN_S 0
  752. #define ISCSI_PDU_LEN_M 0x7FFF
  753. #define ISCSI_PDU_LEN_V(x) ((x) << ISCSI_PDU_LEN_S)
  754. #define ISCSI_PDU_LEN_G(x) (((x) >> ISCSI_PDU_LEN_S) & ISCSI_PDU_LEN_M)
  755. #define ISCSI_DDP_S 15
  756. #define ISCSI_DDP_V(x) ((x) << ISCSI_DDP_S)
  757. #define ISCSI_DDP_F ISCSI_DDP_V(1U)
  758. struct cpl_rx_data_ddp {
  759. union opcode_tid ot;
  760. __be16 urg;
  761. __be16 len;
  762. __be32 seq;
  763. union {
  764. __be32 nxt_seq;
  765. __be32 ddp_report;
  766. };
  767. __be32 ulp_crc;
  768. __be32 ddpvld;
  769. };
  770. #define cpl_rx_iscsi_ddp cpl_rx_data_ddp
  771. struct cpl_iscsi_data {
  772. union opcode_tid ot;
  773. __u8 rsvd0[2];
  774. __be16 len;
  775. __be32 seq;
  776. __be16 urg;
  777. __u8 rsvd1;
  778. __u8 status;
  779. };
  780. struct cpl_rx_iscsi_cmp {
  781. union opcode_tid ot;
  782. __be16 pdu_len_ddp;
  783. __be16 len;
  784. __be32 seq;
  785. __be16 urg;
  786. __u8 rsvd;
  787. __u8 status;
  788. __be32 ulp_crc;
  789. __be32 ddpvld;
  790. };
  791. struct cpl_tx_data_iso {
  792. __be32 op_to_scsi;
  793. __u8 reserved1;
  794. __u8 ahs_len;
  795. __be16 mpdu;
  796. __be32 burst_size;
  797. __be32 len;
  798. __be32 reserved2_seglen_offset;
  799. __be32 datasn_offset;
  800. __be32 buffer_offset;
  801. __be32 reserved3;
  802. /* encapsulated CPL_TX_DATA follows here */
  803. };
  804. /* cpl_tx_data_iso.op_to_scsi fields */
  805. #define CPL_TX_DATA_ISO_OP_S 24
  806. #define CPL_TX_DATA_ISO_OP_M 0xff
  807. #define CPL_TX_DATA_ISO_OP_V(x) ((x) << CPL_TX_DATA_ISO_OP_S)
  808. #define CPL_TX_DATA_ISO_OP_G(x) \
  809. (((x) >> CPL_TX_DATA_ISO_OP_S) & CPL_TX_DATA_ISO_OP_M)
  810. #define CPL_TX_DATA_ISO_FIRST_S 23
  811. #define CPL_TX_DATA_ISO_FIRST_M 0x1
  812. #define CPL_TX_DATA_ISO_FIRST_V(x) ((x) << CPL_TX_DATA_ISO_FIRST_S)
  813. #define CPL_TX_DATA_ISO_FIRST_G(x) \
  814. (((x) >> CPL_TX_DATA_ISO_FIRST_S) & CPL_TX_DATA_ISO_FIRST_M)
  815. #define CPL_TX_DATA_ISO_FIRST_F CPL_TX_DATA_ISO_FIRST_V(1U)
  816. #define CPL_TX_DATA_ISO_LAST_S 22
  817. #define CPL_TX_DATA_ISO_LAST_M 0x1
  818. #define CPL_TX_DATA_ISO_LAST_V(x) ((x) << CPL_TX_DATA_ISO_LAST_S)
  819. #define CPL_TX_DATA_ISO_LAST_G(x) \
  820. (((x) >> CPL_TX_DATA_ISO_LAST_S) & CPL_TX_DATA_ISO_LAST_M)
  821. #define CPL_TX_DATA_ISO_LAST_F CPL_TX_DATA_ISO_LAST_V(1U)
  822. #define CPL_TX_DATA_ISO_CPLHDRLEN_S 21
  823. #define CPL_TX_DATA_ISO_CPLHDRLEN_M 0x1
  824. #define CPL_TX_DATA_ISO_CPLHDRLEN_V(x) ((x) << CPL_TX_DATA_ISO_CPLHDRLEN_S)
  825. #define CPL_TX_DATA_ISO_CPLHDRLEN_G(x) \
  826. (((x) >> CPL_TX_DATA_ISO_CPLHDRLEN_S) & CPL_TX_DATA_ISO_CPLHDRLEN_M)
  827. #define CPL_TX_DATA_ISO_CPLHDRLEN_F CPL_TX_DATA_ISO_CPLHDRLEN_V(1U)
  828. #define CPL_TX_DATA_ISO_HDRCRC_S 20
  829. #define CPL_TX_DATA_ISO_HDRCRC_M 0x1
  830. #define CPL_TX_DATA_ISO_HDRCRC_V(x) ((x) << CPL_TX_DATA_ISO_HDRCRC_S)
  831. #define CPL_TX_DATA_ISO_HDRCRC_G(x) \
  832. (((x) >> CPL_TX_DATA_ISO_HDRCRC_S) & CPL_TX_DATA_ISO_HDRCRC_M)
  833. #define CPL_TX_DATA_ISO_HDRCRC_F CPL_TX_DATA_ISO_HDRCRC_V(1U)
  834. #define CPL_TX_DATA_ISO_PLDCRC_S 19
  835. #define CPL_TX_DATA_ISO_PLDCRC_M 0x1
  836. #define CPL_TX_DATA_ISO_PLDCRC_V(x) ((x) << CPL_TX_DATA_ISO_PLDCRC_S)
  837. #define CPL_TX_DATA_ISO_PLDCRC_G(x) \
  838. (((x) >> CPL_TX_DATA_ISO_PLDCRC_S) & CPL_TX_DATA_ISO_PLDCRC_M)
  839. #define CPL_TX_DATA_ISO_PLDCRC_F CPL_TX_DATA_ISO_PLDCRC_V(1U)
  840. #define CPL_TX_DATA_ISO_IMMEDIATE_S 18
  841. #define CPL_TX_DATA_ISO_IMMEDIATE_M 0x1
  842. #define CPL_TX_DATA_ISO_IMMEDIATE_V(x) ((x) << CPL_TX_DATA_ISO_IMMEDIATE_S)
  843. #define CPL_TX_DATA_ISO_IMMEDIATE_G(x) \
  844. (((x) >> CPL_TX_DATA_ISO_IMMEDIATE_S) & CPL_TX_DATA_ISO_IMMEDIATE_M)
  845. #define CPL_TX_DATA_ISO_IMMEDIATE_F CPL_TX_DATA_ISO_IMMEDIATE_V(1U)
  846. #define CPL_TX_DATA_ISO_SCSI_S 16
  847. #define CPL_TX_DATA_ISO_SCSI_M 0x3
  848. #define CPL_TX_DATA_ISO_SCSI_V(x) ((x) << CPL_TX_DATA_ISO_SCSI_S)
  849. #define CPL_TX_DATA_ISO_SCSI_G(x) \
  850. (((x) >> CPL_TX_DATA_ISO_SCSI_S) & CPL_TX_DATA_ISO_SCSI_M)
  851. /* cpl_tx_data_iso.reserved2_seglen_offset fields */
  852. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_S 0
  853. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_M 0xffffff
  854. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_V(x) \
  855. ((x) << CPL_TX_DATA_ISO_SEGLEN_OFFSET_S)
  856. #define CPL_TX_DATA_ISO_SEGLEN_OFFSET_G(x) \
  857. (((x) >> CPL_TX_DATA_ISO_SEGLEN_OFFSET_S) & \
  858. CPL_TX_DATA_ISO_SEGLEN_OFFSET_M)
  859. struct cpl_rx_data {
  860. union opcode_tid ot;
  861. __be16 rsvd;
  862. __be16 len;
  863. __be32 seq;
  864. __be16 urg;
  865. #if defined(__LITTLE_ENDIAN_BITFIELD)
  866. u8 dack_mode:2;
  867. u8 psh:1;
  868. u8 heartbeat:1;
  869. u8 ddp_off:1;
  870. u8 :3;
  871. #else
  872. u8 :3;
  873. u8 ddp_off:1;
  874. u8 heartbeat:1;
  875. u8 psh:1;
  876. u8 dack_mode:2;
  877. #endif
  878. u8 status;
  879. };
  880. struct cpl_rx_data_ack {
  881. WR_HDR;
  882. union opcode_tid ot;
  883. __be32 credit_dack;
  884. };
  885. /* cpl_rx_data_ack.ack_seq fields */
  886. #define RX_CREDITS_S 0
  887. #define RX_CREDITS_V(x) ((x) << RX_CREDITS_S)
  888. #define RX_FORCE_ACK_S 28
  889. #define RX_FORCE_ACK_V(x) ((x) << RX_FORCE_ACK_S)
  890. #define RX_FORCE_ACK_F RX_FORCE_ACK_V(1U)
  891. #define RX_DACK_MODE_S 29
  892. #define RX_DACK_MODE_M 0x3
  893. #define RX_DACK_MODE_V(x) ((x) << RX_DACK_MODE_S)
  894. #define RX_DACK_MODE_G(x) (((x) >> RX_DACK_MODE_S) & RX_DACK_MODE_M)
  895. #define RX_DACK_CHANGE_S 31
  896. #define RX_DACK_CHANGE_V(x) ((x) << RX_DACK_CHANGE_S)
  897. #define RX_DACK_CHANGE_F RX_DACK_CHANGE_V(1U)
  898. struct cpl_rx_pkt {
  899. struct rss_header rsshdr;
  900. u8 opcode;
  901. #if defined(__LITTLE_ENDIAN_BITFIELD)
  902. u8 iff:4;
  903. u8 csum_calc:1;
  904. u8 ipmi_pkt:1;
  905. u8 vlan_ex:1;
  906. u8 ip_frag:1;
  907. #else
  908. u8 ip_frag:1;
  909. u8 vlan_ex:1;
  910. u8 ipmi_pkt:1;
  911. u8 csum_calc:1;
  912. u8 iff:4;
  913. #endif
  914. __be16 csum;
  915. __be16 vlan;
  916. __be16 len;
  917. __be32 l2info;
  918. __be16 hdr_len;
  919. __be16 err_vec;
  920. };
  921. #define RX_T6_ETHHDR_LEN_M 0xFF
  922. #define RX_T6_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_T6_ETHHDR_LEN_M)
  923. #define RXF_PSH_S 20
  924. #define RXF_PSH_V(x) ((x) << RXF_PSH_S)
  925. #define RXF_PSH_F RXF_PSH_V(1U)
  926. #define RXF_SYN_S 21
  927. #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
  928. #define RXF_SYN_F RXF_SYN_V(1U)
  929. #define RXF_UDP_S 22
  930. #define RXF_UDP_V(x) ((x) << RXF_UDP_S)
  931. #define RXF_UDP_F RXF_UDP_V(1U)
  932. #define RXF_TCP_S 23
  933. #define RXF_TCP_V(x) ((x) << RXF_TCP_S)
  934. #define RXF_TCP_F RXF_TCP_V(1U)
  935. #define RXF_IP_S 24
  936. #define RXF_IP_V(x) ((x) << RXF_IP_S)
  937. #define RXF_IP_F RXF_IP_V(1U)
  938. #define RXF_IP6_S 25
  939. #define RXF_IP6_V(x) ((x) << RXF_IP6_S)
  940. #define RXF_IP6_F RXF_IP6_V(1U)
  941. #define RXF_SYN_COOKIE_S 26
  942. #define RXF_SYN_COOKIE_V(x) ((x) << RXF_SYN_COOKIE_S)
  943. #define RXF_SYN_COOKIE_F RXF_SYN_COOKIE_V(1U)
  944. #define RXF_FCOE_S 26
  945. #define RXF_FCOE_V(x) ((x) << RXF_FCOE_S)
  946. #define RXF_FCOE_F RXF_FCOE_V(1U)
  947. #define RXF_LRO_S 27
  948. #define RXF_LRO_V(x) ((x) << RXF_LRO_S)
  949. #define RXF_LRO_F RXF_LRO_V(1U)
  950. /* rx_pkt.l2info fields */
  951. #define RX_ETHHDR_LEN_S 0
  952. #define RX_ETHHDR_LEN_M 0x1F
  953. #define RX_ETHHDR_LEN_V(x) ((x) << RX_ETHHDR_LEN_S)
  954. #define RX_ETHHDR_LEN_G(x) (((x) >> RX_ETHHDR_LEN_S) & RX_ETHHDR_LEN_M)
  955. #define RX_T5_ETHHDR_LEN_S 0
  956. #define RX_T5_ETHHDR_LEN_M 0x3F
  957. #define RX_T5_ETHHDR_LEN_V(x) ((x) << RX_T5_ETHHDR_LEN_S)
  958. #define RX_T5_ETHHDR_LEN_G(x) (((x) >> RX_T5_ETHHDR_LEN_S) & RX_T5_ETHHDR_LEN_M)
  959. #define RX_MACIDX_S 8
  960. #define RX_MACIDX_M 0x1FF
  961. #define RX_MACIDX_V(x) ((x) << RX_MACIDX_S)
  962. #define RX_MACIDX_G(x) (((x) >> RX_MACIDX_S) & RX_MACIDX_M)
  963. #define RXF_SYN_S 21
  964. #define RXF_SYN_V(x) ((x) << RXF_SYN_S)
  965. #define RXF_SYN_F RXF_SYN_V(1U)
  966. #define RX_CHAN_S 28
  967. #define RX_CHAN_M 0xF
  968. #define RX_CHAN_V(x) ((x) << RX_CHAN_S)
  969. #define RX_CHAN_G(x) (((x) >> RX_CHAN_S) & RX_CHAN_M)
  970. /* rx_pkt.hdr_len fields */
  971. #define RX_TCPHDR_LEN_S 0
  972. #define RX_TCPHDR_LEN_M 0x3F
  973. #define RX_TCPHDR_LEN_V(x) ((x) << RX_TCPHDR_LEN_S)
  974. #define RX_TCPHDR_LEN_G(x) (((x) >> RX_TCPHDR_LEN_S) & RX_TCPHDR_LEN_M)
  975. #define RX_IPHDR_LEN_S 6
  976. #define RX_IPHDR_LEN_M 0x3FF
  977. #define RX_IPHDR_LEN_V(x) ((x) << RX_IPHDR_LEN_S)
  978. #define RX_IPHDR_LEN_G(x) (((x) >> RX_IPHDR_LEN_S) & RX_IPHDR_LEN_M)
  979. /* rx_pkt.err_vec fields */
  980. #define RXERR_CSUM_S 13
  981. #define RXERR_CSUM_V(x) ((x) << RXERR_CSUM_S)
  982. #define RXERR_CSUM_F RXERR_CSUM_V(1U)
  983. struct cpl_trace_pkt {
  984. u8 opcode;
  985. u8 intf;
  986. #if defined(__LITTLE_ENDIAN_BITFIELD)
  987. u8 runt:4;
  988. u8 filter_hit:4;
  989. u8 :6;
  990. u8 err:1;
  991. u8 trunc:1;
  992. #else
  993. u8 filter_hit:4;
  994. u8 runt:4;
  995. u8 trunc:1;
  996. u8 err:1;
  997. u8 :6;
  998. #endif
  999. __be16 rsvd;
  1000. __be16 len;
  1001. __be64 tstamp;
  1002. };
  1003. struct cpl_t5_trace_pkt {
  1004. __u8 opcode;
  1005. __u8 intf;
  1006. #if defined(__LITTLE_ENDIAN_BITFIELD)
  1007. __u8 runt:4;
  1008. __u8 filter_hit:4;
  1009. __u8:6;
  1010. __u8 err:1;
  1011. __u8 trunc:1;
  1012. #else
  1013. __u8 filter_hit:4;
  1014. __u8 runt:4;
  1015. __u8 trunc:1;
  1016. __u8 err:1;
  1017. __u8:6;
  1018. #endif
  1019. __be16 rsvd;
  1020. __be16 len;
  1021. __be64 tstamp;
  1022. __be64 rsvd1;
  1023. };
  1024. struct cpl_l2t_write_req {
  1025. WR_HDR;
  1026. union opcode_tid ot;
  1027. __be16 params;
  1028. __be16 l2t_idx;
  1029. __be16 vlan;
  1030. u8 dst_mac[6];
  1031. };
  1032. /* cpl_l2t_write_req.params fields */
  1033. #define L2T_W_INFO_S 2
  1034. #define L2T_W_INFO_V(x) ((x) << L2T_W_INFO_S)
  1035. #define L2T_W_PORT_S 8
  1036. #define L2T_W_PORT_V(x) ((x) << L2T_W_PORT_S)
  1037. #define L2T_W_NOREPLY_S 15
  1038. #define L2T_W_NOREPLY_V(x) ((x) << L2T_W_NOREPLY_S)
  1039. #define L2T_W_NOREPLY_F L2T_W_NOREPLY_V(1U)
  1040. #define CPL_L2T_VLAN_NONE 0xfff
  1041. struct cpl_l2t_write_rpl {
  1042. union opcode_tid ot;
  1043. u8 status;
  1044. u8 rsvd[3];
  1045. };
  1046. struct cpl_rdma_terminate {
  1047. union opcode_tid ot;
  1048. __be16 rsvd;
  1049. __be16 len;
  1050. };
  1051. struct cpl_sge_egr_update {
  1052. __be32 opcode_qid;
  1053. __be16 cidx;
  1054. __be16 pidx;
  1055. };
  1056. /* cpl_sge_egr_update.ot fields */
  1057. #define EGR_QID_S 0
  1058. #define EGR_QID_M 0x1FFFF
  1059. #define EGR_QID_G(x) (((x) >> EGR_QID_S) & EGR_QID_M)
  1060. /* cpl_fw*.type values */
  1061. enum {
  1062. FW_TYPE_CMD_RPL = 0,
  1063. FW_TYPE_WR_RPL = 1,
  1064. FW_TYPE_CQE = 2,
  1065. FW_TYPE_OFLD_CONNECTION_WR_RPL = 3,
  1066. FW_TYPE_RSSCPL = 4,
  1067. };
  1068. struct cpl_fw4_pld {
  1069. u8 opcode;
  1070. u8 rsvd0[3];
  1071. u8 type;
  1072. u8 rsvd1;
  1073. __be16 len;
  1074. __be64 data;
  1075. __be64 rsvd2;
  1076. };
  1077. struct cpl_fw6_pld {
  1078. u8 opcode;
  1079. u8 rsvd[5];
  1080. __be16 len;
  1081. __be64 data[4];
  1082. };
  1083. struct cpl_fw4_msg {
  1084. u8 opcode;
  1085. u8 type;
  1086. __be16 rsvd0;
  1087. __be32 rsvd1;
  1088. __be64 data[2];
  1089. };
  1090. struct cpl_fw4_ack {
  1091. union opcode_tid ot;
  1092. u8 credits;
  1093. u8 rsvd0[2];
  1094. u8 seq_vld;
  1095. __be32 snd_nxt;
  1096. __be32 snd_una;
  1097. __be64 rsvd1;
  1098. };
  1099. enum {
  1100. CPL_FW4_ACK_FLAGS_SEQVAL = 0x1, /* seqn valid */
  1101. CPL_FW4_ACK_FLAGS_CH = 0x2, /* channel change complete */
  1102. CPL_FW4_ACK_FLAGS_FLOWC = 0x4, /* fw_flowc_wr complete */
  1103. };
  1104. struct cpl_fw6_msg {
  1105. u8 opcode;
  1106. u8 type;
  1107. __be16 rsvd0;
  1108. __be32 rsvd1;
  1109. __be64 data[4];
  1110. };
  1111. /* cpl_fw6_msg.type values */
  1112. enum {
  1113. FW6_TYPE_CMD_RPL = 0,
  1114. FW6_TYPE_WR_RPL = 1,
  1115. FW6_TYPE_CQE = 2,
  1116. FW6_TYPE_OFLD_CONNECTION_WR_RPL = 3,
  1117. FW6_TYPE_RSSCPL = FW_TYPE_RSSCPL,
  1118. };
  1119. struct cpl_fw6_msg_ofld_connection_wr_rpl {
  1120. __u64 cookie;
  1121. __be32 tid; /* or atid in case of active failure */
  1122. __u8 t_state;
  1123. __u8 retval;
  1124. __u8 rsvd[2];
  1125. };
  1126. struct cpl_tx_data {
  1127. union opcode_tid ot;
  1128. __be32 len;
  1129. __be32 rsvd;
  1130. __be32 flags;
  1131. };
  1132. /* cpl_tx_data.flags field */
  1133. #define TX_FORCE_S 13
  1134. #define TX_FORCE_V(x) ((x) << TX_FORCE_S)
  1135. enum {
  1136. ULP_TX_MEM_READ = 2,
  1137. ULP_TX_MEM_WRITE = 3,
  1138. ULP_TX_PKT = 4
  1139. };
  1140. enum {
  1141. ULP_TX_SC_NOOP = 0x80,
  1142. ULP_TX_SC_IMM = 0x81,
  1143. ULP_TX_SC_DSGL = 0x82,
  1144. ULP_TX_SC_ISGL = 0x83
  1145. };
  1146. #define ULPTX_CMD_S 24
  1147. #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
  1148. struct ulptx_sge_pair {
  1149. __be32 len[2];
  1150. __be64 addr[2];
  1151. };
  1152. struct ulptx_sgl {
  1153. __be32 cmd_nsge;
  1154. __be32 len0;
  1155. __be64 addr0;
  1156. struct ulptx_sge_pair sge[0];
  1157. };
  1158. struct ulptx_idata {
  1159. __be32 cmd_more;
  1160. __be32 len;
  1161. };
  1162. struct ulp_txpkt {
  1163. __be32 cmd_dest;
  1164. __be32 len;
  1165. };
  1166. #define ULPTX_CMD_S 24
  1167. #define ULPTX_CMD_M 0xFF
  1168. #define ULPTX_CMD_V(x) ((x) << ULPTX_CMD_S)
  1169. #define ULPTX_NSGE_S 0
  1170. #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
  1171. #define ULPTX_MORE_S 23
  1172. #define ULPTX_MORE_V(x) ((x) << ULPTX_MORE_S)
  1173. #define ULPTX_MORE_F ULPTX_MORE_V(1U)
  1174. #define ULP_TXPKT_DEST_S 16
  1175. #define ULP_TXPKT_DEST_M 0x3
  1176. #define ULP_TXPKT_DEST_V(x) ((x) << ULP_TXPKT_DEST_S)
  1177. #define ULP_TXPKT_FID_S 4
  1178. #define ULP_TXPKT_FID_M 0x7ff
  1179. #define ULP_TXPKT_FID_V(x) ((x) << ULP_TXPKT_FID_S)
  1180. #define ULP_TXPKT_RO_S 3
  1181. #define ULP_TXPKT_RO_V(x) ((x) << ULP_TXPKT_RO_S)
  1182. #define ULP_TXPKT_RO_F ULP_TXPKT_RO_V(1U)
  1183. #define ULP_TX_SC_MORE_S 23
  1184. #define ULP_TX_SC_MORE_V(x) ((x) << ULP_TX_SC_MORE_S)
  1185. #define ULP_TX_SC_MORE_F ULP_TX_SC_MORE_V(1U)
  1186. struct ulp_mem_io {
  1187. WR_HDR;
  1188. __be32 cmd;
  1189. __be32 len16; /* command length */
  1190. __be32 dlen; /* data length in 32-byte units */
  1191. __be32 lock_addr;
  1192. };
  1193. #define ULP_MEMIO_LOCK_S 31
  1194. #define ULP_MEMIO_LOCK_V(x) ((x) << ULP_MEMIO_LOCK_S)
  1195. #define ULP_MEMIO_LOCK_F ULP_MEMIO_LOCK_V(1U)
  1196. /* additional ulp_mem_io.cmd fields */
  1197. #define ULP_MEMIO_ORDER_S 23
  1198. #define ULP_MEMIO_ORDER_V(x) ((x) << ULP_MEMIO_ORDER_S)
  1199. #define ULP_MEMIO_ORDER_F ULP_MEMIO_ORDER_V(1U)
  1200. #define T5_ULP_MEMIO_IMM_S 23
  1201. #define T5_ULP_MEMIO_IMM_V(x) ((x) << T5_ULP_MEMIO_IMM_S)
  1202. #define T5_ULP_MEMIO_IMM_F T5_ULP_MEMIO_IMM_V(1U)
  1203. #define T5_ULP_MEMIO_ORDER_S 22
  1204. #define T5_ULP_MEMIO_ORDER_V(x) ((x) << T5_ULP_MEMIO_ORDER_S)
  1205. #define T5_ULP_MEMIO_ORDER_F T5_ULP_MEMIO_ORDER_V(1U)
  1206. #define T5_ULP_MEMIO_FID_S 4
  1207. #define T5_ULP_MEMIO_FID_M 0x7ff
  1208. #define T5_ULP_MEMIO_FID_V(x) ((x) << T5_ULP_MEMIO_FID_S)
  1209. /* ulp_mem_io.lock_addr fields */
  1210. #define ULP_MEMIO_ADDR_S 0
  1211. #define ULP_MEMIO_ADDR_V(x) ((x) << ULP_MEMIO_ADDR_S)
  1212. /* ulp_mem_io.dlen fields */
  1213. #define ULP_MEMIO_DATA_LEN_S 0
  1214. #define ULP_MEMIO_DATA_LEN_V(x) ((x) << ULP_MEMIO_DATA_LEN_S)
  1215. #define ULPTX_NSGE_S 0
  1216. #define ULPTX_NSGE_M 0xFFFF
  1217. #define ULPTX_NSGE_V(x) ((x) << ULPTX_NSGE_S)
  1218. #define ULPTX_NSGE_G(x) (((x) >> ULPTX_NSGE_S) & ULPTX_NSGE_M)
  1219. struct ulptx_sc_memrd {
  1220. __be32 cmd_to_len;
  1221. __be32 addr;
  1222. };
  1223. #define ULP_TXPKT_DATAMODIFY_S 23
  1224. #define ULP_TXPKT_DATAMODIFY_M 0x1
  1225. #define ULP_TXPKT_DATAMODIFY_V(x) ((x) << ULP_TXPKT_DATAMODIFY_S)
  1226. #define ULP_TXPKT_DATAMODIFY_G(x) \
  1227. (((x) >> ULP_TXPKT_DATAMODIFY_S) & ULP_TXPKT_DATAMODIFY__M)
  1228. #define ULP_TXPKT_DATAMODIFY_F ULP_TXPKT_DATAMODIFY_V(1U)
  1229. #define ULP_TXPKT_CHANNELID_S 22
  1230. #define ULP_TXPKT_CHANNELID_M 0x1
  1231. #define ULP_TXPKT_CHANNELID_V(x) ((x) << ULP_TXPKT_CHANNELID_S)
  1232. #define ULP_TXPKT_CHANNELID_G(x) \
  1233. (((x) >> ULP_TXPKT_CHANNELID_S) & ULP_TXPKT_CHANNELID_M)
  1234. #define ULP_TXPKT_CHANNELID_F ULP_TXPKT_CHANNELID_V(1U)
  1235. #define SCMD_SEQ_NO_CTRL_S 29
  1236. #define SCMD_SEQ_NO_CTRL_M 0x3
  1237. #define SCMD_SEQ_NO_CTRL_V(x) ((x) << SCMD_SEQ_NO_CTRL_S)
  1238. #define SCMD_SEQ_NO_CTRL_G(x) \
  1239. (((x) >> SCMD_SEQ_NO_CTRL_S) & SCMD_SEQ_NO_CTRL_M)
  1240. /* StsFieldPrsnt- Status field at the end of the TLS PDU */
  1241. #define SCMD_STATUS_PRESENT_S 28
  1242. #define SCMD_STATUS_PRESENT_M 0x1
  1243. #define SCMD_STATUS_PRESENT_V(x) ((x) << SCMD_STATUS_PRESENT_S)
  1244. #define SCMD_STATUS_PRESENT_G(x) \
  1245. (((x) >> SCMD_STATUS_PRESENT_S) & SCMD_STATUS_PRESENT_M)
  1246. #define SCMD_STATUS_PRESENT_F SCMD_STATUS_PRESENT_V(1U)
  1247. /* ProtoVersion - Protocol Version 0: 1.2, 1:1.1, 2:DTLS, 3:Generic,
  1248. * 3-15: Reserved.
  1249. */
  1250. #define SCMD_PROTO_VERSION_S 24
  1251. #define SCMD_PROTO_VERSION_M 0xf
  1252. #define SCMD_PROTO_VERSION_V(x) ((x) << SCMD_PROTO_VERSION_S)
  1253. #define SCMD_PROTO_VERSION_G(x) \
  1254. (((x) >> SCMD_PROTO_VERSION_S) & SCMD_PROTO_VERSION_M)
  1255. /* EncDecCtrl - Encryption/Decryption Control. 0: Encrypt, 1: Decrypt */
  1256. #define SCMD_ENC_DEC_CTRL_S 23
  1257. #define SCMD_ENC_DEC_CTRL_M 0x1
  1258. #define SCMD_ENC_DEC_CTRL_V(x) ((x) << SCMD_ENC_DEC_CTRL_S)
  1259. #define SCMD_ENC_DEC_CTRL_G(x) \
  1260. (((x) >> SCMD_ENC_DEC_CTRL_S) & SCMD_ENC_DEC_CTRL_M)
  1261. #define SCMD_ENC_DEC_CTRL_F SCMD_ENC_DEC_CTRL_V(1U)
  1262. /* CipherAuthSeqCtrl - Cipher Authentication Sequence Control. */
  1263. #define SCMD_CIPH_AUTH_SEQ_CTRL_S 22
  1264. #define SCMD_CIPH_AUTH_SEQ_CTRL_M 0x1
  1265. #define SCMD_CIPH_AUTH_SEQ_CTRL_V(x) \
  1266. ((x) << SCMD_CIPH_AUTH_SEQ_CTRL_S)
  1267. #define SCMD_CIPH_AUTH_SEQ_CTRL_G(x) \
  1268. (((x) >> SCMD_CIPH_AUTH_SEQ_CTRL_S) & SCMD_CIPH_AUTH_SEQ_CTRL_M)
  1269. #define SCMD_CIPH_AUTH_SEQ_CTRL_F SCMD_CIPH_AUTH_SEQ_CTRL_V(1U)
  1270. /* CiphMode - Cipher Mode. 0: NOP, 1:AES-CBC, 2:AES-GCM, 3:AES-CTR,
  1271. * 4:Generic-AES, 5-15: Reserved.
  1272. */
  1273. #define SCMD_CIPH_MODE_S 18
  1274. #define SCMD_CIPH_MODE_M 0xf
  1275. #define SCMD_CIPH_MODE_V(x) ((x) << SCMD_CIPH_MODE_S)
  1276. #define SCMD_CIPH_MODE_G(x) \
  1277. (((x) >> SCMD_CIPH_MODE_S) & SCMD_CIPH_MODE_M)
  1278. /* AuthMode - Auth Mode. 0: NOP, 1:SHA1, 2:SHA2-224, 3:SHA2-256
  1279. * 4-15: Reserved
  1280. */
  1281. #define SCMD_AUTH_MODE_S 14
  1282. #define SCMD_AUTH_MODE_M 0xf
  1283. #define SCMD_AUTH_MODE_V(x) ((x) << SCMD_AUTH_MODE_S)
  1284. #define SCMD_AUTH_MODE_G(x) \
  1285. (((x) >> SCMD_AUTH_MODE_S) & SCMD_AUTH_MODE_M)
  1286. /* HmacCtrl - HMAC Control. 0:NOP, 1:No truncation, 2:Support HMAC Truncation
  1287. * per RFC 4366, 3:IPSec 96 bits, 4-7:Reserved
  1288. */
  1289. #define SCMD_HMAC_CTRL_S 11
  1290. #define SCMD_HMAC_CTRL_M 0x7
  1291. #define SCMD_HMAC_CTRL_V(x) ((x) << SCMD_HMAC_CTRL_S)
  1292. #define SCMD_HMAC_CTRL_G(x) \
  1293. (((x) >> SCMD_HMAC_CTRL_S) & SCMD_HMAC_CTRL_M)
  1294. /* IvSize - IV size in units of 2 bytes */
  1295. #define SCMD_IV_SIZE_S 7
  1296. #define SCMD_IV_SIZE_M 0xf
  1297. #define SCMD_IV_SIZE_V(x) ((x) << SCMD_IV_SIZE_S)
  1298. #define SCMD_IV_SIZE_G(x) \
  1299. (((x) >> SCMD_IV_SIZE_S) & SCMD_IV_SIZE_M)
  1300. /* NumIVs - Number of IVs */
  1301. #define SCMD_NUM_IVS_S 0
  1302. #define SCMD_NUM_IVS_M 0x7f
  1303. #define SCMD_NUM_IVS_V(x) ((x) << SCMD_NUM_IVS_S)
  1304. #define SCMD_NUM_IVS_G(x) \
  1305. (((x) >> SCMD_NUM_IVS_S) & SCMD_NUM_IVS_M)
  1306. /* EnbDbgId - If this is enabled upper 20 (63:44) bits if SeqNumber
  1307. * (below) are used as Cid (connection id for debug status), these
  1308. * bits are padded to zero for forming the 64 bit
  1309. * sequence number for TLS
  1310. */
  1311. #define SCMD_ENB_DBGID_S 31
  1312. #define SCMD_ENB_DBGID_M 0x1
  1313. #define SCMD_ENB_DBGID_V(x) ((x) << SCMD_ENB_DBGID_S)
  1314. #define SCMD_ENB_DBGID_G(x) \
  1315. (((x) >> SCMD_ENB_DBGID_S) & SCMD_ENB_DBGID_M)
  1316. /* IV generation in SW. */
  1317. #define SCMD_IV_GEN_CTRL_S 30
  1318. #define SCMD_IV_GEN_CTRL_M 0x1
  1319. #define SCMD_IV_GEN_CTRL_V(x) ((x) << SCMD_IV_GEN_CTRL_S)
  1320. #define SCMD_IV_GEN_CTRL_G(x) \
  1321. (((x) >> SCMD_IV_GEN_CTRL_S) & SCMD_IV_GEN_CTRL_M)
  1322. #define SCMD_IV_GEN_CTRL_F SCMD_IV_GEN_CTRL_V(1U)
  1323. /* More frags */
  1324. #define SCMD_MORE_FRAGS_S 20
  1325. #define SCMD_MORE_FRAGS_M 0x1
  1326. #define SCMD_MORE_FRAGS_V(x) ((x) << SCMD_MORE_FRAGS_S)
  1327. #define SCMD_MORE_FRAGS_G(x) (((x) >> SCMD_MORE_FRAGS_S) & SCMD_MORE_FRAGS_M)
  1328. /*last frag */
  1329. #define SCMD_LAST_FRAG_S 19
  1330. #define SCMD_LAST_FRAG_M 0x1
  1331. #define SCMD_LAST_FRAG_V(x) ((x) << SCMD_LAST_FRAG_S)
  1332. #define SCMD_LAST_FRAG_G(x) (((x) >> SCMD_LAST_FRAG_S) & SCMD_LAST_FRAG_M)
  1333. /* TlsCompPdu */
  1334. #define SCMD_TLS_COMPPDU_S 18
  1335. #define SCMD_TLS_COMPPDU_M 0x1
  1336. #define SCMD_TLS_COMPPDU_V(x) ((x) << SCMD_TLS_COMPPDU_S)
  1337. #define SCMD_TLS_COMPPDU_G(x) (((x) >> SCMD_TLS_COMPPDU_S) & SCMD_TLS_COMPPDU_M)
  1338. /* KeyCntxtInline - Key context inline after the scmd OR PayloadOnly*/
  1339. #define SCMD_KEY_CTX_INLINE_S 17
  1340. #define SCMD_KEY_CTX_INLINE_M 0x1
  1341. #define SCMD_KEY_CTX_INLINE_V(x) ((x) << SCMD_KEY_CTX_INLINE_S)
  1342. #define SCMD_KEY_CTX_INLINE_G(x) \
  1343. (((x) >> SCMD_KEY_CTX_INLINE_S) & SCMD_KEY_CTX_INLINE_M)
  1344. #define SCMD_KEY_CTX_INLINE_F SCMD_KEY_CTX_INLINE_V(1U)
  1345. /* TLSFragEnable - 0: Host created TLS PDUs, 1: TLS Framgmentation in ASIC */
  1346. #define SCMD_TLS_FRAG_ENABLE_S 16
  1347. #define SCMD_TLS_FRAG_ENABLE_M 0x1
  1348. #define SCMD_TLS_FRAG_ENABLE_V(x) ((x) << SCMD_TLS_FRAG_ENABLE_S)
  1349. #define SCMD_TLS_FRAG_ENABLE_G(x) \
  1350. (((x) >> SCMD_TLS_FRAG_ENABLE_S) & SCMD_TLS_FRAG_ENABLE_M)
  1351. #define SCMD_TLS_FRAG_ENABLE_F SCMD_TLS_FRAG_ENABLE_V(1U)
  1352. /* MacOnly - Only send the MAC and discard PDU. This is valid for hash only
  1353. * modes, in this case TLS_TX will drop the PDU and only
  1354. * send back the MAC bytes.
  1355. */
  1356. #define SCMD_MAC_ONLY_S 15
  1357. #define SCMD_MAC_ONLY_M 0x1
  1358. #define SCMD_MAC_ONLY_V(x) ((x) << SCMD_MAC_ONLY_S)
  1359. #define SCMD_MAC_ONLY_G(x) \
  1360. (((x) >> SCMD_MAC_ONLY_S) & SCMD_MAC_ONLY_M)
  1361. #define SCMD_MAC_ONLY_F SCMD_MAC_ONLY_V(1U)
  1362. /* AadIVDrop - Drop the AAD and IV fields. Useful in protocols
  1363. * which have complex AAD and IV formations Eg:AES-CCM
  1364. */
  1365. #define SCMD_AADIVDROP_S 14
  1366. #define SCMD_AADIVDROP_M 0x1
  1367. #define SCMD_AADIVDROP_V(x) ((x) << SCMD_AADIVDROP_S)
  1368. #define SCMD_AADIVDROP_G(x) \
  1369. (((x) >> SCMD_AADIVDROP_S) & SCMD_AADIVDROP_M)
  1370. #define SCMD_AADIVDROP_F SCMD_AADIVDROP_V(1U)
  1371. /* HdrLength - Length of all headers excluding TLS header
  1372. * present before start of crypto PDU/payload.
  1373. */
  1374. #define SCMD_HDR_LEN_S 0
  1375. #define SCMD_HDR_LEN_M 0x3fff
  1376. #define SCMD_HDR_LEN_V(x) ((x) << SCMD_HDR_LEN_S)
  1377. #define SCMD_HDR_LEN_G(x) \
  1378. (((x) >> SCMD_HDR_LEN_S) & SCMD_HDR_LEN_M)
  1379. struct cpl_tx_sec_pdu {
  1380. __be32 op_ivinsrtofst;
  1381. __be32 pldlen;
  1382. __be32 aadstart_cipherstop_hi;
  1383. __be32 cipherstop_lo_authinsert;
  1384. __be32 seqno_numivs;
  1385. __be32 ivgen_hdrlen;
  1386. __be64 scmd1;
  1387. };
  1388. #define CPL_TX_SEC_PDU_OPCODE_S 24
  1389. #define CPL_TX_SEC_PDU_OPCODE_M 0xff
  1390. #define CPL_TX_SEC_PDU_OPCODE_V(x) ((x) << CPL_TX_SEC_PDU_OPCODE_S)
  1391. #define CPL_TX_SEC_PDU_OPCODE_G(x) \
  1392. (((x) >> CPL_TX_SEC_PDU_OPCODE_S) & CPL_TX_SEC_PDU_OPCODE_M)
  1393. /* RX Channel Id */
  1394. #define CPL_TX_SEC_PDU_RXCHID_S 22
  1395. #define CPL_TX_SEC_PDU_RXCHID_M 0x1
  1396. #define CPL_TX_SEC_PDU_RXCHID_V(x) ((x) << CPL_TX_SEC_PDU_RXCHID_S)
  1397. #define CPL_TX_SEC_PDU_RXCHID_G(x) \
  1398. (((x) >> CPL_TX_SEC_PDU_RXCHID_S) & CPL_TX_SEC_PDU_RXCHID_M)
  1399. #define CPL_TX_SEC_PDU_RXCHID_F CPL_TX_SEC_PDU_RXCHID_V(1U)
  1400. /* Ack Follows */
  1401. #define CPL_TX_SEC_PDU_ACKFOLLOWS_S 21
  1402. #define CPL_TX_SEC_PDU_ACKFOLLOWS_M 0x1
  1403. #define CPL_TX_SEC_PDU_ACKFOLLOWS_V(x) ((x) << CPL_TX_SEC_PDU_ACKFOLLOWS_S)
  1404. #define CPL_TX_SEC_PDU_ACKFOLLOWS_G(x) \
  1405. (((x) >> CPL_TX_SEC_PDU_ACKFOLLOWS_S) & CPL_TX_SEC_PDU_ACKFOLLOWS_M)
  1406. #define CPL_TX_SEC_PDU_ACKFOLLOWS_F CPL_TX_SEC_PDU_ACKFOLLOWS_V(1U)
  1407. /* Loopback bit in cpl_tx_sec_pdu */
  1408. #define CPL_TX_SEC_PDU_ULPTXLPBK_S 20
  1409. #define CPL_TX_SEC_PDU_ULPTXLPBK_M 0x1
  1410. #define CPL_TX_SEC_PDU_ULPTXLPBK_V(x) ((x) << CPL_TX_SEC_PDU_ULPTXLPBK_S)
  1411. #define CPL_TX_SEC_PDU_ULPTXLPBK_G(x) \
  1412. (((x) >> CPL_TX_SEC_PDU_ULPTXLPBK_S) & CPL_TX_SEC_PDU_ULPTXLPBK_M)
  1413. #define CPL_TX_SEC_PDU_ULPTXLPBK_F CPL_TX_SEC_PDU_ULPTXLPBK_V(1U)
  1414. /* Length of cpl header encapsulated */
  1415. #define CPL_TX_SEC_PDU_CPLLEN_S 16
  1416. #define CPL_TX_SEC_PDU_CPLLEN_M 0xf
  1417. #define CPL_TX_SEC_PDU_CPLLEN_V(x) ((x) << CPL_TX_SEC_PDU_CPLLEN_S)
  1418. #define CPL_TX_SEC_PDU_CPLLEN_G(x) \
  1419. (((x) >> CPL_TX_SEC_PDU_CPLLEN_S) & CPL_TX_SEC_PDU_CPLLEN_M)
  1420. /* PlaceHolder */
  1421. #define CPL_TX_SEC_PDU_PLACEHOLDER_S 10
  1422. #define CPL_TX_SEC_PDU_PLACEHOLDER_M 0x1
  1423. #define CPL_TX_SEC_PDU_PLACEHOLDER_V(x) ((x) << CPL_TX_SEC_PDU_PLACEHOLDER_S)
  1424. #define CPL_TX_SEC_PDU_PLACEHOLDER_G(x) \
  1425. (((x) >> CPL_TX_SEC_PDU_PLACEHOLDER_S) & \
  1426. CPL_TX_SEC_PDU_PLACEHOLDER_M)
  1427. /* IvInsrtOffset: Insertion location for IV */
  1428. #define CPL_TX_SEC_PDU_IVINSRTOFST_S 0
  1429. #define CPL_TX_SEC_PDU_IVINSRTOFST_M 0x3ff
  1430. #define CPL_TX_SEC_PDU_IVINSRTOFST_V(x) ((x) << CPL_TX_SEC_PDU_IVINSRTOFST_S)
  1431. #define CPL_TX_SEC_PDU_IVINSRTOFST_G(x) \
  1432. (((x) >> CPL_TX_SEC_PDU_IVINSRTOFST_S) & \
  1433. CPL_TX_SEC_PDU_IVINSRTOFST_M)
  1434. /* AadStartOffset: Offset in bytes for AAD start from
  1435. * the first byte following the pkt headers (0-255 bytes)
  1436. */
  1437. #define CPL_TX_SEC_PDU_AADSTART_S 24
  1438. #define CPL_TX_SEC_PDU_AADSTART_M 0xff
  1439. #define CPL_TX_SEC_PDU_AADSTART_V(x) ((x) << CPL_TX_SEC_PDU_AADSTART_S)
  1440. #define CPL_TX_SEC_PDU_AADSTART_G(x) \
  1441. (((x) >> CPL_TX_SEC_PDU_AADSTART_S) & \
  1442. CPL_TX_SEC_PDU_AADSTART_M)
  1443. /* AadStopOffset: offset in bytes for AAD stop/end from the first byte following
  1444. * the pkt headers (0-511 bytes)
  1445. */
  1446. #define CPL_TX_SEC_PDU_AADSTOP_S 15
  1447. #define CPL_TX_SEC_PDU_AADSTOP_M 0x1ff
  1448. #define CPL_TX_SEC_PDU_AADSTOP_V(x) ((x) << CPL_TX_SEC_PDU_AADSTOP_S)
  1449. #define CPL_TX_SEC_PDU_AADSTOP_G(x) \
  1450. (((x) >> CPL_TX_SEC_PDU_AADSTOP_S) & CPL_TX_SEC_PDU_AADSTOP_M)
  1451. /* CipherStartOffset: offset in bytes for encryption/decryption start from the
  1452. * first byte following the pkt headers (0-1023 bytes)
  1453. */
  1454. #define CPL_TX_SEC_PDU_CIPHERSTART_S 5
  1455. #define CPL_TX_SEC_PDU_CIPHERSTART_M 0x3ff
  1456. #define CPL_TX_SEC_PDU_CIPHERSTART_V(x) ((x) << CPL_TX_SEC_PDU_CIPHERSTART_S)
  1457. #define CPL_TX_SEC_PDU_CIPHERSTART_G(x) \
  1458. (((x) >> CPL_TX_SEC_PDU_CIPHERSTART_S) & \
  1459. CPL_TX_SEC_PDU_CIPHERSTART_M)
  1460. /* CipherStopOffset: offset in bytes for encryption/decryption end
  1461. * from end of the payload of this command (0-511 bytes)
  1462. */
  1463. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_S 0
  1464. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_M 0x1f
  1465. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_V(x) \
  1466. ((x) << CPL_TX_SEC_PDU_CIPHERSTOP_HI_S)
  1467. #define CPL_TX_SEC_PDU_CIPHERSTOP_HI_G(x) \
  1468. (((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_HI_S) & \
  1469. CPL_TX_SEC_PDU_CIPHERSTOP_HI_M)
  1470. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_S 28
  1471. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_M 0xf
  1472. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_V(x) \
  1473. ((x) << CPL_TX_SEC_PDU_CIPHERSTOP_LO_S)
  1474. #define CPL_TX_SEC_PDU_CIPHERSTOP_LO_G(x) \
  1475. (((x) >> CPL_TX_SEC_PDU_CIPHERSTOP_LO_S) & \
  1476. CPL_TX_SEC_PDU_CIPHERSTOP_LO_M)
  1477. /* AuthStartOffset: offset in bytes for authentication start from
  1478. * the first byte following the pkt headers (0-1023)
  1479. */
  1480. #define CPL_TX_SEC_PDU_AUTHSTART_S 18
  1481. #define CPL_TX_SEC_PDU_AUTHSTART_M 0x3ff
  1482. #define CPL_TX_SEC_PDU_AUTHSTART_V(x) ((x) << CPL_TX_SEC_PDU_AUTHSTART_S)
  1483. #define CPL_TX_SEC_PDU_AUTHSTART_G(x) \
  1484. (((x) >> CPL_TX_SEC_PDU_AUTHSTART_S) & \
  1485. CPL_TX_SEC_PDU_AUTHSTART_M)
  1486. /* AuthStopOffset: offset in bytes for authentication
  1487. * end from end of the payload of this command (0-511 Bytes)
  1488. */
  1489. #define CPL_TX_SEC_PDU_AUTHSTOP_S 9
  1490. #define CPL_TX_SEC_PDU_AUTHSTOP_M 0x1ff
  1491. #define CPL_TX_SEC_PDU_AUTHSTOP_V(x) ((x) << CPL_TX_SEC_PDU_AUTHSTOP_S)
  1492. #define CPL_TX_SEC_PDU_AUTHSTOP_G(x) \
  1493. (((x) >> CPL_TX_SEC_PDU_AUTHSTOP_S) & \
  1494. CPL_TX_SEC_PDU_AUTHSTOP_M)
  1495. /* AuthInsrtOffset: offset in bytes for authentication insertion
  1496. * from end of the payload of this command (0-511 bytes)
  1497. */
  1498. #define CPL_TX_SEC_PDU_AUTHINSERT_S 0
  1499. #define CPL_TX_SEC_PDU_AUTHINSERT_M 0x1ff
  1500. #define CPL_TX_SEC_PDU_AUTHINSERT_V(x) ((x) << CPL_TX_SEC_PDU_AUTHINSERT_S)
  1501. #define CPL_TX_SEC_PDU_AUTHINSERT_G(x) \
  1502. (((x) >> CPL_TX_SEC_PDU_AUTHINSERT_S) & \
  1503. CPL_TX_SEC_PDU_AUTHINSERT_M)
  1504. struct cpl_rx_phys_dsgl {
  1505. __be32 op_to_tid;
  1506. __be32 pcirlxorder_to_noofsgentr;
  1507. struct rss_header rss_hdr_int;
  1508. };
  1509. #define CPL_RX_PHYS_DSGL_OPCODE_S 24
  1510. #define CPL_RX_PHYS_DSGL_OPCODE_M 0xff
  1511. #define CPL_RX_PHYS_DSGL_OPCODE_V(x) ((x) << CPL_RX_PHYS_DSGL_OPCODE_S)
  1512. #define CPL_RX_PHYS_DSGL_OPCODE_G(x) \
  1513. (((x) >> CPL_RX_PHYS_DSGL_OPCODE_S) & CPL_RX_PHYS_DSGL_OPCODE_M)
  1514. #define CPL_RX_PHYS_DSGL_ISRDMA_S 23
  1515. #define CPL_RX_PHYS_DSGL_ISRDMA_M 0x1
  1516. #define CPL_RX_PHYS_DSGL_ISRDMA_V(x) ((x) << CPL_RX_PHYS_DSGL_ISRDMA_S)
  1517. #define CPL_RX_PHYS_DSGL_ISRDMA_G(x) \
  1518. (((x) >> CPL_RX_PHYS_DSGL_ISRDMA_S) & CPL_RX_PHYS_DSGL_ISRDMA_M)
  1519. #define CPL_RX_PHYS_DSGL_ISRDMA_F CPL_RX_PHYS_DSGL_ISRDMA_V(1U)
  1520. #define CPL_RX_PHYS_DSGL_RSVD1_S 20
  1521. #define CPL_RX_PHYS_DSGL_RSVD1_M 0x7
  1522. #define CPL_RX_PHYS_DSGL_RSVD1_V(x) ((x) << CPL_RX_PHYS_DSGL_RSVD1_S)
  1523. #define CPL_RX_PHYS_DSGL_RSVD1_G(x) \
  1524. (((x) >> CPL_RX_PHYS_DSGL_RSVD1_S) & \
  1525. CPL_RX_PHYS_DSGL_RSVD1_M)
  1526. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_S 31
  1527. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_M 0x1
  1528. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_V(x) \
  1529. ((x) << CPL_RX_PHYS_DSGL_PCIRLXORDER_S)
  1530. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_G(x) \
  1531. (((x) >> CPL_RX_PHYS_DSGL_PCIRLXORDER_S) & \
  1532. CPL_RX_PHYS_DSGL_PCIRLXORDER_M)
  1533. #define CPL_RX_PHYS_DSGL_PCIRLXORDER_F CPL_RX_PHYS_DSGL_PCIRLXORDER_V(1U)
  1534. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_S 30
  1535. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_M 0x1
  1536. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_V(x) \
  1537. ((x) << CPL_RX_PHYS_DSGL_PCINOSNOOP_S)
  1538. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_G(x) \
  1539. (((x) >> CPL_RX_PHYS_DSGL_PCINOSNOOP_S) & \
  1540. CPL_RX_PHYS_DSGL_PCINOSNOOP_M)
  1541. #define CPL_RX_PHYS_DSGL_PCINOSNOOP_F CPL_RX_PHYS_DSGL_PCINOSNOOP_V(1U)
  1542. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_S 29
  1543. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_M 0x1
  1544. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_V(x) \
  1545. ((x) << CPL_RX_PHYS_DSGL_PCITPHNTENB_S)
  1546. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_G(x) \
  1547. (((x) >> CPL_RX_PHYS_DSGL_PCITPHNTENB_S) & \
  1548. CPL_RX_PHYS_DSGL_PCITPHNTENB_M)
  1549. #define CPL_RX_PHYS_DSGL_PCITPHNTENB_F CPL_RX_PHYS_DSGL_PCITPHNTENB_V(1U)
  1550. #define CPL_RX_PHYS_DSGL_PCITPHNT_S 27
  1551. #define CPL_RX_PHYS_DSGL_PCITPHNT_M 0x3
  1552. #define CPL_RX_PHYS_DSGL_PCITPHNT_V(x) ((x) << CPL_RX_PHYS_DSGL_PCITPHNT_S)
  1553. #define CPL_RX_PHYS_DSGL_PCITPHNT_G(x) \
  1554. (((x) >> CPL_RX_PHYS_DSGL_PCITPHNT_S) & \
  1555. CPL_RX_PHYS_DSGL_PCITPHNT_M)
  1556. #define CPL_RX_PHYS_DSGL_DCAID_S 16
  1557. #define CPL_RX_PHYS_DSGL_DCAID_M 0x7ff
  1558. #define CPL_RX_PHYS_DSGL_DCAID_V(x) ((x) << CPL_RX_PHYS_DSGL_DCAID_S)
  1559. #define CPL_RX_PHYS_DSGL_DCAID_G(x) \
  1560. (((x) >> CPL_RX_PHYS_DSGL_DCAID_S) & \
  1561. CPL_RX_PHYS_DSGL_DCAID_M)
  1562. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_S 0
  1563. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_M 0xffff
  1564. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_V(x) \
  1565. ((x) << CPL_RX_PHYS_DSGL_NOOFSGENTR_S)
  1566. #define CPL_RX_PHYS_DSGL_NOOFSGENTR_G(x) \
  1567. (((x) >> CPL_RX_PHYS_DSGL_NOOFSGENTR_S) & \
  1568. CPL_RX_PHYS_DSGL_NOOFSGENTR_M)
  1569. #endif /* __T4_MSG_H */