12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189 |
- /*
- * This file is part of the Chelsio T4 Ethernet driver for Linux.
- *
- * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
- *
- * This software is available to you under a choice of one of two
- * licenses. You may choose to be licensed under the terms of the GNU
- * General Public License (GPL) Version 2, available from the file
- * COPYING in the main directory of this source tree, or the
- * OpenIB.org BSD license below:
- *
- * Redistribution and use in source and binary forms, with or
- * without modification, are permitted provided that the following
- * conditions are met:
- *
- * - Redistributions of source code must retain the above
- * copyright notice, this list of conditions and the following
- * disclaimer.
- *
- * - Redistributions in binary form must reproduce the above
- * copyright notice, this list of conditions and the following
- * disclaimer in the documentation and/or other materials
- * provided with the distribution.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
- * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
- * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
- * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
- * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
- * SOFTWARE.
- */
- #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
- #include <linux/bitmap.h>
- #include <linux/crc32.h>
- #include <linux/ctype.h>
- #include <linux/debugfs.h>
- #include <linux/err.h>
- #include <linux/etherdevice.h>
- #include <linux/firmware.h>
- #include <linux/if.h>
- #include <linux/if_vlan.h>
- #include <linux/init.h>
- #include <linux/log2.h>
- #include <linux/mdio.h>
- #include <linux/module.h>
- #include <linux/moduleparam.h>
- #include <linux/mutex.h>
- #include <linux/netdevice.h>
- #include <linux/pci.h>
- #include <linux/aer.h>
- #include <linux/rtnetlink.h>
- #include <linux/sched.h>
- #include <linux/seq_file.h>
- #include <linux/sockios.h>
- #include <linux/vmalloc.h>
- #include <linux/workqueue.h>
- #include <net/neighbour.h>
- #include <net/netevent.h>
- #include <net/addrconf.h>
- #include <net/bonding.h>
- #include <net/addrconf.h>
- #include <linux/uaccess.h>
- #include <linux/crash_dump.h>
- #include "cxgb4.h"
- #include "cxgb4_filter.h"
- #include "t4_regs.h"
- #include "t4_values.h"
- #include "t4_msg.h"
- #include "t4fw_api.h"
- #include "t4fw_version.h"
- #include "cxgb4_dcb.h"
- #include "cxgb4_debugfs.h"
- #include "clip_tbl.h"
- #include "l2t.h"
- #include "sched.h"
- #include "cxgb4_tc_u32.h"
- char cxgb4_driver_name[] = KBUILD_MODNAME;
- #ifdef DRV_VERSION
- #undef DRV_VERSION
- #endif
- #define DRV_VERSION "2.0.0-ko"
- const char cxgb4_driver_version[] = DRV_VERSION;
- #define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
- #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
- NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
- NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
- /* Macros needed to support the PCI Device ID Table ...
- */
- #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
- static const struct pci_device_id cxgb4_pci_tbl[] = {
- #define CH_PCI_DEVICE_ID_FUNCTION 0x4
- /* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
- * called for both.
- */
- #define CH_PCI_DEVICE_ID_FUNCTION2 0x0
- #define CH_PCI_ID_TABLE_ENTRY(devid) \
- {PCI_VDEVICE(CHELSIO, (devid)), 4}
- #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
- { 0, } \
- }
- #include "t4_pci_id_tbl.h"
- #define FW4_FNAME "cxgb4/t4fw.bin"
- #define FW5_FNAME "cxgb4/t5fw.bin"
- #define FW6_FNAME "cxgb4/t6fw.bin"
- #define FW4_CFNAME "cxgb4/t4-config.txt"
- #define FW5_CFNAME "cxgb4/t5-config.txt"
- #define FW6_CFNAME "cxgb4/t6-config.txt"
- #define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
- #define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
- #define PHY_AQ1202_DEVICEID 0x4409
- #define PHY_BCM84834_DEVICEID 0x4486
- MODULE_DESCRIPTION(DRV_DESC);
- MODULE_AUTHOR("Chelsio Communications");
- MODULE_LICENSE("Dual BSD/GPL");
- MODULE_VERSION(DRV_VERSION);
- MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
- MODULE_FIRMWARE(FW4_FNAME);
- MODULE_FIRMWARE(FW5_FNAME);
- MODULE_FIRMWARE(FW6_FNAME);
- /*
- * The driver uses the best interrupt scheme available on a platform in the
- * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
- * of these schemes the driver may consider as follows:
- *
- * msi = 2: choose from among all three options
- * msi = 1: only consider MSI and INTx interrupts
- * msi = 0: force INTx interrupts
- */
- static int msi = 2;
- module_param(msi, int, 0644);
- MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
- /*
- * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
- * offset by 2 bytes in order to have the IP headers line up on 4-byte
- * boundaries. This is a requirement for many architectures which will throw
- * a machine check fault if an attempt is made to access one of the 4-byte IP
- * header fields on a non-4-byte boundary. And it's a major performance issue
- * even on some architectures which allow it like some implementations of the
- * x86 ISA. However, some architectures don't mind this and for some very
- * edge-case performance sensitive applications (like forwarding large volumes
- * of small packets), setting this DMA offset to 0 will decrease the number of
- * PCI-E Bus transfers enough to measurably affect performance.
- */
- static int rx_dma_offset = 2;
- /* TX Queue select used to determine what algorithm to use for selecting TX
- * queue. Select between the kernel provided function (select_queue=0) or user
- * cxgb_select_queue function (select_queue=1)
- *
- * Default: select_queue=0
- */
- static int select_queue;
- module_param(select_queue, int, 0644);
- MODULE_PARM_DESC(select_queue,
- "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");
- static struct dentry *cxgb4_debugfs_root;
- LIST_HEAD(adapter_list);
- DEFINE_MUTEX(uld_mutex);
- static void link_report(struct net_device *dev)
- {
- if (!netif_carrier_ok(dev))
- netdev_info(dev, "link down\n");
- else {
- static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
- const char *s;
- const struct port_info *p = netdev_priv(dev);
- switch (p->link_cfg.speed) {
- case 10000:
- s = "10Gbps";
- break;
- case 1000:
- s = "1000Mbps";
- break;
- case 100:
- s = "100Mbps";
- break;
- case 40000:
- s = "40Gbps";
- break;
- default:
- pr_info("%s: unsupported speed: %d\n",
- dev->name, p->link_cfg.speed);
- return;
- }
- netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
- fc[p->link_cfg.fc]);
- }
- }
- #ifdef CONFIG_CHELSIO_T4_DCB
- /* Set up/tear down Data Center Bridging Priority mapping for a net device. */
- static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adap = pi->adapter;
- struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
- int i;
- /* We use a simple mapping of Port TX Queue Index to DCB
- * Priority when we're enabling DCB.
- */
- for (i = 0; i < pi->nqsets; i++, txq++) {
- u32 name, value;
- int err;
- name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
- FW_PARAMS_PARAM_X_V(
- FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
- FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
- value = enable ? i : 0xffffffff;
- /* Since we can be called while atomic (from "interrupt
- * level") we need to issue the Set Parameters Commannd
- * without sleeping (timeout < 0).
- */
- err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
- &name, &value,
- -FW_CMD_MAX_TIMEOUT);
- if (err)
- dev_err(adap->pdev_dev,
- "Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
- enable ? "set" : "unset", pi->port_id, i, -err);
- else
- txq->dcb_prio = value;
- }
- }
- static int cxgb4_dcb_enabled(const struct net_device *dev)
- {
- struct port_info *pi = netdev_priv(dev);
- if (!pi->dcb.enabled)
- return 0;
- return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
- (pi->dcb.state == CXGB4_DCB_STATE_HOST));
- }
- #endif /* CONFIG_CHELSIO_T4_DCB */
- void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
- {
- struct net_device *dev = adapter->port[port_id];
- /* Skip changes from disabled ports. */
- if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
- if (link_stat)
- netif_carrier_on(dev);
- else {
- #ifdef CONFIG_CHELSIO_T4_DCB
- if (cxgb4_dcb_enabled(dev)) {
- cxgb4_dcb_state_init(dev);
- dcb_tx_queue_prio_enable(dev, false);
- }
- #endif /* CONFIG_CHELSIO_T4_DCB */
- netif_carrier_off(dev);
- }
- link_report(dev);
- }
- }
- void t4_os_portmod_changed(const struct adapter *adap, int port_id)
- {
- static const char *mod_str[] = {
- NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
- };
- const struct net_device *dev = adap->port[port_id];
- const struct port_info *pi = netdev_priv(dev);
- if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
- netdev_info(dev, "port module unplugged\n");
- else if (pi->mod_type < ARRAY_SIZE(mod_str))
- netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
- else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
- netdev_info(dev, "%s: unsupported port module inserted\n",
- dev->name);
- else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
- netdev_info(dev, "%s: unknown port module inserted\n",
- dev->name);
- else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
- netdev_info(dev, "%s: transceiver module error\n", dev->name);
- else
- netdev_info(dev, "%s: unknown module type %d inserted\n",
- dev->name, pi->mod_type);
- }
- int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
- module_param(dbfifo_int_thresh, int, 0644);
- MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
- /*
- * usecs to sleep while draining the dbfifo
- */
- static int dbfifo_drain_delay = 1000;
- module_param(dbfifo_drain_delay, int, 0644);
- MODULE_PARM_DESC(dbfifo_drain_delay,
- "usecs to sleep while draining the dbfifo");
- static inline int cxgb4_set_addr_hash(struct port_info *pi)
- {
- struct adapter *adap = pi->adapter;
- u64 vec = 0;
- bool ucast = false;
- struct hash_mac_addr *entry;
- /* Calculate the hash vector for the updated list and program it */
- list_for_each_entry(entry, &adap->mac_hlist, list) {
- ucast |= is_unicast_ether_addr(entry->addr);
- vec |= (1ULL << hash_mac_addr(entry->addr));
- }
- return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
- vec, false);
- }
- static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
- {
- struct port_info *pi = netdev_priv(netdev);
- struct adapter *adap = pi->adapter;
- int ret;
- u64 mhash = 0;
- u64 uhash = 0;
- bool free = false;
- bool ucast = is_unicast_ether_addr(mac_addr);
- const u8 *maclist[1] = {mac_addr};
- struct hash_mac_addr *new_entry;
- ret = t4_alloc_mac_filt(adap, adap->mbox, pi->viid, free, 1, maclist,
- NULL, ucast ? &uhash : &mhash, false);
- if (ret < 0)
- goto out;
- /* if hash != 0, then add the addr to hash addr list
- * so on the end we will calculate the hash for the
- * list and program it
- */
- if (uhash || mhash) {
- new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
- if (!new_entry)
- return -ENOMEM;
- ether_addr_copy(new_entry->addr, mac_addr);
- list_add_tail(&new_entry->list, &adap->mac_hlist);
- ret = cxgb4_set_addr_hash(pi);
- }
- out:
- return ret < 0 ? ret : 0;
- }
- static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
- {
- struct port_info *pi = netdev_priv(netdev);
- struct adapter *adap = pi->adapter;
- int ret;
- const u8 *maclist[1] = {mac_addr};
- struct hash_mac_addr *entry, *tmp;
- /* If the MAC address to be removed is in the hash addr
- * list, delete it from the list and update hash vector
- */
- list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
- if (ether_addr_equal(entry->addr, mac_addr)) {
- list_del(&entry->list);
- kfree(entry);
- return cxgb4_set_addr_hash(pi);
- }
- }
- ret = t4_free_mac_filt(adap, adap->mbox, pi->viid, 1, maclist, false);
- return ret < 0 ? -EINVAL : 0;
- }
- /*
- * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
- * If @mtu is -1 it is left unchanged.
- */
- static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adapter = pi->adapter;
- __dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
- __dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
- return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
- (dev->flags & IFF_PROMISC) ? 1 : 0,
- (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
- sleep_ok);
- }
- /**
- * link_start - enable a port
- * @dev: the port to enable
- *
- * Performs the MAC and PHY actions needed to enable a port.
- */
- static int link_start(struct net_device *dev)
- {
- int ret;
- struct port_info *pi = netdev_priv(dev);
- unsigned int mb = pi->adapter->pf;
- /*
- * We do not set address filters and promiscuity here, the stack does
- * that step explicitly.
- */
- ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
- !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
- if (ret == 0) {
- ret = t4_change_mac(pi->adapter, mb, pi->viid,
- pi->xact_addr_filt, dev->dev_addr, true,
- true);
- if (ret >= 0) {
- pi->xact_addr_filt = ret;
- ret = 0;
- }
- }
- if (ret == 0)
- ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
- &pi->link_cfg);
- if (ret == 0) {
- local_bh_disable();
- ret = t4_enable_vi_params(pi->adapter, mb, pi->viid, true,
- true, CXGB4_DCB_ENABLED);
- local_bh_enable();
- }
- return ret;
- }
- #ifdef CONFIG_CHELSIO_T4_DCB
- /* Handle a Data Center Bridging update message from the firmware. */
- static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
- {
- int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
- struct net_device *dev = adap->port[adap->chan_map[port]];
- int old_dcb_enabled = cxgb4_dcb_enabled(dev);
- int new_dcb_enabled;
- cxgb4_dcb_handle_fw_update(adap, pcmd);
- new_dcb_enabled = cxgb4_dcb_enabled(dev);
- /* If the DCB has become enabled or disabled on the port then we're
- * going to need to set up/tear down DCB Priority parameters for the
- * TX Queues associated with the port.
- */
- if (new_dcb_enabled != old_dcb_enabled)
- dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
- }
- #endif /* CONFIG_CHELSIO_T4_DCB */
- /* Response queue handler for the FW event queue.
- */
- static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
- const struct pkt_gl *gl)
- {
- u8 opcode = ((const struct rss_header *)rsp)->opcode;
- rsp++; /* skip RSS header */
- /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
- */
- if (unlikely(opcode == CPL_FW4_MSG &&
- ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
- rsp++;
- opcode = ((const struct rss_header *)rsp)->opcode;
- rsp++;
- if (opcode != CPL_SGE_EGR_UPDATE) {
- dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
- , opcode);
- goto out;
- }
- }
- if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
- const struct cpl_sge_egr_update *p = (void *)rsp;
- unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
- struct sge_txq *txq;
- txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
- txq->restarts++;
- if (txq->q_type == CXGB4_TXQ_ETH) {
- struct sge_eth_txq *eq;
- eq = container_of(txq, struct sge_eth_txq, q);
- netif_tx_wake_queue(eq->txq);
- } else {
- struct sge_uld_txq *oq;
- oq = container_of(txq, struct sge_uld_txq, q);
- tasklet_schedule(&oq->qresume_tsk);
- }
- } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
- const struct cpl_fw6_msg *p = (void *)rsp;
- #ifdef CONFIG_CHELSIO_T4_DCB
- const struct fw_port_cmd *pcmd = (const void *)p->data;
- unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
- unsigned int action =
- FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
- if (cmd == FW_PORT_CMD &&
- action == FW_PORT_ACTION_GET_PORT_INFO) {
- int port = FW_PORT_CMD_PORTID_G(
- be32_to_cpu(pcmd->op_to_portid));
- struct net_device *dev =
- q->adap->port[q->adap->chan_map[port]];
- int state_input = ((pcmd->u.info.dcbxdis_pkd &
- FW_PORT_CMD_DCBXDIS_F)
- ? CXGB4_DCB_INPUT_FW_DISABLED
- : CXGB4_DCB_INPUT_FW_ENABLED);
- cxgb4_dcb_state_fsm(dev, state_input);
- }
- if (cmd == FW_PORT_CMD &&
- action == FW_PORT_ACTION_L2_DCB_CFG)
- dcb_rpl(q->adap, pcmd);
- else
- #endif
- if (p->type == 0)
- t4_handle_fw_rpl(q->adap, p->data);
- } else if (opcode == CPL_L2T_WRITE_RPL) {
- const struct cpl_l2t_write_rpl *p = (void *)rsp;
- do_l2t_write_rpl(q->adap, p);
- } else if (opcode == CPL_SET_TCB_RPL) {
- const struct cpl_set_tcb_rpl *p = (void *)rsp;
- filter_rpl(q->adap, p);
- } else
- dev_err(q->adap->pdev_dev,
- "unexpected CPL %#x on FW event queue\n", opcode);
- out:
- return 0;
- }
- static void disable_msi(struct adapter *adapter)
- {
- if (adapter->flags & USING_MSIX) {
- pci_disable_msix(adapter->pdev);
- adapter->flags &= ~USING_MSIX;
- } else if (adapter->flags & USING_MSI) {
- pci_disable_msi(adapter->pdev);
- adapter->flags &= ~USING_MSI;
- }
- }
- /*
- * Interrupt handler for non-data events used with MSI-X.
- */
- static irqreturn_t t4_nondata_intr(int irq, void *cookie)
- {
- struct adapter *adap = cookie;
- u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
- if (v & PFSW_F) {
- adap->swintr = 1;
- t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
- }
- if (adap->flags & MASTER_PF)
- t4_slow_intr_handler(adap);
- return IRQ_HANDLED;
- }
- /*
- * Name the MSI-X interrupts.
- */
- static void name_msix_vecs(struct adapter *adap)
- {
- int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
- /* non-data interrupts */
- snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
- /* FW events */
- snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
- adap->port[0]->name);
- /* Ethernet queues */
- for_each_port(adap, j) {
- struct net_device *d = adap->port[j];
- const struct port_info *pi = netdev_priv(d);
- for (i = 0; i < pi->nqsets; i++, msi_idx++)
- snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
- d->name, i);
- }
- }
- static int request_msix_queue_irqs(struct adapter *adap)
- {
- struct sge *s = &adap->sge;
- int err, ethqidx;
- int msi_index = 2;
- err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
- adap->msix_info[1].desc, &s->fw_evtq);
- if (err)
- return err;
- for_each_ethrxq(s, ethqidx) {
- err = request_irq(adap->msix_info[msi_index].vec,
- t4_sge_intr_msix, 0,
- adap->msix_info[msi_index].desc,
- &s->ethrxq[ethqidx].rspq);
- if (err)
- goto unwind;
- msi_index++;
- }
- return 0;
- unwind:
- while (--ethqidx >= 0)
- free_irq(adap->msix_info[--msi_index].vec,
- &s->ethrxq[ethqidx].rspq);
- free_irq(adap->msix_info[1].vec, &s->fw_evtq);
- return err;
- }
- static void free_msix_queue_irqs(struct adapter *adap)
- {
- int i, msi_index = 2;
- struct sge *s = &adap->sge;
- free_irq(adap->msix_info[1].vec, &s->fw_evtq);
- for_each_ethrxq(s, i)
- free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
- }
- /**
- * cxgb4_write_rss - write the RSS table for a given port
- * @pi: the port
- * @queues: array of queue indices for RSS
- *
- * Sets up the portion of the HW RSS table for the port's VI to distribute
- * packets to the Rx queues in @queues.
- * Should never be called before setting up sge eth rx queues
- */
- int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
- {
- u16 *rss;
- int i, err;
- struct adapter *adapter = pi->adapter;
- const struct sge_eth_rxq *rxq;
- rxq = &adapter->sge.ethrxq[pi->first_qset];
- rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
- if (!rss)
- return -ENOMEM;
- /* map the queue indices to queue ids */
- for (i = 0; i < pi->rss_size; i++, queues++)
- rss[i] = rxq[*queues].rspq.abs_id;
- err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
- pi->rss_size, rss, pi->rss_size);
- /* If Tunnel All Lookup isn't specified in the global RSS
- * Configuration, then we need to specify a default Ingress
- * Queue for any ingress packets which aren't hashed. We'll
- * use our first ingress queue ...
- */
- if (!err)
- err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
- FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
- FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
- FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
- FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
- FW_RSS_VI_CONFIG_CMD_UDPEN_F,
- rss[0]);
- kfree(rss);
- return err;
- }
- /**
- * setup_rss - configure RSS
- * @adap: the adapter
- *
- * Sets up RSS for each port.
- */
- static int setup_rss(struct adapter *adap)
- {
- int i, j, err;
- for_each_port(adap, i) {
- const struct port_info *pi = adap2pinfo(adap, i);
- /* Fill default values with equal distribution */
- for (j = 0; j < pi->rss_size; j++)
- pi->rss[j] = j % pi->nqsets;
- err = cxgb4_write_rss(pi, pi->rss);
- if (err)
- return err;
- }
- return 0;
- }
- /*
- * Return the channel of the ingress queue with the given qid.
- */
- static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
- {
- qid -= p->ingr_start;
- return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
- }
- /*
- * Wait until all NAPI handlers are descheduled.
- */
- static void quiesce_rx(struct adapter *adap)
- {
- int i;
- for (i = 0; i < adap->sge.ingr_sz; i++) {
- struct sge_rspq *q = adap->sge.ingr_map[i];
- if (q && q->handler) {
- napi_disable(&q->napi);
- local_bh_disable();
- while (!cxgb_poll_lock_napi(q))
- mdelay(1);
- local_bh_enable();
- }
- }
- }
- /* Disable interrupt and napi handler */
- static void disable_interrupts(struct adapter *adap)
- {
- if (adap->flags & FULL_INIT_DONE) {
- t4_intr_disable(adap);
- if (adap->flags & USING_MSIX) {
- free_msix_queue_irqs(adap);
- free_irq(adap->msix_info[0].vec, adap);
- } else {
- free_irq(adap->pdev->irq, adap);
- }
- quiesce_rx(adap);
- }
- }
- /*
- * Enable NAPI scheduling and interrupt generation for all Rx queues.
- */
- static void enable_rx(struct adapter *adap)
- {
- int i;
- for (i = 0; i < adap->sge.ingr_sz; i++) {
- struct sge_rspq *q = adap->sge.ingr_map[i];
- if (!q)
- continue;
- if (q->handler) {
- cxgb_busy_poll_init_lock(q);
- napi_enable(&q->napi);
- }
- /* 0-increment GTS to start the timer and enable interrupts */
- t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
- SEINTARM_V(q->intr_params) |
- INGRESSQID_V(q->cntxt_id));
- }
- }
- static int setup_fw_sge_queues(struct adapter *adap)
- {
- struct sge *s = &adap->sge;
- int err = 0;
- bitmap_zero(s->starving_fl, s->egr_sz);
- bitmap_zero(s->txq_maperr, s->egr_sz);
- if (adap->flags & USING_MSIX)
- adap->msi_idx = 1; /* vector 0 is for non-queue interrupts */
- else {
- err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
- NULL, NULL, NULL, -1);
- if (err)
- return err;
- adap->msi_idx = -((int)s->intrq.abs_id + 1);
- }
- err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
- adap->msi_idx, NULL, fwevtq_handler, NULL, -1);
- if (err)
- t4_free_sge_resources(adap);
- return err;
- }
- /**
- * setup_sge_queues - configure SGE Tx/Rx/response queues
- * @adap: the adapter
- *
- * Determines how many sets of SGE queues to use and initializes them.
- * We support multiple queue sets per port if we have MSI-X, otherwise
- * just one queue set per port.
- */
- static int setup_sge_queues(struct adapter *adap)
- {
- int err, i, j;
- struct sge *s = &adap->sge;
- struct sge_uld_rxq_info *rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];
- unsigned int cmplqid = 0;
- for_each_port(adap, i) {
- struct net_device *dev = adap->port[i];
- struct port_info *pi = netdev_priv(dev);
- struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
- struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
- for (j = 0; j < pi->nqsets; j++, q++) {
- if (adap->msi_idx > 0)
- adap->msi_idx++;
- err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
- adap->msi_idx, &q->fl,
- t4_ethrx_handler,
- NULL,
- t4_get_mps_bg_map(adap,
- pi->tx_chan));
- if (err)
- goto freeout;
- q->rspq.idx = j;
- memset(&q->stats, 0, sizeof(q->stats));
- }
- for (j = 0; j < pi->nqsets; j++, t++) {
- err = t4_sge_alloc_eth_txq(adap, t, dev,
- netdev_get_tx_queue(dev, j),
- s->fw_evtq.cntxt_id);
- if (err)
- goto freeout;
- }
- }
- for_each_port(adap, i) {
- /* Note that cmplqid below is 0 if we don't
- * have RDMA queues, and that's the right value.
- */
- if (rxq_info)
- cmplqid = rxq_info->uldrxq[i].rspq.cntxt_id;
- err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
- s->fw_evtq.cntxt_id, cmplqid);
- if (err)
- goto freeout;
- }
- t4_write_reg(adap, is_t4(adap->params.chip) ?
- MPS_TRC_RSS_CONTROL_A :
- MPS_T5_TRC_RSS_CONTROL_A,
- RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
- QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
- return 0;
- freeout:
- t4_free_sge_resources(adap);
- return err;
- }
- /*
- * Allocate a chunk of memory using kmalloc or, if that fails, vmalloc.
- * The allocated memory is cleared.
- */
- void *t4_alloc_mem(size_t size)
- {
- void *p = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
- if (!p)
- p = vzalloc(size);
- return p;
- }
- /*
- * Free memory allocated through alloc_mem().
- */
- void t4_free_mem(void *addr)
- {
- kvfree(addr);
- }
- static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
- void *accel_priv, select_queue_fallback_t fallback)
- {
- int txq;
- #ifdef CONFIG_CHELSIO_T4_DCB
- /* If a Data Center Bridging has been successfully negotiated on this
- * link then we'll use the skb's priority to map it to a TX Queue.
- * The skb's priority is determined via the VLAN Tag Priority Code
- * Point field.
- */
- if (cxgb4_dcb_enabled(dev)) {
- u16 vlan_tci;
- int err;
- err = vlan_get_tag(skb, &vlan_tci);
- if (unlikely(err)) {
- if (net_ratelimit())
- netdev_warn(dev,
- "TX Packet without VLAN Tag on DCB Link\n");
- txq = 0;
- } else {
- txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
- #ifdef CONFIG_CHELSIO_T4_FCOE
- if (skb->protocol == htons(ETH_P_FCOE))
- txq = skb->priority & 0x7;
- #endif /* CONFIG_CHELSIO_T4_FCOE */
- }
- return txq;
- }
- #endif /* CONFIG_CHELSIO_T4_DCB */
- if (select_queue) {
- txq = (skb_rx_queue_recorded(skb)
- ? skb_get_rx_queue(skb)
- : smp_processor_id());
- while (unlikely(txq >= dev->real_num_tx_queues))
- txq -= dev->real_num_tx_queues;
- return txq;
- }
- return fallback(dev, skb) % dev->real_num_tx_queues;
- }
- static int closest_timer(const struct sge *s, int time)
- {
- int i, delta, match = 0, min_delta = INT_MAX;
- for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
- delta = time - s->timer_val[i];
- if (delta < 0)
- delta = -delta;
- if (delta < min_delta) {
- min_delta = delta;
- match = i;
- }
- }
- return match;
- }
- static int closest_thres(const struct sge *s, int thres)
- {
- int i, delta, match = 0, min_delta = INT_MAX;
- for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
- delta = thres - s->counter_val[i];
- if (delta < 0)
- delta = -delta;
- if (delta < min_delta) {
- min_delta = delta;
- match = i;
- }
- }
- return match;
- }
- /**
- * cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
- * @q: the Rx queue
- * @us: the hold-off time in us, or 0 to disable timer
- * @cnt: the hold-off packet count, or 0 to disable counter
- *
- * Sets an Rx queue's interrupt hold-off time and packet count. At least
- * one of the two needs to be enabled for the queue to generate interrupts.
- */
- int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
- unsigned int us, unsigned int cnt)
- {
- struct adapter *adap = q->adap;
- if ((us | cnt) == 0)
- cnt = 1;
- if (cnt) {
- int err;
- u32 v, new_idx;
- new_idx = closest_thres(&adap->sge, cnt);
- if (q->desc && q->pktcnt_idx != new_idx) {
- /* the queue has already been created, update it */
- v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
- FW_PARAMS_PARAM_X_V(
- FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
- FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
- err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
- &v, &new_idx);
- if (err)
- return err;
- }
- q->pktcnt_idx = new_idx;
- }
- us = us == 0 ? 6 : closest_timer(&adap->sge, us);
- q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
- return 0;
- }
- static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
- {
- const struct port_info *pi = netdev_priv(dev);
- netdev_features_t changed = dev->features ^ features;
- int err;
- if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
- return 0;
- err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
- -1, -1, -1,
- !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
- if (unlikely(err))
- dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
- return err;
- }
- static int setup_debugfs(struct adapter *adap)
- {
- if (IS_ERR_OR_NULL(adap->debugfs_root))
- return -1;
- #ifdef CONFIG_DEBUG_FS
- t4_setup_debugfs(adap);
- #endif
- return 0;
- }
- /*
- * upper-layer driver support
- */
- /*
- * Allocate an active-open TID and set it to the supplied value.
- */
- int cxgb4_alloc_atid(struct tid_info *t, void *data)
- {
- int atid = -1;
- spin_lock_bh(&t->atid_lock);
- if (t->afree) {
- union aopen_entry *p = t->afree;
- atid = (p - t->atid_tab) + t->atid_base;
- t->afree = p->next;
- p->data = data;
- t->atids_in_use++;
- }
- spin_unlock_bh(&t->atid_lock);
- return atid;
- }
- EXPORT_SYMBOL(cxgb4_alloc_atid);
- /*
- * Release an active-open TID.
- */
- void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
- {
- union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
- spin_lock_bh(&t->atid_lock);
- p->next = t->afree;
- t->afree = p;
- t->atids_in_use--;
- spin_unlock_bh(&t->atid_lock);
- }
- EXPORT_SYMBOL(cxgb4_free_atid);
- /*
- * Allocate a server TID and set it to the supplied value.
- */
- int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
- {
- int stid;
- spin_lock_bh(&t->stid_lock);
- if (family == PF_INET) {
- stid = find_first_zero_bit(t->stid_bmap, t->nstids);
- if (stid < t->nstids)
- __set_bit(stid, t->stid_bmap);
- else
- stid = -1;
- } else {
- stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
- if (stid < 0)
- stid = -1;
- }
- if (stid >= 0) {
- t->stid_tab[stid].data = data;
- stid += t->stid_base;
- /* IPv6 requires max of 520 bits or 16 cells in TCAM
- * This is equivalent to 4 TIDs. With CLIP enabled it
- * needs 2 TIDs.
- */
- if (family == PF_INET)
- t->stids_in_use++;
- else
- t->stids_in_use += 2;
- }
- spin_unlock_bh(&t->stid_lock);
- return stid;
- }
- EXPORT_SYMBOL(cxgb4_alloc_stid);
- /* Allocate a server filter TID and set it to the supplied value.
- */
- int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
- {
- int stid;
- spin_lock_bh(&t->stid_lock);
- if (family == PF_INET) {
- stid = find_next_zero_bit(t->stid_bmap,
- t->nstids + t->nsftids, t->nstids);
- if (stid < (t->nstids + t->nsftids))
- __set_bit(stid, t->stid_bmap);
- else
- stid = -1;
- } else {
- stid = -1;
- }
- if (stid >= 0) {
- t->stid_tab[stid].data = data;
- stid -= t->nstids;
- stid += t->sftid_base;
- t->sftids_in_use++;
- }
- spin_unlock_bh(&t->stid_lock);
- return stid;
- }
- EXPORT_SYMBOL(cxgb4_alloc_sftid);
- /* Release a server TID.
- */
- void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
- {
- /* Is it a server filter TID? */
- if (t->nsftids && (stid >= t->sftid_base)) {
- stid -= t->sftid_base;
- stid += t->nstids;
- } else {
- stid -= t->stid_base;
- }
- spin_lock_bh(&t->stid_lock);
- if (family == PF_INET)
- __clear_bit(stid, t->stid_bmap);
- else
- bitmap_release_region(t->stid_bmap, stid, 1);
- t->stid_tab[stid].data = NULL;
- if (stid < t->nstids) {
- if (family == PF_INET)
- t->stids_in_use--;
- else
- t->stids_in_use -= 2;
- } else {
- t->sftids_in_use--;
- }
- spin_unlock_bh(&t->stid_lock);
- }
- EXPORT_SYMBOL(cxgb4_free_stid);
- /*
- * Populate a TID_RELEASE WR. Caller must properly size the skb.
- */
- static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
- unsigned int tid)
- {
- struct cpl_tid_release *req;
- set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
- req = (struct cpl_tid_release *)__skb_put(skb, sizeof(*req));
- INIT_TP_WR(req, tid);
- OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
- }
- /*
- * Queue a TID release request and if necessary schedule a work queue to
- * process it.
- */
- static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
- unsigned int tid)
- {
- void **p = &t->tid_tab[tid];
- struct adapter *adap = container_of(t, struct adapter, tids);
- spin_lock_bh(&adap->tid_release_lock);
- *p = adap->tid_release_head;
- /* Low 2 bits encode the Tx channel number */
- adap->tid_release_head = (void **)((uintptr_t)p | chan);
- if (!adap->tid_release_task_busy) {
- adap->tid_release_task_busy = true;
- queue_work(adap->workq, &adap->tid_release_task);
- }
- spin_unlock_bh(&adap->tid_release_lock);
- }
- /*
- * Process the list of pending TID release requests.
- */
- static void process_tid_release_list(struct work_struct *work)
- {
- struct sk_buff *skb;
- struct adapter *adap;
- adap = container_of(work, struct adapter, tid_release_task);
- spin_lock_bh(&adap->tid_release_lock);
- while (adap->tid_release_head) {
- void **p = adap->tid_release_head;
- unsigned int chan = (uintptr_t)p & 3;
- p = (void *)p - chan;
- adap->tid_release_head = *p;
- *p = NULL;
- spin_unlock_bh(&adap->tid_release_lock);
- while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
- GFP_KERNEL)))
- schedule_timeout_uninterruptible(1);
- mk_tid_release(skb, chan, p - adap->tids.tid_tab);
- t4_ofld_send(adap, skb);
- spin_lock_bh(&adap->tid_release_lock);
- }
- adap->tid_release_task_busy = false;
- spin_unlock_bh(&adap->tid_release_lock);
- }
- /*
- * Release a TID and inform HW. If we are unable to allocate the release
- * message we defer to a work queue.
- */
- void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid)
- {
- struct sk_buff *skb;
- struct adapter *adap = container_of(t, struct adapter, tids);
- WARN_ON(tid >= t->ntids);
- if (t->tid_tab[tid]) {
- t->tid_tab[tid] = NULL;
- if (t->hash_base && (tid >= t->hash_base))
- atomic_dec(&t->hash_tids_in_use);
- else
- atomic_dec(&t->tids_in_use);
- }
- skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
- if (likely(skb)) {
- mk_tid_release(skb, chan, tid);
- t4_ofld_send(adap, skb);
- } else
- cxgb4_queue_tid_release(t, chan, tid);
- }
- EXPORT_SYMBOL(cxgb4_remove_tid);
- /*
- * Allocate and initialize the TID tables. Returns 0 on success.
- */
- static int tid_init(struct tid_info *t)
- {
- struct adapter *adap = container_of(t, struct adapter, tids);
- unsigned int max_ftids = t->nftids + t->nsftids;
- unsigned int natids = t->natids;
- unsigned int stid_bmap_size;
- unsigned int ftid_bmap_size;
- size_t size;
- stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
- ftid_bmap_size = BITS_TO_LONGS(t->nftids);
- size = t->ntids * sizeof(*t->tid_tab) +
- natids * sizeof(*t->atid_tab) +
- t->nstids * sizeof(*t->stid_tab) +
- t->nsftids * sizeof(*t->stid_tab) +
- stid_bmap_size * sizeof(long) +
- max_ftids * sizeof(*t->ftid_tab) +
- ftid_bmap_size * sizeof(long);
- t->tid_tab = t4_alloc_mem(size);
- if (!t->tid_tab)
- return -ENOMEM;
- t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
- t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
- t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
- t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
- t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
- spin_lock_init(&t->stid_lock);
- spin_lock_init(&t->atid_lock);
- spin_lock_init(&t->ftid_lock);
- t->stids_in_use = 0;
- t->sftids_in_use = 0;
- t->afree = NULL;
- t->atids_in_use = 0;
- atomic_set(&t->tids_in_use, 0);
- atomic_set(&t->hash_tids_in_use, 0);
- /* Setup the free list for atid_tab and clear the stid bitmap. */
- if (natids) {
- while (--natids)
- t->atid_tab[natids - 1].next = &t->atid_tab[natids];
- t->afree = t->atid_tab;
- }
- if (is_offload(adap)) {
- bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
- /* Reserve stid 0 for T4/T5 adapters */
- if (!t->stid_base &&
- CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
- __set_bit(0, t->stid_bmap);
- }
- bitmap_zero(t->ftid_bmap, t->nftids);
- return 0;
- }
- /**
- * cxgb4_create_server - create an IP server
- * @dev: the device
- * @stid: the server TID
- * @sip: local IP address to bind server to
- * @sport: the server's TCP port
- * @queue: queue to direct messages from this server to
- *
- * Create an IP server for the given port and address.
- * Returns <0 on error and one of the %NET_XMIT_* values on success.
- */
- int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
- __be32 sip, __be16 sport, __be16 vlan,
- unsigned int queue)
- {
- unsigned int chan;
- struct sk_buff *skb;
- struct adapter *adap;
- struct cpl_pass_open_req *req;
- int ret;
- skb = alloc_skb(sizeof(*req), GFP_KERNEL);
- if (!skb)
- return -ENOMEM;
- adap = netdev2adap(dev);
- req = (struct cpl_pass_open_req *)__skb_put(skb, sizeof(*req));
- INIT_TP_WR(req, 0);
- OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
- req->local_port = sport;
- req->peer_port = htons(0);
- req->local_ip = sip;
- req->peer_ip = htonl(0);
- chan = rxq_to_chan(&adap->sge, queue);
- req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
- req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
- SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
- ret = t4_mgmt_tx(adap, skb);
- return net_xmit_eval(ret);
- }
- EXPORT_SYMBOL(cxgb4_create_server);
- /* cxgb4_create_server6 - create an IPv6 server
- * @dev: the device
- * @stid: the server TID
- * @sip: local IPv6 address to bind server to
- * @sport: the server's TCP port
- * @queue: queue to direct messages from this server to
- *
- * Create an IPv6 server for the given port and address.
- * Returns <0 on error and one of the %NET_XMIT_* values on success.
- */
- int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
- const struct in6_addr *sip, __be16 sport,
- unsigned int queue)
- {
- unsigned int chan;
- struct sk_buff *skb;
- struct adapter *adap;
- struct cpl_pass_open_req6 *req;
- int ret;
- skb = alloc_skb(sizeof(*req), GFP_KERNEL);
- if (!skb)
- return -ENOMEM;
- adap = netdev2adap(dev);
- req = (struct cpl_pass_open_req6 *)__skb_put(skb, sizeof(*req));
- INIT_TP_WR(req, 0);
- OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
- req->local_port = sport;
- req->peer_port = htons(0);
- req->local_ip_hi = *(__be64 *)(sip->s6_addr);
- req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
- req->peer_ip_hi = cpu_to_be64(0);
- req->peer_ip_lo = cpu_to_be64(0);
- chan = rxq_to_chan(&adap->sge, queue);
- req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
- req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
- SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
- ret = t4_mgmt_tx(adap, skb);
- return net_xmit_eval(ret);
- }
- EXPORT_SYMBOL(cxgb4_create_server6);
- int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
- unsigned int queue, bool ipv6)
- {
- struct sk_buff *skb;
- struct adapter *adap;
- struct cpl_close_listsvr_req *req;
- int ret;
- adap = netdev2adap(dev);
- skb = alloc_skb(sizeof(*req), GFP_KERNEL);
- if (!skb)
- return -ENOMEM;
- req = (struct cpl_close_listsvr_req *)__skb_put(skb, sizeof(*req));
- INIT_TP_WR(req, 0);
- OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
- req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
- LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
- ret = t4_mgmt_tx(adap, skb);
- return net_xmit_eval(ret);
- }
- EXPORT_SYMBOL(cxgb4_remove_server);
- /**
- * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
- * @mtus: the HW MTU table
- * @mtu: the target MTU
- * @idx: index of selected entry in the MTU table
- *
- * Returns the index and the value in the HW MTU table that is closest to
- * but does not exceed @mtu, unless @mtu is smaller than any value in the
- * table, in which case that smallest available value is selected.
- */
- unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
- unsigned int *idx)
- {
- unsigned int i = 0;
- while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
- ++i;
- if (idx)
- *idx = i;
- return mtus[i];
- }
- EXPORT_SYMBOL(cxgb4_best_mtu);
- /**
- * cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
- * @mtus: the HW MTU table
- * @header_size: Header Size
- * @data_size_max: maximum Data Segment Size
- * @data_size_align: desired Data Segment Size Alignment (2^N)
- * @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
- *
- * Similar to cxgb4_best_mtu() but instead of searching the Hardware
- * MTU Table based solely on a Maximum MTU parameter, we break that
- * parameter up into a Header Size and Maximum Data Segment Size, and
- * provide a desired Data Segment Size Alignment. If we find an MTU in
- * the Hardware MTU Table which will result in a Data Segment Size with
- * the requested alignment _and_ that MTU isn't "too far" from the
- * closest MTU, then we'll return that rather than the closest MTU.
- */
- unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
- unsigned short header_size,
- unsigned short data_size_max,
- unsigned short data_size_align,
- unsigned int *mtu_idxp)
- {
- unsigned short max_mtu = header_size + data_size_max;
- unsigned short data_size_align_mask = data_size_align - 1;
- int mtu_idx, aligned_mtu_idx;
- /* Scan the MTU Table till we find an MTU which is larger than our
- * Maximum MTU or we reach the end of the table. Along the way,
- * record the last MTU found, if any, which will result in a Data
- * Segment Length matching the requested alignment.
- */
- for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
- unsigned short data_size = mtus[mtu_idx] - header_size;
- /* If this MTU minus the Header Size would result in a
- * Data Segment Size of the desired alignment, remember it.
- */
- if ((data_size & data_size_align_mask) == 0)
- aligned_mtu_idx = mtu_idx;
- /* If we're not at the end of the Hardware MTU Table and the
- * next element is larger than our Maximum MTU, drop out of
- * the loop.
- */
- if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
- break;
- }
- /* If we fell out of the loop because we ran to the end of the table,
- * then we just have to use the last [largest] entry.
- */
- if (mtu_idx == NMTUS)
- mtu_idx--;
- /* If we found an MTU which resulted in the requested Data Segment
- * Length alignment and that's "not far" from the largest MTU which is
- * less than or equal to the maximum MTU, then use that.
- */
- if (aligned_mtu_idx >= 0 &&
- mtu_idx - aligned_mtu_idx <= 1)
- mtu_idx = aligned_mtu_idx;
- /* If the caller has passed in an MTU Index pointer, pass the
- * MTU Index back. Return the MTU value.
- */
- if (mtu_idxp)
- *mtu_idxp = mtu_idx;
- return mtus[mtu_idx];
- }
- EXPORT_SYMBOL(cxgb4_best_aligned_mtu);
- /**
- * cxgb4_tp_smt_idx - Get the Source Mac Table index for this VI
- * @chip: chip type
- * @viid: VI id of the given port
- *
- * Return the SMT index for this VI.
- */
- unsigned int cxgb4_tp_smt_idx(enum chip_type chip, unsigned int viid)
- {
- /* In T4/T5, SMT contains 256 SMAC entries organized in
- * 128 rows of 2 entries each.
- * In T6, SMT contains 256 SMAC entries in 256 rows.
- * TODO: The below code needs to be updated when we add support
- * for 256 VFs.
- */
- if (CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5)
- return ((viid & 0x7f) << 1);
- else
- return (viid & 0x7f);
- }
- EXPORT_SYMBOL(cxgb4_tp_smt_idx);
- /**
- * cxgb4_port_chan - get the HW channel of a port
- * @dev: the net device for the port
- *
- * Return the HW Tx channel of the given port.
- */
- unsigned int cxgb4_port_chan(const struct net_device *dev)
- {
- return netdev2pinfo(dev)->tx_chan;
- }
- EXPORT_SYMBOL(cxgb4_port_chan);
- unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
- {
- struct adapter *adap = netdev2adap(dev);
- u32 v1, v2, lp_count, hp_count;
- v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
- v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
- if (is_t4(adap->params.chip)) {
- lp_count = LP_COUNT_G(v1);
- hp_count = HP_COUNT_G(v1);
- } else {
- lp_count = LP_COUNT_T5_G(v1);
- hp_count = HP_COUNT_T5_G(v2);
- }
- return lpfifo ? lp_count : hp_count;
- }
- EXPORT_SYMBOL(cxgb4_dbfifo_count);
- /**
- * cxgb4_port_viid - get the VI id of a port
- * @dev: the net device for the port
- *
- * Return the VI id of the given port.
- */
- unsigned int cxgb4_port_viid(const struct net_device *dev)
- {
- return netdev2pinfo(dev)->viid;
- }
- EXPORT_SYMBOL(cxgb4_port_viid);
- /**
- * cxgb4_port_idx - get the index of a port
- * @dev: the net device for the port
- *
- * Return the index of the given port.
- */
- unsigned int cxgb4_port_idx(const struct net_device *dev)
- {
- return netdev2pinfo(dev)->port_id;
- }
- EXPORT_SYMBOL(cxgb4_port_idx);
- void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
- struct tp_tcp_stats *v6)
- {
- struct adapter *adap = pci_get_drvdata(pdev);
- spin_lock(&adap->stats_lock);
- t4_tp_get_tcp_stats(adap, v4, v6);
- spin_unlock(&adap->stats_lock);
- }
- EXPORT_SYMBOL(cxgb4_get_tcp_stats);
- void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
- const unsigned int *pgsz_order)
- {
- struct adapter *adap = netdev2adap(dev);
- t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
- t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
- HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
- HPZ3_V(pgsz_order[3]));
- }
- EXPORT_SYMBOL(cxgb4_iscsi_init);
- int cxgb4_flush_eq_cache(struct net_device *dev)
- {
- struct adapter *adap = netdev2adap(dev);
- return t4_sge_ctxt_flush(adap, adap->mbox);
- }
- EXPORT_SYMBOL(cxgb4_flush_eq_cache);
- static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
- {
- u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
- __be64 indices;
- int ret;
- spin_lock(&adap->win0_lock);
- ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
- sizeof(indices), (__be32 *)&indices,
- T4_MEMORY_READ);
- spin_unlock(&adap->win0_lock);
- if (!ret) {
- *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
- *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
- }
- return ret;
- }
- int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
- u16 size)
- {
- struct adapter *adap = netdev2adap(dev);
- u16 hw_pidx, hw_cidx;
- int ret;
- ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
- if (ret)
- goto out;
- if (pidx != hw_pidx) {
- u16 delta;
- u32 val;
- if (pidx >= hw_pidx)
- delta = pidx - hw_pidx;
- else
- delta = size - hw_pidx + pidx;
- if (is_t4(adap->params.chip))
- val = PIDX_V(delta);
- else
- val = PIDX_T5_V(delta);
- wmb();
- t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
- QID_V(qid) | val);
- }
- out:
- return ret;
- }
- EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
- int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
- {
- struct adapter *adap;
- u32 offset, memtype, memaddr;
- u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
- u32 edc0_end, edc1_end, mc0_end, mc1_end;
- int ret;
- adap = netdev2adap(dev);
- offset = ((stag >> 8) * 32) + adap->vres.stag.start;
- /* Figure out where the offset lands in the Memory Type/Address scheme.
- * This code assumes that the memory is laid out starting at offset 0
- * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
- * and EDC1. Some cards will have neither MC0 nor MC1, most cards have
- * MC0, and some have both MC0 and MC1.
- */
- size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
- edc0_size = EDRAM0_SIZE_G(size) << 20;
- size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
- edc1_size = EDRAM1_SIZE_G(size) << 20;
- size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
- mc0_size = EXT_MEM0_SIZE_G(size) << 20;
- edc0_end = edc0_size;
- edc1_end = edc0_end + edc1_size;
- mc0_end = edc1_end + mc0_size;
- if (offset < edc0_end) {
- memtype = MEM_EDC0;
- memaddr = offset;
- } else if (offset < edc1_end) {
- memtype = MEM_EDC1;
- memaddr = offset - edc0_end;
- } else {
- if (offset < mc0_end) {
- memtype = MEM_MC0;
- memaddr = offset - edc1_end;
- } else if (is_t5(adap->params.chip)) {
- size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
- mc1_size = EXT_MEM1_SIZE_G(size) << 20;
- mc1_end = mc0_end + mc1_size;
- if (offset < mc1_end) {
- memtype = MEM_MC1;
- memaddr = offset - mc0_end;
- } else {
- /* offset beyond the end of any memory */
- goto err;
- }
- } else {
- /* T4/T6 only has a single memory channel */
- goto err;
- }
- }
- spin_lock(&adap->win0_lock);
- ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
- spin_unlock(&adap->win0_lock);
- return ret;
- err:
- dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
- stag, offset);
- return -EINVAL;
- }
- EXPORT_SYMBOL(cxgb4_read_tpte);
- u64 cxgb4_read_sge_timestamp(struct net_device *dev)
- {
- u32 hi, lo;
- struct adapter *adap;
- adap = netdev2adap(dev);
- lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
- hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
- return ((u64)hi << 32) | (u64)lo;
- }
- EXPORT_SYMBOL(cxgb4_read_sge_timestamp);
- int cxgb4_bar2_sge_qregs(struct net_device *dev,
- unsigned int qid,
- enum cxgb4_bar2_qtype qtype,
- int user,
- u64 *pbar2_qoffset,
- unsigned int *pbar2_qid)
- {
- return t4_bar2_sge_qregs(netdev2adap(dev),
- qid,
- (qtype == CXGB4_BAR2_QTYPE_EGRESS
- ? T4_BAR2_QTYPE_EGRESS
- : T4_BAR2_QTYPE_INGRESS),
- user,
- pbar2_qoffset,
- pbar2_qid);
- }
- EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);
- static struct pci_driver cxgb4_driver;
- static void check_neigh_update(struct neighbour *neigh)
- {
- const struct device *parent;
- const struct net_device *netdev = neigh->dev;
- if (netdev->priv_flags & IFF_802_1Q_VLAN)
- netdev = vlan_dev_real_dev(netdev);
- parent = netdev->dev.parent;
- if (parent && parent->driver == &cxgb4_driver.driver)
- t4_l2t_update(dev_get_drvdata(parent), neigh);
- }
- static int netevent_cb(struct notifier_block *nb, unsigned long event,
- void *data)
- {
- switch (event) {
- case NETEVENT_NEIGH_UPDATE:
- check_neigh_update(data);
- break;
- case NETEVENT_REDIRECT:
- default:
- break;
- }
- return 0;
- }
- static bool netevent_registered;
- static struct notifier_block cxgb4_netevent_nb = {
- .notifier_call = netevent_cb
- };
- static void drain_db_fifo(struct adapter *adap, int usecs)
- {
- u32 v1, v2, lp_count, hp_count;
- do {
- v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
- v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
- if (is_t4(adap->params.chip)) {
- lp_count = LP_COUNT_G(v1);
- hp_count = HP_COUNT_G(v1);
- } else {
- lp_count = LP_COUNT_T5_G(v1);
- hp_count = HP_COUNT_T5_G(v2);
- }
- if (lp_count == 0 && hp_count == 0)
- break;
- set_current_state(TASK_UNINTERRUPTIBLE);
- schedule_timeout(usecs_to_jiffies(usecs));
- } while (1);
- }
- static void disable_txq_db(struct sge_txq *q)
- {
- unsigned long flags;
- spin_lock_irqsave(&q->db_lock, flags);
- q->db_disabled = 1;
- spin_unlock_irqrestore(&q->db_lock, flags);
- }
- static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
- {
- spin_lock_irq(&q->db_lock);
- if (q->db_pidx_inc) {
- /* Make sure that all writes to the TX descriptors
- * are committed before we tell HW about them.
- */
- wmb();
- t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
- QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
- q->db_pidx_inc = 0;
- }
- q->db_disabled = 0;
- spin_unlock_irq(&q->db_lock);
- }
- static void disable_dbs(struct adapter *adap)
- {
- int i;
- for_each_ethrxq(&adap->sge, i)
- disable_txq_db(&adap->sge.ethtxq[i].q);
- if (is_offload(adap)) {
- struct sge_uld_txq_info *txq_info =
- adap->sge.uld_txq_info[CXGB4_TX_OFLD];
- if (txq_info) {
- for_each_ofldtxq(&adap->sge, i) {
- struct sge_uld_txq *txq = &txq_info->uldtxq[i];
- disable_txq_db(&txq->q);
- }
- }
- }
- for_each_port(adap, i)
- disable_txq_db(&adap->sge.ctrlq[i].q);
- }
- static void enable_dbs(struct adapter *adap)
- {
- int i;
- for_each_ethrxq(&adap->sge, i)
- enable_txq_db(adap, &adap->sge.ethtxq[i].q);
- if (is_offload(adap)) {
- struct sge_uld_txq_info *txq_info =
- adap->sge.uld_txq_info[CXGB4_TX_OFLD];
- if (txq_info) {
- for_each_ofldtxq(&adap->sge, i) {
- struct sge_uld_txq *txq = &txq_info->uldtxq[i];
- enable_txq_db(adap, &txq->q);
- }
- }
- }
- for_each_port(adap, i)
- enable_txq_db(adap, &adap->sge.ctrlq[i].q);
- }
- static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
- {
- enum cxgb4_uld type = CXGB4_ULD_RDMA;
- if (adap->uld && adap->uld[type].handle)
- adap->uld[type].control(adap->uld[type].handle, cmd);
- }
- static void process_db_full(struct work_struct *work)
- {
- struct adapter *adap;
- adap = container_of(work, struct adapter, db_full_task);
- drain_db_fifo(adap, dbfifo_drain_delay);
- enable_dbs(adap);
- notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
- if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
- t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
- DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
- DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
- else
- t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
- DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
- }
- static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
- {
- u16 hw_pidx, hw_cidx;
- int ret;
- spin_lock_irq(&q->db_lock);
- ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
- if (ret)
- goto out;
- if (q->db_pidx != hw_pidx) {
- u16 delta;
- u32 val;
- if (q->db_pidx >= hw_pidx)
- delta = q->db_pidx - hw_pidx;
- else
- delta = q->size - hw_pidx + q->db_pidx;
- if (is_t4(adap->params.chip))
- val = PIDX_V(delta);
- else
- val = PIDX_T5_V(delta);
- wmb();
- t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
- QID_V(q->cntxt_id) | val);
- }
- out:
- q->db_disabled = 0;
- q->db_pidx_inc = 0;
- spin_unlock_irq(&q->db_lock);
- if (ret)
- CH_WARN(adap, "DB drop recovery failed.\n");
- }
- static void recover_all_queues(struct adapter *adap)
- {
- int i;
- for_each_ethrxq(&adap->sge, i)
- sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
- if (is_offload(adap)) {
- struct sge_uld_txq_info *txq_info =
- adap->sge.uld_txq_info[CXGB4_TX_OFLD];
- if (txq_info) {
- for_each_ofldtxq(&adap->sge, i) {
- struct sge_uld_txq *txq = &txq_info->uldtxq[i];
- sync_txq_pidx(adap, &txq->q);
- }
- }
- }
- for_each_port(adap, i)
- sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
- }
- static void process_db_drop(struct work_struct *work)
- {
- struct adapter *adap;
- adap = container_of(work, struct adapter, db_drop_task);
- if (is_t4(adap->params.chip)) {
- drain_db_fifo(adap, dbfifo_drain_delay);
- notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
- drain_db_fifo(adap, dbfifo_drain_delay);
- recover_all_queues(adap);
- drain_db_fifo(adap, dbfifo_drain_delay);
- enable_dbs(adap);
- notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
- } else if (is_t5(adap->params.chip)) {
- u32 dropped_db = t4_read_reg(adap, 0x010ac);
- u16 qid = (dropped_db >> 15) & 0x1ffff;
- u16 pidx_inc = dropped_db & 0x1fff;
- u64 bar2_qoffset;
- unsigned int bar2_qid;
- int ret;
- ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
- 0, &bar2_qoffset, &bar2_qid);
- if (ret)
- dev_err(adap->pdev_dev, "doorbell drop recovery: "
- "qid=%d, pidx_inc=%d\n", qid, pidx_inc);
- else
- writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
- adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
- /* Re-enable BAR2 WC */
- t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
- }
- if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
- t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
- }
- void t4_db_full(struct adapter *adap)
- {
- if (is_t4(adap->params.chip)) {
- disable_dbs(adap);
- notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
- t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
- DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
- queue_work(adap->workq, &adap->db_full_task);
- }
- }
- void t4_db_dropped(struct adapter *adap)
- {
- if (is_t4(adap->params.chip)) {
- disable_dbs(adap);
- notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
- }
- queue_work(adap->workq, &adap->db_drop_task);
- }
- void t4_register_netevent_notifier(void)
- {
- if (!netevent_registered) {
- register_netevent_notifier(&cxgb4_netevent_nb);
- netevent_registered = true;
- }
- }
- static void detach_ulds(struct adapter *adap)
- {
- unsigned int i;
- mutex_lock(&uld_mutex);
- list_del(&adap->list_node);
- for (i = 0; i < CXGB4_ULD_MAX; i++)
- if (adap->uld && adap->uld[i].handle) {
- adap->uld[i].state_change(adap->uld[i].handle,
- CXGB4_STATE_DETACH);
- adap->uld[i].handle = NULL;
- }
- if (netevent_registered && list_empty(&adapter_list)) {
- unregister_netevent_notifier(&cxgb4_netevent_nb);
- netevent_registered = false;
- }
- mutex_unlock(&uld_mutex);
- }
- static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
- {
- unsigned int i;
- mutex_lock(&uld_mutex);
- for (i = 0; i < CXGB4_ULD_MAX; i++)
- if (adap->uld && adap->uld[i].handle)
- adap->uld[i].state_change(adap->uld[i].handle,
- new_state);
- mutex_unlock(&uld_mutex);
- }
- #if IS_ENABLED(CONFIG_IPV6)
- static int cxgb4_inet6addr_handler(struct notifier_block *this,
- unsigned long event, void *data)
- {
- struct inet6_ifaddr *ifa = data;
- struct net_device *event_dev = ifa->idev->dev;
- const struct device *parent = NULL;
- #if IS_ENABLED(CONFIG_BONDING)
- struct adapter *adap;
- #endif
- if (event_dev->priv_flags & IFF_802_1Q_VLAN)
- event_dev = vlan_dev_real_dev(event_dev);
- #if IS_ENABLED(CONFIG_BONDING)
- if (event_dev->flags & IFF_MASTER) {
- list_for_each_entry(adap, &adapter_list, list_node) {
- switch (event) {
- case NETDEV_UP:
- cxgb4_clip_get(adap->port[0],
- (const u32 *)ifa, 1);
- break;
- case NETDEV_DOWN:
- cxgb4_clip_release(adap->port[0],
- (const u32 *)ifa, 1);
- break;
- default:
- break;
- }
- }
- return NOTIFY_OK;
- }
- #endif
- if (event_dev)
- parent = event_dev->dev.parent;
- if (parent && parent->driver == &cxgb4_driver.driver) {
- switch (event) {
- case NETDEV_UP:
- cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
- break;
- case NETDEV_DOWN:
- cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
- break;
- default:
- break;
- }
- }
- return NOTIFY_OK;
- }
- static bool inet6addr_registered;
- static struct notifier_block cxgb4_inet6addr_notifier = {
- .notifier_call = cxgb4_inet6addr_handler
- };
- static void update_clip(const struct adapter *adap)
- {
- int i;
- struct net_device *dev;
- int ret;
- rcu_read_lock();
- for (i = 0; i < MAX_NPORTS; i++) {
- dev = adap->port[i];
- ret = 0;
- if (dev)
- ret = cxgb4_update_root_dev_clip(dev);
- if (ret < 0)
- break;
- }
- rcu_read_unlock();
- }
- #endif /* IS_ENABLED(CONFIG_IPV6) */
- /**
- * cxgb_up - enable the adapter
- * @adap: adapter being enabled
- *
- * Called when the first port is enabled, this function performs the
- * actions necessary to make an adapter operational, such as completing
- * the initialization of HW modules, and enabling interrupts.
- *
- * Must be called with the rtnl lock held.
- */
- static int cxgb_up(struct adapter *adap)
- {
- int err;
- err = setup_sge_queues(adap);
- if (err)
- goto out;
- err = setup_rss(adap);
- if (err)
- goto freeq;
- if (adap->flags & USING_MSIX) {
- name_msix_vecs(adap);
- err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
- adap->msix_info[0].desc, adap);
- if (err)
- goto irq_err;
- err = request_msix_queue_irqs(adap);
- if (err) {
- free_irq(adap->msix_info[0].vec, adap);
- goto irq_err;
- }
- } else {
- err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
- (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
- adap->port[0]->name, adap);
- if (err)
- goto irq_err;
- }
- enable_rx(adap);
- t4_sge_start(adap);
- t4_intr_enable(adap);
- adap->flags |= FULL_INIT_DONE;
- notify_ulds(adap, CXGB4_STATE_UP);
- #if IS_ENABLED(CONFIG_IPV6)
- update_clip(adap);
- #endif
- /* Initialize hash mac addr list*/
- INIT_LIST_HEAD(&adap->mac_hlist);
- out:
- return err;
- irq_err:
- dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
- freeq:
- t4_free_sge_resources(adap);
- goto out;
- }
- static void cxgb_down(struct adapter *adapter)
- {
- cancel_work_sync(&adapter->tid_release_task);
- cancel_work_sync(&adapter->db_full_task);
- cancel_work_sync(&adapter->db_drop_task);
- adapter->tid_release_task_busy = false;
- adapter->tid_release_head = NULL;
- t4_sge_stop(adapter);
- t4_free_sge_resources(adapter);
- adapter->flags &= ~FULL_INIT_DONE;
- }
- /*
- * net_device operations
- */
- static int cxgb_open(struct net_device *dev)
- {
- int err;
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adapter = pi->adapter;
- netif_carrier_off(dev);
- if (!(adapter->flags & FULL_INIT_DONE)) {
- err = cxgb_up(adapter);
- if (err < 0)
- return err;
- }
- err = link_start(dev);
- if (!err)
- netif_tx_start_all_queues(dev);
- return err;
- }
- static int cxgb_close(struct net_device *dev)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adapter = pi->adapter;
- netif_tx_stop_all_queues(dev);
- netif_carrier_off(dev);
- return t4_enable_vi(adapter, adapter->pf, pi->viid, false, false);
- }
- int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
- __be32 sip, __be16 sport, __be16 vlan,
- unsigned int queue, unsigned char port, unsigned char mask)
- {
- int ret;
- struct filter_entry *f;
- struct adapter *adap;
- int i;
- u8 *val;
- adap = netdev2adap(dev);
- /* Adjust stid to correct filter index */
- stid -= adap->tids.sftid_base;
- stid += adap->tids.nftids;
- /* Check to make sure the filter requested is writable ...
- */
- f = &adap->tids.ftid_tab[stid];
- ret = writable_filter(f);
- if (ret)
- return ret;
- /* Clear out any old resources being used by the filter before
- * we start constructing the new filter.
- */
- if (f->valid)
- clear_filter(adap, f);
- /* Clear out filter specifications */
- memset(&f->fs, 0, sizeof(struct ch_filter_specification));
- f->fs.val.lport = cpu_to_be16(sport);
- f->fs.mask.lport = ~0;
- val = (u8 *)&sip;
- if ((val[0] | val[1] | val[2] | val[3]) != 0) {
- for (i = 0; i < 4; i++) {
- f->fs.val.lip[i] = val[i];
- f->fs.mask.lip[i] = ~0;
- }
- if (adap->params.tp.vlan_pri_map & PORT_F) {
- f->fs.val.iport = port;
- f->fs.mask.iport = mask;
- }
- }
- if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
- f->fs.val.proto = IPPROTO_TCP;
- f->fs.mask.proto = ~0;
- }
- f->fs.dirsteer = 1;
- f->fs.iq = queue;
- /* Mark filter as locked */
- f->locked = 1;
- f->fs.rpttid = 1;
- ret = set_filter_wr(adap, stid);
- if (ret) {
- clear_filter(adap, f);
- return ret;
- }
- return 0;
- }
- EXPORT_SYMBOL(cxgb4_create_server_filter);
- int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
- unsigned int queue, bool ipv6)
- {
- struct filter_entry *f;
- struct adapter *adap;
- adap = netdev2adap(dev);
- /* Adjust stid to correct filter index */
- stid -= adap->tids.sftid_base;
- stid += adap->tids.nftids;
- f = &adap->tids.ftid_tab[stid];
- /* Unlock the filter */
- f->locked = 0;
- return delete_filter(adap, stid);
- }
- EXPORT_SYMBOL(cxgb4_remove_server_filter);
- static struct rtnl_link_stats64 *cxgb_get_stats(struct net_device *dev,
- struct rtnl_link_stats64 *ns)
- {
- struct port_stats stats;
- struct port_info *p = netdev_priv(dev);
- struct adapter *adapter = p->adapter;
- /* Block retrieving statistics during EEH error
- * recovery. Otherwise, the recovery might fail
- * and the PCI device will be removed permanently
- */
- spin_lock(&adapter->stats_lock);
- if (!netif_device_present(dev)) {
- spin_unlock(&adapter->stats_lock);
- return ns;
- }
- t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
- &p->stats_base);
- spin_unlock(&adapter->stats_lock);
- ns->tx_bytes = stats.tx_octets;
- ns->tx_packets = stats.tx_frames;
- ns->rx_bytes = stats.rx_octets;
- ns->rx_packets = stats.rx_frames;
- ns->multicast = stats.rx_mcast_frames;
- /* detailed rx_errors */
- ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
- stats.rx_runt;
- ns->rx_over_errors = 0;
- ns->rx_crc_errors = stats.rx_fcs_err;
- ns->rx_frame_errors = stats.rx_symbol_err;
- ns->rx_fifo_errors = stats.rx_ovflow0 + stats.rx_ovflow1 +
- stats.rx_ovflow2 + stats.rx_ovflow3 +
- stats.rx_trunc0 + stats.rx_trunc1 +
- stats.rx_trunc2 + stats.rx_trunc3;
- ns->rx_missed_errors = 0;
- /* detailed tx_errors */
- ns->tx_aborted_errors = 0;
- ns->tx_carrier_errors = 0;
- ns->tx_fifo_errors = 0;
- ns->tx_heartbeat_errors = 0;
- ns->tx_window_errors = 0;
- ns->tx_errors = stats.tx_error_frames;
- ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
- ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
- return ns;
- }
- static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
- {
- unsigned int mbox;
- int ret = 0, prtad, devad;
- struct port_info *pi = netdev_priv(dev);
- struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
- switch (cmd) {
- case SIOCGMIIPHY:
- if (pi->mdio_addr < 0)
- return -EOPNOTSUPP;
- data->phy_id = pi->mdio_addr;
- break;
- case SIOCGMIIREG:
- case SIOCSMIIREG:
- if (mdio_phy_id_is_c45(data->phy_id)) {
- prtad = mdio_phy_id_prtad(data->phy_id);
- devad = mdio_phy_id_devad(data->phy_id);
- } else if (data->phy_id < 32) {
- prtad = data->phy_id;
- devad = 0;
- data->reg_num &= 0x1f;
- } else
- return -EINVAL;
- mbox = pi->adapter->pf;
- if (cmd == SIOCGMIIREG)
- ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
- data->reg_num, &data->val_out);
- else
- ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
- data->reg_num, data->val_in);
- break;
- case SIOCGHWTSTAMP:
- return copy_to_user(req->ifr_data, &pi->tstamp_config,
- sizeof(pi->tstamp_config)) ?
- -EFAULT : 0;
- case SIOCSHWTSTAMP:
- if (copy_from_user(&pi->tstamp_config, req->ifr_data,
- sizeof(pi->tstamp_config)))
- return -EFAULT;
- switch (pi->tstamp_config.rx_filter) {
- case HWTSTAMP_FILTER_NONE:
- pi->rxtstamp = false;
- break;
- case HWTSTAMP_FILTER_ALL:
- pi->rxtstamp = true;
- break;
- default:
- pi->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
- return -ERANGE;
- }
- return copy_to_user(req->ifr_data, &pi->tstamp_config,
- sizeof(pi->tstamp_config)) ?
- -EFAULT : 0;
- default:
- return -EOPNOTSUPP;
- }
- return ret;
- }
- static void cxgb_set_rxmode(struct net_device *dev)
- {
- /* unfortunately we can't return errors to the stack */
- set_rxmode(dev, -1, false);
- }
- static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
- {
- int ret;
- struct port_info *pi = netdev_priv(dev);
- ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
- -1, -1, -1, true);
- if (!ret)
- dev->mtu = new_mtu;
- return ret;
- }
- #ifdef CONFIG_PCI_IOV
- static int dummy_open(struct net_device *dev)
- {
- /* Turn carrier off since we don't have to transmit anything on this
- * interface.
- */
- netif_carrier_off(dev);
- return 0;
- }
- /* Fill MAC address that will be assigned by the FW */
- static void fill_vf_station_mac_addr(struct adapter *adap)
- {
- unsigned int i;
- u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
- int err;
- u8 *na;
- u16 a, b;
- err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
- if (!err) {
- na = adap->params.vpd.na;
- for (i = 0; i < ETH_ALEN; i++)
- hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
- hex2val(na[2 * i + 1]));
- a = (hw_addr[0] << 8) | hw_addr[1];
- b = (hw_addr[1] << 8) | hw_addr[2];
- a ^= b;
- a |= 0x0200; /* locally assigned Ethernet MAC address */
- a &= ~0x0100; /* not a multicast Ethernet MAC address */
- macaddr[0] = a >> 8;
- macaddr[1] = a & 0xff;
- for (i = 2; i < 5; i++)
- macaddr[i] = hw_addr[i + 1];
- for (i = 0; i < adap->num_vfs; i++) {
- macaddr[5] = adap->pf * 16 + i;
- ether_addr_copy(adap->vfinfo[i].vf_mac_addr, macaddr);
- }
- }
- }
- static int cxgb_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adap = pi->adapter;
- int ret;
- /* verify MAC addr is valid */
- if (!is_valid_ether_addr(mac)) {
- dev_err(pi->adapter->pdev_dev,
- "Invalid Ethernet address %pM for VF %d\n",
- mac, vf);
- return -EINVAL;
- }
- dev_info(pi->adapter->pdev_dev,
- "Setting MAC %pM on VF %d\n", mac, vf);
- ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
- if (!ret)
- ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
- return ret;
- }
- static int cxgb_get_vf_config(struct net_device *dev,
- int vf, struct ifla_vf_info *ivi)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adap = pi->adapter;
- if (vf >= adap->num_vfs)
- return -EINVAL;
- ivi->vf = vf;
- ether_addr_copy(ivi->mac, adap->vfinfo[vf].vf_mac_addr);
- return 0;
- }
- #endif
- static int cxgb_set_mac_addr(struct net_device *dev, void *p)
- {
- int ret;
- struct sockaddr *addr = p;
- struct port_info *pi = netdev_priv(dev);
- if (!is_valid_ether_addr(addr->sa_data))
- return -EADDRNOTAVAIL;
- ret = t4_change_mac(pi->adapter, pi->adapter->pf, pi->viid,
- pi->xact_addr_filt, addr->sa_data, true, true);
- if (ret < 0)
- return ret;
- memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
- pi->xact_addr_filt = ret;
- return 0;
- }
- #ifdef CONFIG_NET_POLL_CONTROLLER
- static void cxgb_netpoll(struct net_device *dev)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adap = pi->adapter;
- if (adap->flags & USING_MSIX) {
- int i;
- struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
- for (i = pi->nqsets; i; i--, rx++)
- t4_sge_intr_msix(0, &rx->rspq);
- } else
- t4_intr_handler(adap)(0, adap);
- }
- #endif
- static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
- {
- struct port_info *pi = netdev_priv(dev);
- struct adapter *adap = pi->adapter;
- struct sched_class *e;
- struct ch_sched_params p;
- struct ch_sched_queue qe;
- u32 req_rate;
- int err = 0;
- if (!can_sched(dev))
- return -ENOTSUPP;
- if (index < 0 || index > pi->nqsets - 1)
- return -EINVAL;
- if (!(adap->flags & FULL_INIT_DONE)) {
- dev_err(adap->pdev_dev,
- "Failed to rate limit on queue %d. Link Down?\n",
- index);
- return -EINVAL;
- }
- /* Convert from Mbps to Kbps */
- req_rate = rate << 10;
- /* Max rate is 10 Gbps */
- if (req_rate >= SCHED_MAX_RATE_KBPS) {
- dev_err(adap->pdev_dev,
- "Invalid rate %u Mbps, Max rate is %u Gbps\n",
- rate, SCHED_MAX_RATE_KBPS);
- return -ERANGE;
- }
- /* First unbind the queue from any existing class */
- memset(&qe, 0, sizeof(qe));
- qe.queue = index;
- qe.class = SCHED_CLS_NONE;
- err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
- if (err) {
- dev_err(adap->pdev_dev,
- "Unbinding Queue %d on port %d fail. Err: %d\n",
- index, pi->port_id, err);
- return err;
- }
- /* Queue already unbound */
- if (!req_rate)
- return 0;
- /* Fetch any available unused or matching scheduling class */
- memset(&p, 0, sizeof(p));
- p.type = SCHED_CLASS_TYPE_PACKET;
- p.u.params.level = SCHED_CLASS_LEVEL_CL_RL;
- p.u.params.mode = SCHED_CLASS_MODE_CLASS;
- p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
- p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
- p.u.params.channel = pi->tx_chan;
- p.u.params.class = SCHED_CLS_NONE;
- p.u.params.minrate = 0;
- p.u.params.maxrate = req_rate;
- p.u.params.weight = 0;
- p.u.params.pktsize = dev->mtu;
- e = cxgb4_sched_class_alloc(dev, &p);
- if (!e)
- return -ENOMEM;
- /* Bind the queue to a scheduling class */
- memset(&qe, 0, sizeof(qe));
- qe.queue = index;
- qe.class = e->idx;
- err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
- if (err)
- dev_err(adap->pdev_dev,
- "Queue rate limiting failed. Err: %d\n", err);
- return err;
- }
- static int cxgb_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
- struct tc_to_netdev *tc)
- {
- struct port_info *pi = netdev2pinfo(dev);
- struct adapter *adap = netdev2adap(dev);
- if (!(adap->flags & FULL_INIT_DONE)) {
- dev_err(adap->pdev_dev,
- "Failed to setup tc on port %d. Link Down?\n",
- pi->port_id);
- return -EINVAL;
- }
- if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
- tc->type == TC_SETUP_CLSU32) {
- switch (tc->cls_u32->command) {
- case TC_CLSU32_NEW_KNODE:
- case TC_CLSU32_REPLACE_KNODE:
- return cxgb4_config_knode(dev, proto, tc->cls_u32);
- case TC_CLSU32_DELETE_KNODE:
- return cxgb4_delete_knode(dev, proto, tc->cls_u32);
- default:
- return -EOPNOTSUPP;
- }
- }
- return -EOPNOTSUPP;
- }
- static const struct net_device_ops cxgb4_netdev_ops = {
- .ndo_open = cxgb_open,
- .ndo_stop = cxgb_close,
- .ndo_start_xmit = t4_eth_xmit,
- .ndo_select_queue = cxgb_select_queue,
- .ndo_get_stats64 = cxgb_get_stats,
- .ndo_set_rx_mode = cxgb_set_rxmode,
- .ndo_set_mac_address = cxgb_set_mac_addr,
- .ndo_set_features = cxgb_set_features,
- .ndo_validate_addr = eth_validate_addr,
- .ndo_do_ioctl = cxgb_ioctl,
- .ndo_change_mtu = cxgb_change_mtu,
- #ifdef CONFIG_NET_POLL_CONTROLLER
- .ndo_poll_controller = cxgb_netpoll,
- #endif
- #ifdef CONFIG_CHELSIO_T4_FCOE
- .ndo_fcoe_enable = cxgb_fcoe_enable,
- .ndo_fcoe_disable = cxgb_fcoe_disable,
- #endif /* CONFIG_CHELSIO_T4_FCOE */
- #ifdef CONFIG_NET_RX_BUSY_POLL
- .ndo_busy_poll = cxgb_busy_poll,
- #endif
- .ndo_set_tx_maxrate = cxgb_set_tx_maxrate,
- .ndo_setup_tc = cxgb_setup_tc,
- };
- #ifdef CONFIG_PCI_IOV
- static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
- .ndo_open = dummy_open,
- .ndo_set_vf_mac = cxgb_set_vf_mac,
- .ndo_get_vf_config = cxgb_get_vf_config,
- };
- #endif
- static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
- {
- struct adapter *adapter = netdev2adap(dev);
- strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
- strlcpy(info->version, cxgb4_driver_version,
- sizeof(info->version));
- strlcpy(info->bus_info, pci_name(adapter->pdev),
- sizeof(info->bus_info));
- }
- static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
- .get_drvinfo = get_drvinfo,
- };
- void t4_fatal_err(struct adapter *adap)
- {
- t4_set_reg_field(adap, SGE_CONTROL_A, GLOBALENABLE_F, 0);
- t4_intr_disable(adap);
- dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
- }
- static void setup_memwin(struct adapter *adap)
- {
- u32 nic_win_base = t4_get_util_window(adap);
- t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
- }
- static void setup_memwin_rdma(struct adapter *adap)
- {
- if (adap->vres.ocq.size) {
- u32 start;
- unsigned int sz_kb;
- start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
- start &= PCI_BASE_ADDRESS_MEM_MASK;
- start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
- sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
- t4_write_reg(adap,
- PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
- start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
- t4_write_reg(adap,
- PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
- adap->vres.ocq.start);
- t4_read_reg(adap,
- PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
- }
- }
- static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
- {
- u32 v;
- int ret;
- /* get device capabilities */
- memset(c, 0, sizeof(*c));
- c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F | FW_CMD_READ_F);
- c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
- ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
- if (ret < 0)
- return ret;
- c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
- ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
- if (ret < 0)
- return ret;
- ret = t4_config_glbl_rss(adap, adap->pf,
- FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
- FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
- FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
- if (ret < 0)
- return ret;
- ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
- MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
- FW_CMD_CAP_PF);
- if (ret < 0)
- return ret;
- t4_sge_init(adap);
- /* tweak some settings */
- t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
- t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
- t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
- v = t4_read_reg(adap, TP_PIO_DATA_A);
- t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
- /* first 4 Tx modulation queues point to consecutive Tx channels */
- adap->params.tp.tx_modq_map = 0xE4;
- t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
- TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
- /* associate each Tx modulation queue with consecutive Tx channels */
- v = 0x84218421;
- t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
- &v, 1, TP_TX_SCHED_HDR_A);
- t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
- &v, 1, TP_TX_SCHED_FIFO_A);
- t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
- &v, 1, TP_TX_SCHED_PCMD_A);
- #define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
- if (is_offload(adap)) {
- t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
- TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
- t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
- TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
- TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
- }
- /* get basic stuff going */
- return t4_early_init(adap, adap->pf);
- }
- /*
- * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
- */
- #define MAX_ATIDS 8192U
- /*
- * Phase 0 of initialization: contact FW, obtain config, perform basic init.
- *
- * If the firmware we're dealing with has Configuration File support, then
- * we use that to perform all configuration
- */
- /*
- * Tweak configuration based on module parameters, etc. Most of these have
- * defaults assigned to them by Firmware Configuration Files (if we're using
- * them) but need to be explicitly set if we're using hard-coded
- * initialization. But even in the case of using Firmware Configuration
- * Files, we'd like to expose the ability to change these via module
- * parameters so these are essentially common tweaks/settings for
- * Configuration Files and hard-coded initialization ...
- */
- static int adap_init0_tweaks(struct adapter *adapter)
- {
- /*
- * Fix up various Host-Dependent Parameters like Page Size, Cache
- * Line Size, etc. The firmware default is for a 4KB Page Size and
- * 64B Cache Line Size ...
- */
- t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
- /*
- * Process module parameters which affect early initialization.
- */
- if (rx_dma_offset != 2 && rx_dma_offset != 0) {
- dev_err(&adapter->pdev->dev,
- "Ignoring illegal rx_dma_offset=%d, using 2\n",
- rx_dma_offset);
- rx_dma_offset = 2;
- }
- t4_set_reg_field(adapter, SGE_CONTROL_A,
- PKTSHIFT_V(PKTSHIFT_M),
- PKTSHIFT_V(rx_dma_offset));
- /*
- * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
- * adds the pseudo header itself.
- */
- t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
- CSUM_HAS_PSEUDO_HDR_F, 0);
- return 0;
- }
- /* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
- * unto themselves and they contain their own firmware to perform their
- * tasks ...
- */
- static int phy_aq1202_version(const u8 *phy_fw_data,
- size_t phy_fw_size)
- {
- int offset;
- /* At offset 0x8 you're looking for the primary image's
- * starting offset which is 3 Bytes wide
- *
- * At offset 0xa of the primary image, you look for the offset
- * of the DRAM segment which is 3 Bytes wide.
- *
- * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
- * wide
- */
- #define be16(__p) (((__p)[0] << 8) | (__p)[1])
- #define le16(__p) ((__p)[0] | ((__p)[1] << 8))
- #define le24(__p) (le16(__p) | ((__p)[2] << 16))
- offset = le24(phy_fw_data + 0x8) << 12;
- offset = le24(phy_fw_data + offset + 0xa);
- return be16(phy_fw_data + offset + 0x27e);
- #undef be16
- #undef le16
- #undef le24
- }
- static struct info_10gbt_phy_fw {
- unsigned int phy_fw_id; /* PCI Device ID */
- char *phy_fw_file; /* /lib/firmware/ PHY Firmware file */
- int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
- int phy_flash; /* Has FLASH for PHY Firmware */
- } phy_info_array[] = {
- {
- PHY_AQ1202_DEVICEID,
- PHY_AQ1202_FIRMWARE,
- phy_aq1202_version,
- 1,
- },
- {
- PHY_BCM84834_DEVICEID,
- PHY_BCM84834_FIRMWARE,
- NULL,
- 0,
- },
- { 0, NULL, NULL },
- };
- static struct info_10gbt_phy_fw *find_phy_info(int devid)
- {
- int i;
- for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
- if (phy_info_array[i].phy_fw_id == devid)
- return &phy_info_array[i];
- }
- return NULL;
- }
- /* Handle updating of chip-external 10Gb/s-BT PHY firmware. This needs to
- * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD. On error
- * we return a negative error number. If we transfer new firmware we return 1
- * (from t4_load_phy_fw()). If we don't do anything we return 0.
- */
- static int adap_init0_phy(struct adapter *adap)
- {
- const struct firmware *phyf;
- int ret;
- struct info_10gbt_phy_fw *phy_info;
- /* Use the device ID to determine which PHY file to flash.
- */
- phy_info = find_phy_info(adap->pdev->device);
- if (!phy_info) {
- dev_warn(adap->pdev_dev,
- "No PHY Firmware file found for this PHY\n");
- return -EOPNOTSUPP;
- }
- /* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
- * use that. The adapter firmware provides us with a memory buffer
- * where we can load a PHY firmware file from the host if we want to
- * override the PHY firmware File in flash.
- */
- ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
- adap->pdev_dev);
- if (ret < 0) {
- /* For adapters without FLASH attached to PHY for their
- * firmware, it's obviously a fatal error if we can't get the
- * firmware to the adapter. For adapters with PHY firmware
- * FLASH storage, it's worth a warning if we can't find the
- * PHY Firmware but we'll neuter the error ...
- */
- dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
- "/lib/firmware/%s, error %d\n",
- phy_info->phy_fw_file, -ret);
- if (phy_info->phy_flash) {
- int cur_phy_fw_ver = 0;
- t4_phy_fw_ver(adap, &cur_phy_fw_ver);
- dev_warn(adap->pdev_dev, "continuing with, on-adapter "
- "FLASH copy, version %#x\n", cur_phy_fw_ver);
- ret = 0;
- }
- return ret;
- }
- /* Load PHY Firmware onto adapter.
- */
- ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
- phy_info->phy_fw_version,
- (u8 *)phyf->data, phyf->size);
- if (ret < 0)
- dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
- -ret);
- else if (ret > 0) {
- int new_phy_fw_ver = 0;
- if (phy_info->phy_fw_version)
- new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
- phyf->size);
- dev_info(adap->pdev_dev, "Successfully transferred PHY "
- "Firmware /lib/firmware/%s, version %#x\n",
- phy_info->phy_fw_file, new_phy_fw_ver);
- }
- release_firmware(phyf);
- return ret;
- }
- /*
- * Attempt to initialize the adapter via a Firmware Configuration File.
- */
- static int adap_init0_config(struct adapter *adapter, int reset)
- {
- struct fw_caps_config_cmd caps_cmd;
- const struct firmware *cf;
- unsigned long mtype = 0, maddr = 0;
- u32 finiver, finicsum, cfcsum;
- int ret;
- int config_issued = 0;
- char *fw_config_file, fw_config_file_path[256];
- char *config_name = NULL;
- /*
- * Reset device if necessary.
- */
- if (reset) {
- ret = t4_fw_reset(adapter, adapter->mbox,
- PIORSTMODE_F | PIORST_F);
- if (ret < 0)
- goto bye;
- }
- /* If this is a 10Gb/s-BT adapter make sure the chip-external
- * 10Gb/s-BT PHYs have up-to-date firmware. Note that this step needs
- * to be performed after any global adapter RESET above since some
- * PHYs only have local RAM copies of the PHY firmware.
- */
- if (is_10gbt_device(adapter->pdev->device)) {
- ret = adap_init0_phy(adapter);
- if (ret < 0)
- goto bye;
- }
- /*
- * If we have a T4 configuration file under /lib/firmware/cxgb4/,
- * then use that. Otherwise, use the configuration file stored
- * in the adapter flash ...
- */
- switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
- case CHELSIO_T4:
- fw_config_file = FW4_CFNAME;
- break;
- case CHELSIO_T5:
- fw_config_file = FW5_CFNAME;
- break;
- case CHELSIO_T6:
- fw_config_file = FW6_CFNAME;
- break;
- default:
- dev_err(adapter->pdev_dev, "Device %d is not supported\n",
- adapter->pdev->device);
- ret = -EINVAL;
- goto bye;
- }
- ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
- if (ret < 0) {
- config_name = "On FLASH";
- mtype = FW_MEMTYPE_CF_FLASH;
- maddr = t4_flash_cfg_addr(adapter);
- } else {
- u32 params[7], val[7];
- sprintf(fw_config_file_path,
- "/lib/firmware/%s", fw_config_file);
- config_name = fw_config_file_path;
- if (cf->size >= FLASH_CFG_MAX_SIZE)
- ret = -ENOMEM;
- else {
- params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
- FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
- ret = t4_query_params(adapter, adapter->mbox,
- adapter->pf, 0, 1, params, val);
- if (ret == 0) {
- /*
- * For t4_memory_rw() below addresses and
- * sizes have to be in terms of multiples of 4
- * bytes. So, if the Configuration File isn't
- * a multiple of 4 bytes in length we'll have
- * to write that out separately since we can't
- * guarantee that the bytes following the
- * residual byte in the buffer returned by
- * request_firmware() are zeroed out ...
- */
- size_t resid = cf->size & 0x3;
- size_t size = cf->size & ~0x3;
- __be32 *data = (__be32 *)cf->data;
- mtype = FW_PARAMS_PARAM_Y_G(val[0]);
- maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
- spin_lock(&adapter->win0_lock);
- ret = t4_memory_rw(adapter, 0, mtype, maddr,
- size, data, T4_MEMORY_WRITE);
- if (ret == 0 && resid != 0) {
- union {
- __be32 word;
- char buf[4];
- } last;
- int i;
- last.word = data[size >> 2];
- for (i = resid; i < 4; i++)
- last.buf[i] = 0;
- ret = t4_memory_rw(adapter, 0, mtype,
- maddr + size,
- 4, &last.word,
- T4_MEMORY_WRITE);
- }
- spin_unlock(&adapter->win0_lock);
- }
- }
- release_firmware(cf);
- if (ret)
- goto bye;
- }
- /*
- * Issue a Capability Configuration command to the firmware to get it
- * to parse the Configuration File. We don't use t4_fw_config_file()
- * because we want the ability to modify various features after we've
- * processed the configuration file ...
- */
- memset(&caps_cmd, 0, sizeof(caps_cmd));
- caps_cmd.op_to_write =
- htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F |
- FW_CMD_READ_F);
- caps_cmd.cfvalid_to_len16 =
- htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
- FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
- FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
- FW_LEN16(caps_cmd));
- ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
- &caps_cmd);
- /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
- * Configuration File in FLASH), our last gasp effort is to use the
- * Firmware Configuration File which is embedded in the firmware. A
- * very few early versions of the firmware didn't have one embedded
- * but we can ignore those.
- */
- if (ret == -ENOENT) {
- memset(&caps_cmd, 0, sizeof(caps_cmd));
- caps_cmd.op_to_write =
- htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F |
- FW_CMD_READ_F);
- caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
- ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
- sizeof(caps_cmd), &caps_cmd);
- config_name = "Firmware Default";
- }
- config_issued = 1;
- if (ret < 0)
- goto bye;
- finiver = ntohl(caps_cmd.finiver);
- finicsum = ntohl(caps_cmd.finicsum);
- cfcsum = ntohl(caps_cmd.cfcsum);
- if (finicsum != cfcsum)
- dev_warn(adapter->pdev_dev, "Configuration File checksum "\
- "mismatch: [fini] csum=%#x, computed csum=%#x\n",
- finicsum, cfcsum);
- /*
- * And now tell the firmware to use the configuration we just loaded.
- */
- caps_cmd.op_to_write =
- htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F |
- FW_CMD_WRITE_F);
- caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
- ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
- NULL);
- if (ret < 0)
- goto bye;
- /*
- * Tweak configuration based on system architecture, module
- * parameters, etc.
- */
- ret = adap_init0_tweaks(adapter);
- if (ret < 0)
- goto bye;
- /*
- * And finally tell the firmware to initialize itself using the
- * parameters from the Configuration File.
- */
- ret = t4_fw_initialize(adapter, adapter->mbox);
- if (ret < 0)
- goto bye;
- /* Emit Firmware Configuration File information and return
- * successfully.
- */
- dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
- "Configuration File \"%s\", version %#x, computed checksum %#x\n",
- config_name, finiver, cfcsum);
- return 0;
- /*
- * Something bad happened. Return the error ... (If the "error"
- * is that there's no Configuration File on the adapter we don't
- * want to issue a warning since this is fairly common.)
- */
- bye:
- if (config_issued && ret != -ENOENT)
- dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
- config_name, -ret);
- return ret;
- }
- static struct fw_info fw_info_array[] = {
- {
- .chip = CHELSIO_T4,
- .fs_name = FW4_CFNAME,
- .fw_mod_name = FW4_FNAME,
- .fw_hdr = {
- .chip = FW_HDR_CHIP_T4,
- .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
- .intfver_nic = FW_INTFVER(T4, NIC),
- .intfver_vnic = FW_INTFVER(T4, VNIC),
- .intfver_ri = FW_INTFVER(T4, RI),
- .intfver_iscsi = FW_INTFVER(T4, ISCSI),
- .intfver_fcoe = FW_INTFVER(T4, FCOE),
- },
- }, {
- .chip = CHELSIO_T5,
- .fs_name = FW5_CFNAME,
- .fw_mod_name = FW5_FNAME,
- .fw_hdr = {
- .chip = FW_HDR_CHIP_T5,
- .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
- .intfver_nic = FW_INTFVER(T5, NIC),
- .intfver_vnic = FW_INTFVER(T5, VNIC),
- .intfver_ri = FW_INTFVER(T5, RI),
- .intfver_iscsi = FW_INTFVER(T5, ISCSI),
- .intfver_fcoe = FW_INTFVER(T5, FCOE),
- },
- }, {
- .chip = CHELSIO_T6,
- .fs_name = FW6_CFNAME,
- .fw_mod_name = FW6_FNAME,
- .fw_hdr = {
- .chip = FW_HDR_CHIP_T6,
- .fw_ver = __cpu_to_be32(FW_VERSION(T6)),
- .intfver_nic = FW_INTFVER(T6, NIC),
- .intfver_vnic = FW_INTFVER(T6, VNIC),
- .intfver_ofld = FW_INTFVER(T6, OFLD),
- .intfver_ri = FW_INTFVER(T6, RI),
- .intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
- .intfver_iscsi = FW_INTFVER(T6, ISCSI),
- .intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
- .intfver_fcoe = FW_INTFVER(T6, FCOE),
- },
- }
- };
- static struct fw_info *find_fw_info(int chip)
- {
- int i;
- for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
- if (fw_info_array[i].chip == chip)
- return &fw_info_array[i];
- }
- return NULL;
- }
- /*
- * Phase 0 of initialization: contact FW, obtain config, perform basic init.
- */
- static int adap_init0(struct adapter *adap)
- {
- int ret;
- u32 v, port_vec;
- enum dev_state state;
- u32 params[7], val[7];
- struct fw_caps_config_cmd caps_cmd;
- int reset = 1;
- /* Grab Firmware Device Log parameters as early as possible so we have
- * access to it for debugging, etc.
- */
- ret = t4_init_devlog_params(adap);
- if (ret < 0)
- return ret;
- /* Contact FW, advertising Master capability */
- ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
- is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
- if (ret < 0) {
- dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
- ret);
- return ret;
- }
- if (ret == adap->mbox)
- adap->flags |= MASTER_PF;
- /*
- * If we're the Master PF Driver and the device is uninitialized,
- * then let's consider upgrading the firmware ... (We always want
- * to check the firmware version number in order to A. get it for
- * later reporting and B. to warn if the currently loaded firmware
- * is excessively mismatched relative to the driver.)
- */
- t4_get_fw_version(adap, &adap->params.fw_vers);
- t4_get_bs_version(adap, &adap->params.bs_vers);
- t4_get_tp_version(adap, &adap->params.tp_vers);
- t4_get_exprom_version(adap, &adap->params.er_vers);
- ret = t4_check_fw_version(adap);
- /* If firmware is too old (not supported by driver) force an update. */
- if (ret)
- state = DEV_STATE_UNINIT;
- if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
- struct fw_info *fw_info;
- struct fw_hdr *card_fw;
- const struct firmware *fw;
- const u8 *fw_data = NULL;
- unsigned int fw_size = 0;
- /* This is the firmware whose headers the driver was compiled
- * against
- */
- fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
- if (fw_info == NULL) {
- dev_err(adap->pdev_dev,
- "unable to get firmware info for chip %d.\n",
- CHELSIO_CHIP_VERSION(adap->params.chip));
- return -EINVAL;
- }
- /* allocate memory to read the header of the firmware on the
- * card
- */
- card_fw = t4_alloc_mem(sizeof(*card_fw));
- /* Get FW from from /lib/firmware/ */
- ret = request_firmware(&fw, fw_info->fw_mod_name,
- adap->pdev_dev);
- if (ret < 0) {
- dev_err(adap->pdev_dev,
- "unable to load firmware image %s, error %d\n",
- fw_info->fw_mod_name, ret);
- } else {
- fw_data = fw->data;
- fw_size = fw->size;
- }
- /* upgrade FW logic */
- ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
- state, &reset);
- /* Cleaning up */
- release_firmware(fw);
- t4_free_mem(card_fw);
- if (ret < 0)
- goto bye;
- }
- /*
- * Grab VPD parameters. This should be done after we establish a
- * connection to the firmware since some of the VPD parameters
- * (notably the Core Clock frequency) are retrieved via requests to
- * the firmware. On the other hand, we need these fairly early on
- * so we do this right after getting ahold of the firmware.
- */
- ret = t4_get_vpd_params(adap, &adap->params.vpd);
- if (ret < 0)
- goto bye;
- /*
- * Find out what ports are available to us. Note that we need to do
- * this before calling adap_init0_no_config() since it needs nports
- * and portvec ...
- */
- v =
- FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
- FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
- if (ret < 0)
- goto bye;
- adap->params.nports = hweight32(port_vec);
- adap->params.portvec = port_vec;
- /* If the firmware is initialized already, emit a simply note to that
- * effect. Otherwise, it's time to try initializing the adapter.
- */
- if (state == DEV_STATE_INIT) {
- dev_info(adap->pdev_dev, "Coming up as %s: "\
- "Adapter already initialized\n",
- adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
- } else {
- dev_info(adap->pdev_dev, "Coming up as MASTER: "\
- "Initializing adapter\n");
- /* Find out whether we're dealing with a version of the
- * firmware which has configuration file support.
- */
- params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
- FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
- params, val);
- /* If the firmware doesn't support Configuration Files,
- * return an error.
- */
- if (ret < 0) {
- dev_err(adap->pdev_dev, "firmware doesn't support "
- "Firmware Configuration Files\n");
- goto bye;
- }
- /* The firmware provides us with a memory buffer where we can
- * load a Configuration File from the host if we want to
- * override the Configuration File in flash.
- */
- ret = adap_init0_config(adap, reset);
- if (ret == -ENOENT) {
- dev_err(adap->pdev_dev, "no Configuration File "
- "present on adapter.\n");
- goto bye;
- }
- if (ret < 0) {
- dev_err(adap->pdev_dev, "could not initialize "
- "adapter, error %d\n", -ret);
- goto bye;
- }
- }
- /* Give the SGE code a chance to pull in anything that it needs ...
- * Note that this must be called after we retrieve our VPD parameters
- * in order to know how to convert core ticks to seconds, etc.
- */
- ret = t4_sge_init(adap);
- if (ret < 0)
- goto bye;
- if (is_bypass_device(adap->pdev->device))
- adap->params.bypass = 1;
- /*
- * Grab some of our basic fundamental operating parameters.
- */
- #define FW_PARAM_DEV(param) \
- (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) | \
- FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_##param))
- #define FW_PARAM_PFVF(param) \
- FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) | \
- FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_##param)| \
- FW_PARAMS_PARAM_Y_V(0) | \
- FW_PARAMS_PARAM_Z_V(0)
- params[0] = FW_PARAM_PFVF(EQ_START);
- params[1] = FW_PARAM_PFVF(L2T_START);
- params[2] = FW_PARAM_PFVF(L2T_END);
- params[3] = FW_PARAM_PFVF(FILTER_START);
- params[4] = FW_PARAM_PFVF(FILTER_END);
- params[5] = FW_PARAM_PFVF(IQFLINT_START);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
- if (ret < 0)
- goto bye;
- adap->sge.egr_start = val[0];
- adap->l2t_start = val[1];
- adap->l2t_end = val[2];
- adap->tids.ftid_base = val[3];
- adap->tids.nftids = val[4] - val[3] + 1;
- adap->sge.ingr_start = val[5];
- /* qids (ingress/egress) returned from firmware can be anywhere
- * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
- * Hence driver needs to allocate memory for this range to
- * store the queue info. Get the highest IQFLINT/EQ index returned
- * in FW_EQ_*_CMD.alloc command.
- */
- params[0] = FW_PARAM_PFVF(EQ_END);
- params[1] = FW_PARAM_PFVF(IQFLINT_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
- if (ret < 0)
- goto bye;
- adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
- adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;
- adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
- sizeof(*adap->sge.egr_map), GFP_KERNEL);
- if (!adap->sge.egr_map) {
- ret = -ENOMEM;
- goto bye;
- }
- adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
- sizeof(*adap->sge.ingr_map), GFP_KERNEL);
- if (!adap->sge.ingr_map) {
- ret = -ENOMEM;
- goto bye;
- }
- /* Allocate the memory for the vaious egress queue bitmaps
- * ie starving_fl, txq_maperr and blocked_fl.
- */
- adap->sge.starving_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
- sizeof(long), GFP_KERNEL);
- if (!adap->sge.starving_fl) {
- ret = -ENOMEM;
- goto bye;
- }
- adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
- sizeof(long), GFP_KERNEL);
- if (!adap->sge.txq_maperr) {
- ret = -ENOMEM;
- goto bye;
- }
- #ifdef CONFIG_DEBUG_FS
- adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
- sizeof(long), GFP_KERNEL);
- if (!adap->sge.blocked_fl) {
- ret = -ENOMEM;
- goto bye;
- }
- #endif
- params[0] = FW_PARAM_PFVF(CLIP_START);
- params[1] = FW_PARAM_PFVF(CLIP_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
- if (ret < 0)
- goto bye;
- adap->clipt_start = val[0];
- adap->clipt_end = val[1];
- /* We don't yet have a PARAMs calls to retrieve the number of Traffic
- * Classes supported by the hardware/firmware so we hard code it here
- * for now.
- */
- adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
- /* query params related to active filter region */
- params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
- params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
- /* If Active filter size is set we enable establishing
- * offload connection through firmware work request
- */
- if ((val[0] != val[1]) && (ret >= 0)) {
- adap->flags |= FW_OFLD_CONN;
- adap->tids.aftid_base = val[0];
- adap->tids.aftid_end = val[1];
- }
- /* If we're running on newer firmware, let it know that we're
- * prepared to deal with encapsulated CPL messages. Older
- * firmware won't understand this and we'll just get
- * unencapsulated messages ...
- */
- params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
- val[0] = 1;
- (void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
- /*
- * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
- * capability. Earlier versions of the firmware didn't have the
- * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
- * permission to use ULPTX MEMWRITE DSGL.
- */
- if (is_t4(adap->params.chip)) {
- adap->params.ulptx_memwrite_dsgl = false;
- } else {
- params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
- 1, params, val);
- adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
- }
- /* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
- params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
- 1, params, val);
- adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);
- /*
- * Get device capabilities so we can determine what resources we need
- * to manage.
- */
- memset(&caps_cmd, 0, sizeof(caps_cmd));
- caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
- FW_CMD_REQUEST_F | FW_CMD_READ_F);
- caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
- ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
- &caps_cmd);
- if (ret < 0)
- goto bye;
- if (caps_cmd.ofldcaps) {
- /* query offload-related parameters */
- params[0] = FW_PARAM_DEV(NTID);
- params[1] = FW_PARAM_PFVF(SERVER_START);
- params[2] = FW_PARAM_PFVF(SERVER_END);
- params[3] = FW_PARAM_PFVF(TDDP_START);
- params[4] = FW_PARAM_PFVF(TDDP_END);
- params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
- params, val);
- if (ret < 0)
- goto bye;
- adap->tids.ntids = val[0];
- adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
- adap->tids.stid_base = val[1];
- adap->tids.nstids = val[2] - val[1] + 1;
- /*
- * Setup server filter region. Divide the available filter
- * region into two parts. Regular filters get 1/3rd and server
- * filters get 2/3rd part. This is only enabled if workarond
- * path is enabled.
- * 1. For regular filters.
- * 2. Server filter: This are special filters which are used
- * to redirect SYN packets to offload queue.
- */
- if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
- adap->tids.sftid_base = adap->tids.ftid_base +
- DIV_ROUND_UP(adap->tids.nftids, 3);
- adap->tids.nsftids = adap->tids.nftids -
- DIV_ROUND_UP(adap->tids.nftids, 3);
- adap->tids.nftids = adap->tids.sftid_base -
- adap->tids.ftid_base;
- }
- adap->vres.ddp.start = val[3];
- adap->vres.ddp.size = val[4] - val[3] + 1;
- adap->params.ofldq_wr_cred = val[5];
- adap->params.offload = 1;
- adap->num_ofld_uld += 1;
- }
- if (caps_cmd.rdmacaps) {
- params[0] = FW_PARAM_PFVF(STAG_START);
- params[1] = FW_PARAM_PFVF(STAG_END);
- params[2] = FW_PARAM_PFVF(RQ_START);
- params[3] = FW_PARAM_PFVF(RQ_END);
- params[4] = FW_PARAM_PFVF(PBL_START);
- params[5] = FW_PARAM_PFVF(PBL_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
- params, val);
- if (ret < 0)
- goto bye;
- adap->vres.stag.start = val[0];
- adap->vres.stag.size = val[1] - val[0] + 1;
- adap->vres.rq.start = val[2];
- adap->vres.rq.size = val[3] - val[2] + 1;
- adap->vres.pbl.start = val[4];
- adap->vres.pbl.size = val[5] - val[4] + 1;
- params[0] = FW_PARAM_PFVF(SQRQ_START);
- params[1] = FW_PARAM_PFVF(SQRQ_END);
- params[2] = FW_PARAM_PFVF(CQ_START);
- params[3] = FW_PARAM_PFVF(CQ_END);
- params[4] = FW_PARAM_PFVF(OCQ_START);
- params[5] = FW_PARAM_PFVF(OCQ_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
- val);
- if (ret < 0)
- goto bye;
- adap->vres.qp.start = val[0];
- adap->vres.qp.size = val[1] - val[0] + 1;
- adap->vres.cq.start = val[2];
- adap->vres.cq.size = val[3] - val[2] + 1;
- adap->vres.ocq.start = val[4];
- adap->vres.ocq.size = val[5] - val[4] + 1;
- params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
- params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
- val);
- if (ret < 0) {
- adap->params.max_ordird_qp = 8;
- adap->params.max_ird_adapter = 32 * adap->tids.ntids;
- ret = 0;
- } else {
- adap->params.max_ordird_qp = val[0];
- adap->params.max_ird_adapter = val[1];
- }
- dev_info(adap->pdev_dev,
- "max_ordird_qp %d max_ird_adapter %d\n",
- adap->params.max_ordird_qp,
- adap->params.max_ird_adapter);
- adap->num_ofld_uld += 2;
- }
- if (caps_cmd.iscsicaps) {
- params[0] = FW_PARAM_PFVF(ISCSI_START);
- params[1] = FW_PARAM_PFVF(ISCSI_END);
- ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
- params, val);
- if (ret < 0)
- goto bye;
- adap->vres.iscsi.start = val[0];
- adap->vres.iscsi.size = val[1] - val[0] + 1;
- /* LIO target and cxgb4i initiaitor */
- adap->num_ofld_uld += 2;
- }
- if (caps_cmd.cryptocaps) {
- /* Should query params here...TODO */
- adap->params.crypto |= ULP_CRYPTO_LOOKASIDE;
- adap->num_uld += 1;
- }
- #undef FW_PARAM_PFVF
- #undef FW_PARAM_DEV
- /* The MTU/MSS Table is initialized by now, so load their values. If
- * we're initializing the adapter, then we'll make any modifications
- * we want to the MTU/MSS Table and also initialize the congestion
- * parameters.
- */
- t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
- if (state != DEV_STATE_INIT) {
- int i;
- /* The default MTU Table contains values 1492 and 1500.
- * However, for TCP, it's better to have two values which are
- * a multiple of 8 +/- 4 bytes apart near this popular MTU.
- * This allows us to have a TCP Data Payload which is a
- * multiple of 8 regardless of what combination of TCP Options
- * are in use (always a multiple of 4 bytes) which is
- * important for performance reasons. For instance, if no
- * options are in use, then we have a 20-byte IP header and a
- * 20-byte TCP header. In this case, a 1500-byte MSS would
- * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
- * which is not a multiple of 8. So using an MSS of 1488 in
- * this case results in a TCP Data Payload of 1448 bytes which
- * is a multiple of 8. On the other hand, if 12-byte TCP Time
- * Stamps have been negotiated, then an MTU of 1500 bytes
- * results in a TCP Data Payload of 1448 bytes which, as
- * above, is a multiple of 8 bytes ...
- */
- for (i = 0; i < NMTUS; i++)
- if (adap->params.mtus[i] == 1492) {
- adap->params.mtus[i] = 1488;
- break;
- }
- t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
- adap->params.b_wnd);
- }
- t4_init_sge_params(adap);
- adap->flags |= FW_OK;
- t4_init_tp_params(adap);
- return 0;
- /*
- * Something bad happened. If a command timed out or failed with EIO
- * FW does not operate within its spec or something catastrophic
- * happened to HW/FW, stop issuing commands.
- */
- bye:
- kfree(adap->sge.egr_map);
- kfree(adap->sge.ingr_map);
- kfree(adap->sge.starving_fl);
- kfree(adap->sge.txq_maperr);
- #ifdef CONFIG_DEBUG_FS
- kfree(adap->sge.blocked_fl);
- #endif
- if (ret != -ETIMEDOUT && ret != -EIO)
- t4_fw_bye(adap, adap->mbox);
- return ret;
- }
- /* EEH callbacks */
- static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
- pci_channel_state_t state)
- {
- int i;
- struct adapter *adap = pci_get_drvdata(pdev);
- if (!adap)
- goto out;
- rtnl_lock();
- adap->flags &= ~FW_OK;
- notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
- spin_lock(&adap->stats_lock);
- for_each_port(adap, i) {
- struct net_device *dev = adap->port[i];
- netif_device_detach(dev);
- netif_carrier_off(dev);
- }
- spin_unlock(&adap->stats_lock);
- disable_interrupts(adap);
- if (adap->flags & FULL_INIT_DONE)
- cxgb_down(adap);
- rtnl_unlock();
- if ((adap->flags & DEV_ENABLED)) {
- pci_disable_device(pdev);
- adap->flags &= ~DEV_ENABLED;
- }
- out: return state == pci_channel_io_perm_failure ?
- PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
- }
- static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
- {
- int i, ret;
- struct fw_caps_config_cmd c;
- struct adapter *adap = pci_get_drvdata(pdev);
- if (!adap) {
- pci_restore_state(pdev);
- pci_save_state(pdev);
- return PCI_ERS_RESULT_RECOVERED;
- }
- if (!(adap->flags & DEV_ENABLED)) {
- if (pci_enable_device(pdev)) {
- dev_err(&pdev->dev, "Cannot reenable PCI "
- "device after reset\n");
- return PCI_ERS_RESULT_DISCONNECT;
- }
- adap->flags |= DEV_ENABLED;
- }
- pci_set_master(pdev);
- pci_restore_state(pdev);
- pci_save_state(pdev);
- pci_cleanup_aer_uncorrect_error_status(pdev);
- if (t4_wait_dev_ready(adap->regs) < 0)
- return PCI_ERS_RESULT_DISCONNECT;
- if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
- return PCI_ERS_RESULT_DISCONNECT;
- adap->flags |= FW_OK;
- if (adap_init1(adap, &c))
- return PCI_ERS_RESULT_DISCONNECT;
- for_each_port(adap, i) {
- struct port_info *p = adap2pinfo(adap, i);
- ret = t4_alloc_vi(adap, adap->mbox, p->tx_chan, adap->pf, 0, 1,
- NULL, NULL);
- if (ret < 0)
- return PCI_ERS_RESULT_DISCONNECT;
- p->viid = ret;
- p->xact_addr_filt = -1;
- }
- t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
- adap->params.b_wnd);
- setup_memwin(adap);
- if (cxgb_up(adap))
- return PCI_ERS_RESULT_DISCONNECT;
- return PCI_ERS_RESULT_RECOVERED;
- }
- static void eeh_resume(struct pci_dev *pdev)
- {
- int i;
- struct adapter *adap = pci_get_drvdata(pdev);
- if (!adap)
- return;
- rtnl_lock();
- for_each_port(adap, i) {
- struct net_device *dev = adap->port[i];
- if (netif_running(dev)) {
- link_start(dev);
- cxgb_set_rxmode(dev);
- }
- netif_device_attach(dev);
- }
- rtnl_unlock();
- }
- static const struct pci_error_handlers cxgb4_eeh = {
- .error_detected = eeh_err_detected,
- .slot_reset = eeh_slot_reset,
- .resume = eeh_resume,
- };
- /* Return true if the Link Configuration supports "High Speeds" (those greater
- * than 1Gb/s).
- */
- static inline bool is_x_10g_port(const struct link_config *lc)
- {
- unsigned int speeds, high_speeds;
- speeds = FW_PORT_CAP_SPEED_V(FW_PORT_CAP_SPEED_G(lc->supported));
- high_speeds = speeds & ~(FW_PORT_CAP_SPEED_100M | FW_PORT_CAP_SPEED_1G);
- return high_speeds != 0;
- }
- /*
- * Perform default configuration of DMA queues depending on the number and type
- * of ports we found and the number of available CPUs. Most settings can be
- * modified by the admin prior to actual use.
- */
- static void cfg_queues(struct adapter *adap)
- {
- struct sge *s = &adap->sge;
- int i = 0, n10g = 0, qidx = 0;
- #ifndef CONFIG_CHELSIO_T4_DCB
- int q10g = 0;
- #endif
- /* Reduce memory usage in kdump environment, disable all offload.
- */
- if (is_kdump_kernel()) {
- adap->params.offload = 0;
- adap->params.crypto = 0;
- } else if (is_uld(adap) && t4_uld_mem_alloc(adap)) {
- adap->params.offload = 0;
- adap->params.crypto = 0;
- }
- n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
- #ifdef CONFIG_CHELSIO_T4_DCB
- /* For Data Center Bridging support we need to be able to support up
- * to 8 Traffic Priorities; each of which will be assigned to its
- * own TX Queue in order to prevent Head-Of-Line Blocking.
- */
- if (adap->params.nports * 8 > MAX_ETH_QSETS) {
- dev_err(adap->pdev_dev, "MAX_ETH_QSETS=%d < %d!\n",
- MAX_ETH_QSETS, adap->params.nports * 8);
- BUG_ON(1);
- }
- for_each_port(adap, i) {
- struct port_info *pi = adap2pinfo(adap, i);
- pi->first_qset = qidx;
- pi->nqsets = 8;
- qidx += pi->nqsets;
- }
- #else /* !CONFIG_CHELSIO_T4_DCB */
- /*
- * We default to 1 queue per non-10G port and up to # of cores queues
- * per 10G port.
- */
- if (n10g)
- q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
- if (q10g > netif_get_num_default_rss_queues())
- q10g = netif_get_num_default_rss_queues();
- for_each_port(adap, i) {
- struct port_info *pi = adap2pinfo(adap, i);
- pi->first_qset = qidx;
- pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
- qidx += pi->nqsets;
- }
- #endif /* !CONFIG_CHELSIO_T4_DCB */
- s->ethqsets = qidx;
- s->max_ethqsets = qidx; /* MSI-X may lower it later */
- if (is_uld(adap)) {
- /*
- * For offload we use 1 queue/channel if all ports are up to 1G,
- * otherwise we divide all available queues amongst the channels
- * capped by the number of available cores.
- */
- if (n10g) {
- i = min_t(int, MAX_OFLD_QSETS, num_online_cpus());
- s->ofldqsets = roundup(i, adap->params.nports);
- } else {
- s->ofldqsets = adap->params.nports;
- }
- }
- for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
- struct sge_eth_rxq *r = &s->ethrxq[i];
- init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
- r->fl.size = 72;
- }
- for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
- s->ethtxq[i].q.size = 1024;
- for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
- s->ctrlq[i].q.size = 512;
- init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
- init_rspq(adap, &s->intrq, 0, 1, 512, 64);
- }
- /*
- * Reduce the number of Ethernet queues across all ports to at most n.
- * n provides at least one queue per port.
- */
- static void reduce_ethqs(struct adapter *adap, int n)
- {
- int i;
- struct port_info *pi;
- while (n < adap->sge.ethqsets)
- for_each_port(adap, i) {
- pi = adap2pinfo(adap, i);
- if (pi->nqsets > 1) {
- pi->nqsets--;
- adap->sge.ethqsets--;
- if (adap->sge.ethqsets <= n)
- break;
- }
- }
- n = 0;
- for_each_port(adap, i) {
- pi = adap2pinfo(adap, i);
- pi->first_qset = n;
- n += pi->nqsets;
- }
- }
- static int get_msix_info(struct adapter *adap)
- {
- struct uld_msix_info *msix_info;
- unsigned int max_ingq = 0;
- if (is_offload(adap))
- max_ingq += MAX_OFLD_QSETS * adap->num_ofld_uld;
- if (is_pci_uld(adap))
- max_ingq += MAX_OFLD_QSETS * adap->num_uld;
- if (!max_ingq)
- goto out;
- msix_info = kcalloc(max_ingq, sizeof(*msix_info), GFP_KERNEL);
- if (!msix_info)
- return -ENOMEM;
- adap->msix_bmap_ulds.msix_bmap = kcalloc(BITS_TO_LONGS(max_ingq),
- sizeof(long), GFP_KERNEL);
- if (!adap->msix_bmap_ulds.msix_bmap) {
- kfree(msix_info);
- return -ENOMEM;
- }
- spin_lock_init(&adap->msix_bmap_ulds.lock);
- adap->msix_info_ulds = msix_info;
- out:
- return 0;
- }
- static void free_msix_info(struct adapter *adap)
- {
- if (!(adap->num_uld && adap->num_ofld_uld))
- return;
- kfree(adap->msix_info_ulds);
- kfree(adap->msix_bmap_ulds.msix_bmap);
- }
- /* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
- #define EXTRA_VECS 2
- static int enable_msix(struct adapter *adap)
- {
- int ofld_need = 0, uld_need = 0;
- int i, j, want, need, allocated;
- struct sge *s = &adap->sge;
- unsigned int nchan = adap->params.nports;
- struct msix_entry *entries;
- int max_ingq = MAX_INGQ;
- if (is_pci_uld(adap))
- max_ingq += (MAX_OFLD_QSETS * adap->num_uld);
- if (is_offload(adap))
- max_ingq += (MAX_OFLD_QSETS * adap->num_ofld_uld);
- entries = kmalloc(sizeof(*entries) * (max_ingq + 1),
- GFP_KERNEL);
- if (!entries)
- return -ENOMEM;
- /* map for msix */
- if (get_msix_info(adap)) {
- adap->params.offload = 0;
- adap->params.crypto = 0;
- }
- for (i = 0; i < max_ingq + 1; ++i)
- entries[i].entry = i;
- want = s->max_ethqsets + EXTRA_VECS;
- if (is_offload(adap)) {
- want += adap->num_ofld_uld * s->ofldqsets;
- ofld_need = adap->num_ofld_uld * nchan;
- }
- if (is_pci_uld(adap)) {
- want += adap->num_uld * s->ofldqsets;
- uld_need = adap->num_uld * nchan;
- }
- #ifdef CONFIG_CHELSIO_T4_DCB
- /* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
- * each port.
- */
- need = 8 * adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
- #else
- need = adap->params.nports + EXTRA_VECS + ofld_need + uld_need;
- #endif
- allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
- if (allocated < 0) {
- dev_info(adap->pdev_dev, "not enough MSI-X vectors left,"
- " not using MSI-X\n");
- kfree(entries);
- return allocated;
- }
- /* Distribute available vectors to the various queue groups.
- * Every group gets its minimum requirement and NIC gets top
- * priority for leftovers.
- */
- i = allocated - EXTRA_VECS - ofld_need - uld_need;
- if (i < s->max_ethqsets) {
- s->max_ethqsets = i;
- if (i < s->ethqsets)
- reduce_ethqs(adap, i);
- }
- if (is_uld(adap)) {
- if (allocated < want)
- s->nqs_per_uld = nchan;
- else
- s->nqs_per_uld = s->ofldqsets;
- }
- for (i = 0; i < (s->max_ethqsets + EXTRA_VECS); ++i)
- adap->msix_info[i].vec = entries[i].vector;
- if (is_uld(adap)) {
- for (j = 0 ; i < allocated; ++i, j++) {
- adap->msix_info_ulds[j].vec = entries[i].vector;
- adap->msix_info_ulds[j].idx = i;
- }
- adap->msix_bmap_ulds.mapsize = j;
- }
- dev_info(adap->pdev_dev, "%d MSI-X vectors allocated, "
- "nic %d per uld %d\n",
- allocated, s->max_ethqsets, s->nqs_per_uld);
- kfree(entries);
- return 0;
- }
- #undef EXTRA_VECS
- static int init_rss(struct adapter *adap)
- {
- unsigned int i;
- int err;
- err = t4_init_rss_mode(adap, adap->mbox);
- if (err)
- return err;
- for_each_port(adap, i) {
- struct port_info *pi = adap2pinfo(adap, i);
- pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
- if (!pi->rss)
- return -ENOMEM;
- }
- return 0;
- }
- static int cxgb4_get_pcie_dev_link_caps(struct adapter *adap,
- enum pci_bus_speed *speed,
- enum pcie_link_width *width)
- {
- u32 lnkcap1, lnkcap2;
- int err1, err2;
- #define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
- *speed = PCI_SPEED_UNKNOWN;
- *width = PCIE_LNK_WIDTH_UNKNOWN;
- err1 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP,
- &lnkcap1);
- err2 = pcie_capability_read_dword(adap->pdev, PCI_EXP_LNKCAP2,
- &lnkcap2);
- if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
- if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
- *speed = PCIE_SPEED_8_0GT;
- else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
- *speed = PCIE_SPEED_5_0GT;
- else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
- *speed = PCIE_SPEED_2_5GT;
- }
- if (!err1) {
- *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
- if (!lnkcap2) { /* pre-r3.0 */
- if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
- *speed = PCIE_SPEED_5_0GT;
- else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
- *speed = PCIE_SPEED_2_5GT;
- }
- }
- if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
- return err1 ? err1 : err2 ? err2 : -EINVAL;
- return 0;
- }
- static void cxgb4_check_pcie_caps(struct adapter *adap)
- {
- enum pcie_link_width width, width_cap;
- enum pci_bus_speed speed, speed_cap;
- #define PCIE_SPEED_STR(speed) \
- (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
- speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
- speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
- "Unknown")
- if (cxgb4_get_pcie_dev_link_caps(adap, &speed_cap, &width_cap)) {
- dev_warn(adap->pdev_dev,
- "Unable to determine PCIe device BW capabilities\n");
- return;
- }
- if (pcie_get_minimum_link(adap->pdev, &speed, &width) ||
- speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
- dev_warn(adap->pdev_dev,
- "Unable to determine PCI Express bandwidth.\n");
- return;
- }
- dev_info(adap->pdev_dev, "PCIe link speed is %s, device supports %s\n",
- PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
- dev_info(adap->pdev_dev, "PCIe link width is x%d, device supports x%d\n",
- width, width_cap);
- if (speed < speed_cap || width < width_cap)
- dev_info(adap->pdev_dev,
- "A slot with more lanes and/or higher speed is "
- "suggested for optimal performance.\n");
- }
- /* Dump basic information about the adapter */
- static void print_adapter_info(struct adapter *adapter)
- {
- /* Device information */
- dev_info(adapter->pdev_dev, "Chelsio %s rev %d\n",
- adapter->params.vpd.id,
- CHELSIO_CHIP_RELEASE(adapter->params.chip));
- dev_info(adapter->pdev_dev, "S/N: %s, P/N: %s\n",
- adapter->params.vpd.sn, adapter->params.vpd.pn);
- /* Firmware Version */
- if (!adapter->params.fw_vers)
- dev_warn(adapter->pdev_dev, "No firmware loaded\n");
- else
- dev_info(adapter->pdev_dev, "Firmware version: %u.%u.%u.%u\n",
- FW_HDR_FW_VER_MAJOR_G(adapter->params.fw_vers),
- FW_HDR_FW_VER_MINOR_G(adapter->params.fw_vers),
- FW_HDR_FW_VER_MICRO_G(adapter->params.fw_vers),
- FW_HDR_FW_VER_BUILD_G(adapter->params.fw_vers));
- /* Bootstrap Firmware Version. (Some adapters don't have Bootstrap
- * Firmware, so dev_info() is more appropriate here.)
- */
- if (!adapter->params.bs_vers)
- dev_info(adapter->pdev_dev, "No bootstrap loaded\n");
- else
- dev_info(adapter->pdev_dev, "Bootstrap version: %u.%u.%u.%u\n",
- FW_HDR_FW_VER_MAJOR_G(adapter->params.bs_vers),
- FW_HDR_FW_VER_MINOR_G(adapter->params.bs_vers),
- FW_HDR_FW_VER_MICRO_G(adapter->params.bs_vers),
- FW_HDR_FW_VER_BUILD_G(adapter->params.bs_vers));
- /* TP Microcode Version */
- if (!adapter->params.tp_vers)
- dev_warn(adapter->pdev_dev, "No TP Microcode loaded\n");
- else
- dev_info(adapter->pdev_dev,
- "TP Microcode version: %u.%u.%u.%u\n",
- FW_HDR_FW_VER_MAJOR_G(adapter->params.tp_vers),
- FW_HDR_FW_VER_MINOR_G(adapter->params.tp_vers),
- FW_HDR_FW_VER_MICRO_G(adapter->params.tp_vers),
- FW_HDR_FW_VER_BUILD_G(adapter->params.tp_vers));
- /* Expansion ROM version */
- if (!adapter->params.er_vers)
- dev_info(adapter->pdev_dev, "No Expansion ROM loaded\n");
- else
- dev_info(adapter->pdev_dev,
- "Expansion ROM version: %u.%u.%u.%u\n",
- FW_HDR_FW_VER_MAJOR_G(adapter->params.er_vers),
- FW_HDR_FW_VER_MINOR_G(adapter->params.er_vers),
- FW_HDR_FW_VER_MICRO_G(adapter->params.er_vers),
- FW_HDR_FW_VER_BUILD_G(adapter->params.er_vers));
- /* Software/Hardware configuration */
- dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
- is_offload(adapter) ? "R" : "",
- ((adapter->flags & USING_MSIX) ? "MSI-X" :
- (adapter->flags & USING_MSI) ? "MSI" : ""),
- is_offload(adapter) ? "Offload" : "non-Offload");
- }
- static void print_port_info(const struct net_device *dev)
- {
- char buf[80];
- char *bufp = buf;
- const char *spd = "";
- const struct port_info *pi = netdev_priv(dev);
- const struct adapter *adap = pi->adapter;
- if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
- spd = " 2.5 GT/s";
- else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
- spd = " 5 GT/s";
- else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_8_0GB)
- spd = " 8 GT/s";
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
- bufp += sprintf(bufp, "100/");
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
- bufp += sprintf(bufp, "1000/");
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
- bufp += sprintf(bufp, "10G/");
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G)
- bufp += sprintf(bufp, "25G/");
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
- bufp += sprintf(bufp, "40G/");
- if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G)
- bufp += sprintf(bufp, "100G/");
- if (bufp != buf)
- --bufp;
- sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
- netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
- dev->name, adap->params.vpd.id, adap->name, buf);
- }
- static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
- {
- pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
- }
- /*
- * Free the following resources:
- * - memory used for tables
- * - MSI/MSI-X
- * - net devices
- * - resources FW is holding for us
- */
- static void free_some_resources(struct adapter *adapter)
- {
- unsigned int i;
- t4_free_mem(adapter->l2t);
- t4_cleanup_sched(adapter);
- t4_free_mem(adapter->tids.tid_tab);
- cxgb4_cleanup_tc_u32(adapter);
- kfree(adapter->sge.egr_map);
- kfree(adapter->sge.ingr_map);
- kfree(adapter->sge.starving_fl);
- kfree(adapter->sge.txq_maperr);
- #ifdef CONFIG_DEBUG_FS
- kfree(adapter->sge.blocked_fl);
- #endif
- disable_msi(adapter);
- for_each_port(adapter, i)
- if (adapter->port[i]) {
- struct port_info *pi = adap2pinfo(adapter, i);
- if (pi->viid != 0)
- t4_free_vi(adapter, adapter->mbox, adapter->pf,
- 0, pi->viid);
- kfree(adap2pinfo(adapter, i)->rss);
- free_netdev(adapter->port[i]);
- }
- if (adapter->flags & FW_OK)
- t4_fw_bye(adapter, adapter->pf);
- }
- #define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
- #define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
- NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
- #define SEGMENT_SIZE 128
- static int get_chip_type(struct pci_dev *pdev, u32 pl_rev)
- {
- u16 device_id;
- /* Retrieve adapter's device ID */
- pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
- switch (device_id >> 12) {
- case CHELSIO_T4:
- return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
- case CHELSIO_T5:
- return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
- case CHELSIO_T6:
- return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
- default:
- dev_err(&pdev->dev, "Device %d is not supported\n",
- device_id);
- }
- return -EINVAL;
- }
- #ifdef CONFIG_PCI_IOV
- static void dummy_setup(struct net_device *dev)
- {
- dev->type = ARPHRD_NONE;
- dev->mtu = 0;
- dev->hard_header_len = 0;
- dev->addr_len = 0;
- dev->tx_queue_len = 0;
- dev->flags |= IFF_NOARP;
- dev->priv_flags |= IFF_NO_QUEUE;
- /* Initialize the device structure. */
- dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
- dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
- dev->destructor = free_netdev;
- }
- static int config_mgmt_dev(struct pci_dev *pdev)
- {
- struct adapter *adap = pci_get_drvdata(pdev);
- struct net_device *netdev;
- struct port_info *pi;
- char name[IFNAMSIZ];
- int err;
- snprintf(name, IFNAMSIZ, "mgmtpf%d%d", adap->adap_idx, adap->pf);
- netdev = alloc_netdev(0, name, NET_NAME_UNKNOWN, dummy_setup);
- if (!netdev)
- return -ENOMEM;
- pi = netdev_priv(netdev);
- pi->adapter = adap;
- SET_NETDEV_DEV(netdev, &pdev->dev);
- adap->port[0] = netdev;
- err = register_netdev(adap->port[0]);
- if (err) {
- pr_info("Unable to register VF mgmt netdev %s\n", name);
- free_netdev(adap->port[0]);
- adap->port[0] = NULL;
- return err;
- }
- return 0;
- }
- static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
- {
- struct adapter *adap = pci_get_drvdata(pdev);
- int err = 0;
- int current_vfs = pci_num_vf(pdev);
- u32 pcie_fw;
- pcie_fw = readl(adap->regs + PCIE_FW_A);
- /* Check if cxgb4 is the MASTER and fw is initialized */
- if (!(pcie_fw & PCIE_FW_INIT_F) ||
- !(pcie_fw & PCIE_FW_MASTER_VLD_F) ||
- PCIE_FW_MASTER_G(pcie_fw) != 4) {
- dev_warn(&pdev->dev,
- "cxgb4 driver needs to be MASTER to support SRIOV\n");
- return -EOPNOTSUPP;
- }
- /* If any of the VF's is already assigned to Guest OS, then
- * SRIOV for the same cannot be modified
- */
- if (current_vfs && pci_vfs_assigned(pdev)) {
- dev_err(&pdev->dev,
- "Cannot modify SR-IOV while VFs are assigned\n");
- num_vfs = current_vfs;
- return num_vfs;
- }
- /* Disable SRIOV when zero is passed.
- * One needs to disable SRIOV before modifying it, else
- * stack throws the below warning:
- * " 'n' VFs already enabled. Disable before enabling 'm' VFs."
- */
- if (!num_vfs) {
- pci_disable_sriov(pdev);
- if (adap->port[0]) {
- unregister_netdev(adap->port[0]);
- adap->port[0] = NULL;
- }
- /* free VF resources */
- kfree(adap->vfinfo);
- adap->vfinfo = NULL;
- adap->num_vfs = 0;
- return num_vfs;
- }
- if (num_vfs != current_vfs) {
- err = pci_enable_sriov(pdev, num_vfs);
- if (err)
- return err;
- adap->num_vfs = num_vfs;
- err = config_mgmt_dev(pdev);
- if (err)
- return err;
- }
- adap->vfinfo = kcalloc(adap->num_vfs,
- sizeof(struct vf_info), GFP_KERNEL);
- if (adap->vfinfo)
- fill_vf_station_mac_addr(adap);
- return num_vfs;
- }
- #endif
- static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
- {
- int func, i, err, s_qpp, qpp, num_seg;
- struct port_info *pi;
- bool highdma = false;
- struct adapter *adapter = NULL;
- struct net_device *netdev;
- void __iomem *regs;
- u32 whoami, pl_rev;
- enum chip_type chip;
- static int adap_idx = 1;
- printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
- err = pci_request_regions(pdev, KBUILD_MODNAME);
- if (err) {
- /* Just info, some other driver may have claimed the device. */
- dev_info(&pdev->dev, "cannot obtain PCI resources\n");
- return err;
- }
- err = pci_enable_device(pdev);
- if (err) {
- dev_err(&pdev->dev, "cannot enable PCI device\n");
- goto out_release_regions;
- }
- regs = pci_ioremap_bar(pdev, 0);
- if (!regs) {
- dev_err(&pdev->dev, "cannot map device registers\n");
- err = -ENOMEM;
- goto out_disable_device;
- }
- err = t4_wait_dev_ready(regs);
- if (err < 0)
- goto out_unmap_bar0;
- /* We control everything through one PF */
- whoami = readl(regs + PL_WHOAMI_A);
- pl_rev = REV_G(readl(regs + PL_REV_A));
- chip = get_chip_type(pdev, pl_rev);
- func = CHELSIO_CHIP_VERSION(chip) <= CHELSIO_T5 ?
- SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
- if (func != ent->driver_data) {
- #ifndef CONFIG_PCI_IOV
- iounmap(regs);
- #endif
- pci_disable_device(pdev);
- pci_save_state(pdev); /* to restore SR-IOV later */
- goto sriov;
- }
- if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
- highdma = true;
- err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
- if (err) {
- dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
- "coherent allocations\n");
- goto out_unmap_bar0;
- }
- } else {
- err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
- if (err) {
- dev_err(&pdev->dev, "no usable DMA configuration\n");
- goto out_unmap_bar0;
- }
- }
- pci_enable_pcie_error_reporting(pdev);
- enable_pcie_relaxed_ordering(pdev);
- pci_set_master(pdev);
- pci_save_state(pdev);
- adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
- if (!adapter) {
- err = -ENOMEM;
- goto out_unmap_bar0;
- }
- adap_idx++;
- adapter->workq = create_singlethread_workqueue("cxgb4");
- if (!adapter->workq) {
- err = -ENOMEM;
- goto out_free_adapter;
- }
- adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
- (sizeof(struct mbox_cmd) *
- T4_OS_LOG_MBOX_CMDS),
- GFP_KERNEL);
- if (!adapter->mbox_log) {
- err = -ENOMEM;
- goto out_free_adapter;
- }
- adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
- /* PCI device has been enabled */
- adapter->flags |= DEV_ENABLED;
- adapter->regs = regs;
- adapter->pdev = pdev;
- adapter->pdev_dev = &pdev->dev;
- adapter->name = pci_name(pdev);
- adapter->mbox = func;
- adapter->pf = func;
- adapter->msg_enable = DFLT_MSG_ENABLE;
- memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
- spin_lock_init(&adapter->stats_lock);
- spin_lock_init(&adapter->tid_release_lock);
- spin_lock_init(&adapter->win0_lock);
- INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
- INIT_WORK(&adapter->db_full_task, process_db_full);
- INIT_WORK(&adapter->db_drop_task, process_db_drop);
- err = t4_prep_adapter(adapter);
- if (err)
- goto out_free_adapter;
- if (!is_t4(adapter->params.chip)) {
- s_qpp = (QUEUESPERPAGEPF0_S +
- (QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
- adapter->pf);
- qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
- SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
- num_seg = PAGE_SIZE / SEGMENT_SIZE;
- /* Each segment size is 128B. Write coalescing is enabled only
- * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
- * queue is less no of segments that can be accommodated in
- * a page size.
- */
- if (qpp > num_seg) {
- dev_err(&pdev->dev,
- "Incorrect number of egress queues per page\n");
- err = -EINVAL;
- goto out_free_adapter;
- }
- adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
- pci_resource_len(pdev, 2));
- if (!adapter->bar2) {
- dev_err(&pdev->dev, "cannot map device bar2 region\n");
- err = -ENOMEM;
- goto out_free_adapter;
- }
- }
- setup_memwin(adapter);
- err = adap_init0(adapter);
- #ifdef CONFIG_DEBUG_FS
- bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
- #endif
- setup_memwin_rdma(adapter);
- if (err)
- goto out_unmap_bar;
- /* configure SGE_STAT_CFG_A to read WC stats */
- if (!is_t4(adapter->params.chip))
- t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
- (is_t5(adapter->params.chip) ? STATMODE_V(0) :
- T6_STATMODE_V(0)));
- for_each_port(adapter, i) {
- netdev = alloc_etherdev_mq(sizeof(struct port_info),
- MAX_ETH_QSETS);
- if (!netdev) {
- err = -ENOMEM;
- goto out_free_dev;
- }
- SET_NETDEV_DEV(netdev, &pdev->dev);
- adapter->port[i] = netdev;
- pi = netdev_priv(netdev);
- pi->adapter = adapter;
- pi->xact_addr_filt = -1;
- pi->port_id = i;
- netdev->irq = pdev->irq;
- netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
- NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
- NETIF_F_RXCSUM | NETIF_F_RXHASH |
- NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
- NETIF_F_HW_TC;
- if (highdma)
- netdev->hw_features |= NETIF_F_HIGHDMA;
- netdev->features |= netdev->hw_features;
- netdev->vlan_features = netdev->features & VLAN_FEAT;
- netdev->priv_flags |= IFF_UNICAST_FLT;
- /* MTU range: 81 - 9600 */
- netdev->min_mtu = 81;
- netdev->max_mtu = MAX_MTU;
- netdev->netdev_ops = &cxgb4_netdev_ops;
- #ifdef CONFIG_CHELSIO_T4_DCB
- netdev->dcbnl_ops = &cxgb4_dcb_ops;
- cxgb4_dcb_state_init(netdev);
- #endif
- cxgb4_set_ethtool_ops(netdev);
- }
- pci_set_drvdata(pdev, adapter);
- if (adapter->flags & FW_OK) {
- err = t4_port_init(adapter, func, func, 0);
- if (err)
- goto out_free_dev;
- } else if (adapter->params.nports == 1) {
- /* If we don't have a connection to the firmware -- possibly
- * because of an error -- grab the raw VPD parameters so we
- * can set the proper MAC Address on the debug network
- * interface that we've created.
- */
- u8 hw_addr[ETH_ALEN];
- u8 *na = adapter->params.vpd.na;
- err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
- if (!err) {
- for (i = 0; i < ETH_ALEN; i++)
- hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
- hex2val(na[2 * i + 1]));
- t4_set_hw_addr(adapter, 0, hw_addr);
- }
- }
- /* Configure queues and allocate tables now, they can be needed as
- * soon as the first register_netdev completes.
- */
- cfg_queues(adapter);
- adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
- if (!adapter->l2t) {
- /* We tolerate a lack of L2T, giving up some functionality */
- dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
- adapter->params.offload = 0;
- }
- #if IS_ENABLED(CONFIG_IPV6)
- if ((CHELSIO_CHIP_VERSION(adapter->params.chip) <= CHELSIO_T5) &&
- (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
- /* CLIP functionality is not present in hardware,
- * hence disable all offload features
- */
- dev_warn(&pdev->dev,
- "CLIP not enabled in hardware, continuing\n");
- adapter->params.offload = 0;
- } else {
- adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
- adapter->clipt_end);
- if (!adapter->clipt) {
- /* We tolerate a lack of clip_table, giving up
- * some functionality
- */
- dev_warn(&pdev->dev,
- "could not allocate Clip table, continuing\n");
- adapter->params.offload = 0;
- }
- }
- #endif
- for_each_port(adapter, i) {
- pi = adap2pinfo(adapter, i);
- pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
- if (!pi->sched_tbl)
- dev_warn(&pdev->dev,
- "could not activate scheduling on port %d\n",
- i);
- }
- if (tid_init(&adapter->tids) < 0) {
- dev_warn(&pdev->dev, "could not allocate TID table, "
- "continuing\n");
- adapter->params.offload = 0;
- } else {
- adapter->tc_u32 = cxgb4_init_tc_u32(adapter,
- CXGB4_MAX_LINK_HANDLE);
- if (!adapter->tc_u32)
- dev_warn(&pdev->dev,
- "could not offload tc u32, continuing\n");
- }
- if (is_offload(adapter)) {
- if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
- u32 hash_base, hash_reg;
- if (chip <= CHELSIO_T5) {
- hash_reg = LE_DB_TID_HASHBASE_A;
- hash_base = t4_read_reg(adapter, hash_reg);
- adapter->tids.hash_base = hash_base / 4;
- } else {
- hash_reg = T6_LE_DB_HASH_TID_BASE_A;
- hash_base = t4_read_reg(adapter, hash_reg);
- adapter->tids.hash_base = hash_base;
- }
- }
- }
- /* See what interrupts we'll be using */
- if (msi > 1 && enable_msix(adapter) == 0)
- adapter->flags |= USING_MSIX;
- else if (msi > 0 && pci_enable_msi(pdev) == 0) {
- adapter->flags |= USING_MSI;
- if (msi > 1)
- free_msix_info(adapter);
- }
- /* check for PCI Express bandwidth capabiltites */
- cxgb4_check_pcie_caps(adapter);
- err = init_rss(adapter);
- if (err)
- goto out_free_dev;
- /*
- * The card is now ready to go. If any errors occur during device
- * registration we do not fail the whole card but rather proceed only
- * with the ports we manage to register successfully. However we must
- * register at least one net device.
- */
- for_each_port(adapter, i) {
- pi = adap2pinfo(adapter, i);
- adapter->port[i]->dev_port = pi->lport;
- netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
- netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
- err = register_netdev(adapter->port[i]);
- if (err)
- break;
- adapter->chan_map[pi->tx_chan] = i;
- print_port_info(adapter->port[i]);
- }
- if (i == 0) {
- dev_err(&pdev->dev, "could not register any net devices\n");
- goto out_free_dev;
- }
- if (err) {
- dev_warn(&pdev->dev, "only %d net devices registered\n", i);
- err = 0;
- }
- if (cxgb4_debugfs_root) {
- adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
- cxgb4_debugfs_root);
- setup_debugfs(adapter);
- }
- /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
- pdev->needs_freset = 1;
- if (is_uld(adapter)) {
- mutex_lock(&uld_mutex);
- list_add_tail(&adapter->list_node, &adapter_list);
- mutex_unlock(&uld_mutex);
- }
- print_adapter_info(adapter);
- setup_fw_sge_queues(adapter);
- return 0;
- sriov:
- #ifdef CONFIG_PCI_IOV
- adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
- if (!adapter) {
- err = -ENOMEM;
- goto free_pci_region;
- }
- adapter->pdev = pdev;
- adapter->pdev_dev = &pdev->dev;
- adapter->name = pci_name(pdev);
- adapter->mbox = func;
- adapter->pf = func;
- adapter->regs = regs;
- adapter->adap_idx = adap_idx;
- adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
- (sizeof(struct mbox_cmd) *
- T4_OS_LOG_MBOX_CMDS),
- GFP_KERNEL);
- if (!adapter->mbox_log) {
- err = -ENOMEM;
- goto free_adapter;
- }
- pci_set_drvdata(pdev, adapter);
- return 0;
- free_adapter:
- kfree(adapter);
- free_pci_region:
- iounmap(regs);
- pci_disable_sriov(pdev);
- pci_release_regions(pdev);
- return err;
- #else
- return 0;
- #endif
- out_free_dev:
- free_some_resources(adapter);
- if (adapter->flags & USING_MSIX)
- free_msix_info(adapter);
- if (adapter->num_uld || adapter->num_ofld_uld)
- t4_uld_mem_free(adapter);
- out_unmap_bar:
- if (!is_t4(adapter->params.chip))
- iounmap(adapter->bar2);
- out_free_adapter:
- if (adapter->workq)
- destroy_workqueue(adapter->workq);
- kfree(adapter->mbox_log);
- kfree(adapter);
- out_unmap_bar0:
- iounmap(regs);
- out_disable_device:
- pci_disable_pcie_error_reporting(pdev);
- pci_disable_device(pdev);
- out_release_regions:
- pci_release_regions(pdev);
- return err;
- }
- static void remove_one(struct pci_dev *pdev)
- {
- struct adapter *adapter = pci_get_drvdata(pdev);
- if (!adapter) {
- pci_release_regions(pdev);
- return;
- }
- if (adapter->pf == 4) {
- int i;
- /* Tear down per-adapter Work Queue first since it can contain
- * references to our adapter data structure.
- */
- destroy_workqueue(adapter->workq);
- if (is_uld(adapter))
- detach_ulds(adapter);
- disable_interrupts(adapter);
- for_each_port(adapter, i)
- if (adapter->port[i]->reg_state == NETREG_REGISTERED)
- unregister_netdev(adapter->port[i]);
- debugfs_remove_recursive(adapter->debugfs_root);
- /* If we allocated filters, free up state associated with any
- * valid filters ...
- */
- clear_all_filters(adapter);
- if (adapter->flags & FULL_INIT_DONE)
- cxgb_down(adapter);
- if (adapter->flags & USING_MSIX)
- free_msix_info(adapter);
- if (adapter->num_uld || adapter->num_ofld_uld)
- t4_uld_mem_free(adapter);
- free_some_resources(adapter);
- #if IS_ENABLED(CONFIG_IPV6)
- t4_cleanup_clip_tbl(adapter);
- #endif
- iounmap(adapter->regs);
- if (!is_t4(adapter->params.chip))
- iounmap(adapter->bar2);
- pci_disable_pcie_error_reporting(pdev);
- if ((adapter->flags & DEV_ENABLED)) {
- pci_disable_device(pdev);
- adapter->flags &= ~DEV_ENABLED;
- }
- pci_release_regions(pdev);
- kfree(adapter->mbox_log);
- synchronize_rcu();
- kfree(adapter);
- }
- #ifdef CONFIG_PCI_IOV
- else {
- if (adapter->port[0])
- unregister_netdev(adapter->port[0]);
- iounmap(adapter->regs);
- kfree(adapter->vfinfo);
- kfree(adapter);
- pci_disable_sriov(pdev);
- pci_release_regions(pdev);
- }
- #endif
- }
- /* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
- * delivery. This is essentially a stripped down version of the PCI remove()
- * function where we do the minimal amount of work necessary to shutdown any
- * further activity.
- */
- static void shutdown_one(struct pci_dev *pdev)
- {
- struct adapter *adapter = pci_get_drvdata(pdev);
- /* As with remove_one() above (see extended comment), we only want do
- * do cleanup on PCI Devices which went all the way through init_one()
- * ...
- */
- if (!adapter) {
- pci_release_regions(pdev);
- return;
- }
- if (adapter->pf == 4) {
- int i;
- for_each_port(adapter, i)
- if (adapter->port[i]->reg_state == NETREG_REGISTERED)
- cxgb_close(adapter->port[i]);
- t4_uld_clean_up(adapter);
- disable_interrupts(adapter);
- disable_msi(adapter);
- t4_sge_stop(adapter);
- if (adapter->flags & FW_OK)
- t4_fw_bye(adapter, adapter->mbox);
- }
- #ifdef CONFIG_PCI_IOV
- else {
- if (adapter->port[0])
- unregister_netdev(adapter->port[0]);
- iounmap(adapter->regs);
- kfree(adapter->vfinfo);
- kfree(adapter);
- pci_disable_sriov(pdev);
- pci_release_regions(pdev);
- }
- #endif
- }
- static struct pci_driver cxgb4_driver = {
- .name = KBUILD_MODNAME,
- .id_table = cxgb4_pci_tbl,
- .probe = init_one,
- .remove = remove_one,
- .shutdown = shutdown_one,
- #ifdef CONFIG_PCI_IOV
- .sriov_configure = cxgb4_iov_configure,
- #endif
- .err_handler = &cxgb4_eeh,
- };
- static int __init cxgb4_init_module(void)
- {
- int ret;
- /* Debugfs support is optional, just warn if this fails */
- cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
- if (!cxgb4_debugfs_root)
- pr_warn("could not create debugfs entry, continuing\n");
- ret = pci_register_driver(&cxgb4_driver);
- if (ret < 0)
- debugfs_remove(cxgb4_debugfs_root);
- #if IS_ENABLED(CONFIG_IPV6)
- if (!inet6addr_registered) {
- register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
- inet6addr_registered = true;
- }
- #endif
- return ret;
- }
- static void __exit cxgb4_cleanup_module(void)
- {
- #if IS_ENABLED(CONFIG_IPV6)
- if (inet6addr_registered) {
- unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
- inet6addr_registered = false;
- }
- #endif
- pci_unregister_driver(&cxgb4_driver);
- debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
- }
- module_init(cxgb4_init_module);
- module_exit(cxgb4_cleanup_module);
|