cxgb2.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382
  1. /*****************************************************************************
  2. * *
  3. * File: cxgb2.c *
  4. * $Revision: 1.25 $ *
  5. * $Date: 2005/06/22 00:43:25 $ *
  6. * Description: *
  7. * Chelsio 10Gb Ethernet Driver. *
  8. * *
  9. * This program is free software; you can redistribute it and/or modify *
  10. * it under the terms of the GNU General Public License, version 2, as *
  11. * published by the Free Software Foundation. *
  12. * *
  13. * You should have received a copy of the GNU General Public License along *
  14. * with this program; if not, see <http://www.gnu.org/licenses/>. *
  15. * *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  17. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  19. * *
  20. * http://www.chelsio.com *
  21. * *
  22. * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. *
  23. * All rights reserved. *
  24. * *
  25. * Maintainers: maintainers@chelsio.com *
  26. * *
  27. * Authors: Dimitrios Michailidis <dm@chelsio.com> *
  28. * Tina Yang <tainay@chelsio.com> *
  29. * Felix Marti <felix@chelsio.com> *
  30. * Scott Bardone <sbardone@chelsio.com> *
  31. * Kurt Ottaway <kottaway@chelsio.com> *
  32. * Frank DiMambro <frank@chelsio.com> *
  33. * *
  34. * History: *
  35. * *
  36. ****************************************************************************/
  37. #include "common.h"
  38. #include <linux/module.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/if_vlan.h>
  43. #include <linux/mii.h>
  44. #include <linux/sockios.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/uaccess.h>
  47. #include "cpl5_cmd.h"
  48. #include "regs.h"
  49. #include "gmac.h"
  50. #include "cphy.h"
  51. #include "sge.h"
  52. #include "tp.h"
  53. #include "espi.h"
  54. #include "elmer0.h"
  55. #include <linux/workqueue.h>
  56. static inline void schedule_mac_stats_update(struct adapter *ap, int secs)
  57. {
  58. schedule_delayed_work(&ap->stats_update_task, secs * HZ);
  59. }
  60. static inline void cancel_mac_stats_update(struct adapter *ap)
  61. {
  62. cancel_delayed_work(&ap->stats_update_task);
  63. }
  64. #define MAX_CMDQ_ENTRIES 16384
  65. #define MAX_CMDQ1_ENTRIES 1024
  66. #define MAX_RX_BUFFERS 16384
  67. #define MAX_RX_JUMBO_BUFFERS 16384
  68. #define MAX_TX_BUFFERS_HIGH 16384U
  69. #define MAX_TX_BUFFERS_LOW 1536U
  70. #define MAX_TX_BUFFERS 1460U
  71. #define MIN_FL_ENTRIES 32
  72. #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
  73. NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
  74. NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  75. /*
  76. * The EEPROM is actually bigger but only the first few bytes are used so we
  77. * only report those.
  78. */
  79. #define EEPROM_SIZE 32
  80. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  81. MODULE_AUTHOR("Chelsio Communications");
  82. MODULE_LICENSE("GPL");
  83. static int dflt_msg_enable = DFLT_MSG_ENABLE;
  84. module_param(dflt_msg_enable, int, 0);
  85. MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T1 default message enable bitmap");
  86. #define HCLOCK 0x0
  87. #define LCLOCK 0x1
  88. /* T1 cards powersave mode */
  89. static int t1_clock(struct adapter *adapter, int mode);
  90. static int t1powersave = 1; /* HW default is powersave mode. */
  91. module_param(t1powersave, int, 0);
  92. MODULE_PARM_DESC(t1powersave, "Enable/Disable T1 powersaving mode");
  93. static int disable_msi = 0;
  94. module_param(disable_msi, int, 0);
  95. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  96. static const char pci_speed[][4] = {
  97. "33", "66", "100", "133"
  98. };
  99. /*
  100. * Setup MAC to receive the types of packets we want.
  101. */
  102. static void t1_set_rxmode(struct net_device *dev)
  103. {
  104. struct adapter *adapter = dev->ml_priv;
  105. struct cmac *mac = adapter->port[dev->if_port].mac;
  106. struct t1_rx_mode rm;
  107. rm.dev = dev;
  108. mac->ops->set_rx_mode(mac, &rm);
  109. }
  110. static void link_report(struct port_info *p)
  111. {
  112. if (!netif_carrier_ok(p->dev))
  113. netdev_info(p->dev, "link down\n");
  114. else {
  115. const char *s = "10Mbps";
  116. switch (p->link_config.speed) {
  117. case SPEED_10000: s = "10Gbps"; break;
  118. case SPEED_1000: s = "1000Mbps"; break;
  119. case SPEED_100: s = "100Mbps"; break;
  120. }
  121. netdev_info(p->dev, "link up, %s, %s-duplex\n",
  122. s, p->link_config.duplex == DUPLEX_FULL
  123. ? "full" : "half");
  124. }
  125. }
  126. void t1_link_negotiated(struct adapter *adapter, int port_id, int link_stat,
  127. int speed, int duplex, int pause)
  128. {
  129. struct port_info *p = &adapter->port[port_id];
  130. if (link_stat != netif_carrier_ok(p->dev)) {
  131. if (link_stat)
  132. netif_carrier_on(p->dev);
  133. else
  134. netif_carrier_off(p->dev);
  135. link_report(p);
  136. /* multi-ports: inform toe */
  137. if ((speed > 0) && (adapter->params.nports > 1)) {
  138. unsigned int sched_speed = 10;
  139. switch (speed) {
  140. case SPEED_1000:
  141. sched_speed = 1000;
  142. break;
  143. case SPEED_100:
  144. sched_speed = 100;
  145. break;
  146. case SPEED_10:
  147. sched_speed = 10;
  148. break;
  149. }
  150. t1_sched_update_parms(adapter->sge, port_id, 0, sched_speed);
  151. }
  152. }
  153. }
  154. static void link_start(struct port_info *p)
  155. {
  156. struct cmac *mac = p->mac;
  157. mac->ops->reset(mac);
  158. if (mac->ops->macaddress_set)
  159. mac->ops->macaddress_set(mac, p->dev->dev_addr);
  160. t1_set_rxmode(p->dev);
  161. t1_link_start(p->phy, mac, &p->link_config);
  162. mac->ops->enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  163. }
  164. static void enable_hw_csum(struct adapter *adapter)
  165. {
  166. if (adapter->port[0].dev->hw_features & NETIF_F_TSO)
  167. t1_tp_set_ip_checksum_offload(adapter->tp, 1); /* for TSO only */
  168. t1_tp_set_tcp_checksum_offload(adapter->tp, 1);
  169. }
  170. /*
  171. * Things to do upon first use of a card.
  172. * This must run with the rtnl lock held.
  173. */
  174. static int cxgb_up(struct adapter *adapter)
  175. {
  176. int err = 0;
  177. if (!(adapter->flags & FULL_INIT_DONE)) {
  178. err = t1_init_hw_modules(adapter);
  179. if (err)
  180. goto out_err;
  181. enable_hw_csum(adapter);
  182. adapter->flags |= FULL_INIT_DONE;
  183. }
  184. t1_interrupts_clear(adapter);
  185. adapter->params.has_msi = !disable_msi && !pci_enable_msi(adapter->pdev);
  186. err = request_irq(adapter->pdev->irq, t1_interrupt,
  187. adapter->params.has_msi ? 0 : IRQF_SHARED,
  188. adapter->name, adapter);
  189. if (err) {
  190. if (adapter->params.has_msi)
  191. pci_disable_msi(adapter->pdev);
  192. goto out_err;
  193. }
  194. t1_sge_start(adapter->sge);
  195. t1_interrupts_enable(adapter);
  196. out_err:
  197. return err;
  198. }
  199. /*
  200. * Release resources when all the ports have been stopped.
  201. */
  202. static void cxgb_down(struct adapter *adapter)
  203. {
  204. t1_sge_stop(adapter->sge);
  205. t1_interrupts_disable(adapter);
  206. free_irq(adapter->pdev->irq, adapter);
  207. if (adapter->params.has_msi)
  208. pci_disable_msi(adapter->pdev);
  209. }
  210. static int cxgb_open(struct net_device *dev)
  211. {
  212. int err;
  213. struct adapter *adapter = dev->ml_priv;
  214. int other_ports = adapter->open_device_map & PORT_MASK;
  215. napi_enable(&adapter->napi);
  216. if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0) {
  217. napi_disable(&adapter->napi);
  218. return err;
  219. }
  220. __set_bit(dev->if_port, &adapter->open_device_map);
  221. link_start(&adapter->port[dev->if_port]);
  222. netif_start_queue(dev);
  223. if (!other_ports && adapter->params.stats_update_period)
  224. schedule_mac_stats_update(adapter,
  225. adapter->params.stats_update_period);
  226. t1_vlan_mode(adapter, dev->features);
  227. return 0;
  228. }
  229. static int cxgb_close(struct net_device *dev)
  230. {
  231. struct adapter *adapter = dev->ml_priv;
  232. struct port_info *p = &adapter->port[dev->if_port];
  233. struct cmac *mac = p->mac;
  234. netif_stop_queue(dev);
  235. napi_disable(&adapter->napi);
  236. mac->ops->disable(mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
  237. netif_carrier_off(dev);
  238. clear_bit(dev->if_port, &adapter->open_device_map);
  239. if (adapter->params.stats_update_period &&
  240. !(adapter->open_device_map & PORT_MASK)) {
  241. /* Stop statistics accumulation. */
  242. smp_mb__after_atomic();
  243. spin_lock(&adapter->work_lock); /* sync with update task */
  244. spin_unlock(&adapter->work_lock);
  245. cancel_mac_stats_update(adapter);
  246. }
  247. if (!adapter->open_device_map)
  248. cxgb_down(adapter);
  249. return 0;
  250. }
  251. static struct net_device_stats *t1_get_stats(struct net_device *dev)
  252. {
  253. struct adapter *adapter = dev->ml_priv;
  254. struct port_info *p = &adapter->port[dev->if_port];
  255. struct net_device_stats *ns = &p->netstats;
  256. const struct cmac_statistics *pstats;
  257. /* Do a full update of the MAC stats */
  258. pstats = p->mac->ops->statistics_update(p->mac,
  259. MAC_STATS_UPDATE_FULL);
  260. ns->tx_packets = pstats->TxUnicastFramesOK +
  261. pstats->TxMulticastFramesOK + pstats->TxBroadcastFramesOK;
  262. ns->rx_packets = pstats->RxUnicastFramesOK +
  263. pstats->RxMulticastFramesOK + pstats->RxBroadcastFramesOK;
  264. ns->tx_bytes = pstats->TxOctetsOK;
  265. ns->rx_bytes = pstats->RxOctetsOK;
  266. ns->tx_errors = pstats->TxLateCollisions + pstats->TxLengthErrors +
  267. pstats->TxUnderrun + pstats->TxFramesAbortedDueToXSCollisions;
  268. ns->rx_errors = pstats->RxDataErrors + pstats->RxJabberErrors +
  269. pstats->RxFCSErrors + pstats->RxAlignErrors +
  270. pstats->RxSequenceErrors + pstats->RxFrameTooLongErrors +
  271. pstats->RxSymbolErrors + pstats->RxRuntErrors;
  272. ns->multicast = pstats->RxMulticastFramesOK;
  273. ns->collisions = pstats->TxTotalCollisions;
  274. /* detailed rx_errors */
  275. ns->rx_length_errors = pstats->RxFrameTooLongErrors +
  276. pstats->RxJabberErrors;
  277. ns->rx_over_errors = 0;
  278. ns->rx_crc_errors = pstats->RxFCSErrors;
  279. ns->rx_frame_errors = pstats->RxAlignErrors;
  280. ns->rx_fifo_errors = 0;
  281. ns->rx_missed_errors = 0;
  282. /* detailed tx_errors */
  283. ns->tx_aborted_errors = pstats->TxFramesAbortedDueToXSCollisions;
  284. ns->tx_carrier_errors = 0;
  285. ns->tx_fifo_errors = pstats->TxUnderrun;
  286. ns->tx_heartbeat_errors = 0;
  287. ns->tx_window_errors = pstats->TxLateCollisions;
  288. return ns;
  289. }
  290. static u32 get_msglevel(struct net_device *dev)
  291. {
  292. struct adapter *adapter = dev->ml_priv;
  293. return adapter->msg_enable;
  294. }
  295. static void set_msglevel(struct net_device *dev, u32 val)
  296. {
  297. struct adapter *adapter = dev->ml_priv;
  298. adapter->msg_enable = val;
  299. }
  300. static const char stats_strings[][ETH_GSTRING_LEN] = {
  301. "TxOctetsOK",
  302. "TxOctetsBad",
  303. "TxUnicastFramesOK",
  304. "TxMulticastFramesOK",
  305. "TxBroadcastFramesOK",
  306. "TxPauseFrames",
  307. "TxFramesWithDeferredXmissions",
  308. "TxLateCollisions",
  309. "TxTotalCollisions",
  310. "TxFramesAbortedDueToXSCollisions",
  311. "TxUnderrun",
  312. "TxLengthErrors",
  313. "TxInternalMACXmitError",
  314. "TxFramesWithExcessiveDeferral",
  315. "TxFCSErrors",
  316. "TxJumboFramesOk",
  317. "TxJumboOctetsOk",
  318. "RxOctetsOK",
  319. "RxOctetsBad",
  320. "RxUnicastFramesOK",
  321. "RxMulticastFramesOK",
  322. "RxBroadcastFramesOK",
  323. "RxPauseFrames",
  324. "RxFCSErrors",
  325. "RxAlignErrors",
  326. "RxSymbolErrors",
  327. "RxDataErrors",
  328. "RxSequenceErrors",
  329. "RxRuntErrors",
  330. "RxJabberErrors",
  331. "RxInternalMACRcvError",
  332. "RxInRangeLengthErrors",
  333. "RxOutOfRangeLengthField",
  334. "RxFrameTooLongErrors",
  335. "RxJumboFramesOk",
  336. "RxJumboOctetsOk",
  337. /* Port stats */
  338. "RxCsumGood",
  339. "TxCsumOffload",
  340. "TxTso",
  341. "RxVlan",
  342. "TxVlan",
  343. "TxNeedHeadroom",
  344. /* Interrupt stats */
  345. "rx drops",
  346. "pure_rsps",
  347. "unhandled irqs",
  348. "respQ_empty",
  349. "respQ_overflow",
  350. "freelistQ_empty",
  351. "pkt_too_big",
  352. "pkt_mismatch",
  353. "cmdQ_full0",
  354. "cmdQ_full1",
  355. "espi_DIP2ParityErr",
  356. "espi_DIP4Err",
  357. "espi_RxDrops",
  358. "espi_TxDrops",
  359. "espi_RxOvfl",
  360. "espi_ParityErr"
  361. };
  362. #define T2_REGMAP_SIZE (3 * 1024)
  363. static int get_regs_len(struct net_device *dev)
  364. {
  365. return T2_REGMAP_SIZE;
  366. }
  367. static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  368. {
  369. struct adapter *adapter = dev->ml_priv;
  370. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  371. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  372. strlcpy(info->bus_info, pci_name(adapter->pdev),
  373. sizeof(info->bus_info));
  374. }
  375. static int get_sset_count(struct net_device *dev, int sset)
  376. {
  377. switch (sset) {
  378. case ETH_SS_STATS:
  379. return ARRAY_SIZE(stats_strings);
  380. default:
  381. return -EOPNOTSUPP;
  382. }
  383. }
  384. static void get_strings(struct net_device *dev, u32 stringset, u8 *data)
  385. {
  386. if (stringset == ETH_SS_STATS)
  387. memcpy(data, stats_strings, sizeof(stats_strings));
  388. }
  389. static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
  390. u64 *data)
  391. {
  392. struct adapter *adapter = dev->ml_priv;
  393. struct cmac *mac = adapter->port[dev->if_port].mac;
  394. const struct cmac_statistics *s;
  395. const struct sge_intr_counts *t;
  396. struct sge_port_stats ss;
  397. s = mac->ops->statistics_update(mac, MAC_STATS_UPDATE_FULL);
  398. t = t1_sge_get_intr_counts(adapter->sge);
  399. t1_sge_get_port_stats(adapter->sge, dev->if_port, &ss);
  400. *data++ = s->TxOctetsOK;
  401. *data++ = s->TxOctetsBad;
  402. *data++ = s->TxUnicastFramesOK;
  403. *data++ = s->TxMulticastFramesOK;
  404. *data++ = s->TxBroadcastFramesOK;
  405. *data++ = s->TxPauseFrames;
  406. *data++ = s->TxFramesWithDeferredXmissions;
  407. *data++ = s->TxLateCollisions;
  408. *data++ = s->TxTotalCollisions;
  409. *data++ = s->TxFramesAbortedDueToXSCollisions;
  410. *data++ = s->TxUnderrun;
  411. *data++ = s->TxLengthErrors;
  412. *data++ = s->TxInternalMACXmitError;
  413. *data++ = s->TxFramesWithExcessiveDeferral;
  414. *data++ = s->TxFCSErrors;
  415. *data++ = s->TxJumboFramesOK;
  416. *data++ = s->TxJumboOctetsOK;
  417. *data++ = s->RxOctetsOK;
  418. *data++ = s->RxOctetsBad;
  419. *data++ = s->RxUnicastFramesOK;
  420. *data++ = s->RxMulticastFramesOK;
  421. *data++ = s->RxBroadcastFramesOK;
  422. *data++ = s->RxPauseFrames;
  423. *data++ = s->RxFCSErrors;
  424. *data++ = s->RxAlignErrors;
  425. *data++ = s->RxSymbolErrors;
  426. *data++ = s->RxDataErrors;
  427. *data++ = s->RxSequenceErrors;
  428. *data++ = s->RxRuntErrors;
  429. *data++ = s->RxJabberErrors;
  430. *data++ = s->RxInternalMACRcvError;
  431. *data++ = s->RxInRangeLengthErrors;
  432. *data++ = s->RxOutOfRangeLengthField;
  433. *data++ = s->RxFrameTooLongErrors;
  434. *data++ = s->RxJumboFramesOK;
  435. *data++ = s->RxJumboOctetsOK;
  436. *data++ = ss.rx_cso_good;
  437. *data++ = ss.tx_cso;
  438. *data++ = ss.tx_tso;
  439. *data++ = ss.vlan_xtract;
  440. *data++ = ss.vlan_insert;
  441. *data++ = ss.tx_need_hdrroom;
  442. *data++ = t->rx_drops;
  443. *data++ = t->pure_rsps;
  444. *data++ = t->unhandled_irqs;
  445. *data++ = t->respQ_empty;
  446. *data++ = t->respQ_overflow;
  447. *data++ = t->freelistQ_empty;
  448. *data++ = t->pkt_too_big;
  449. *data++ = t->pkt_mismatch;
  450. *data++ = t->cmdQ_full[0];
  451. *data++ = t->cmdQ_full[1];
  452. if (adapter->espi) {
  453. const struct espi_intr_counts *e;
  454. e = t1_espi_get_intr_counts(adapter->espi);
  455. *data++ = e->DIP2_parity_err;
  456. *data++ = e->DIP4_err;
  457. *data++ = e->rx_drops;
  458. *data++ = e->tx_drops;
  459. *data++ = e->rx_ovflw;
  460. *data++ = e->parity_err;
  461. }
  462. }
  463. static inline void reg_block_dump(struct adapter *ap, void *buf,
  464. unsigned int start, unsigned int end)
  465. {
  466. u32 *p = buf + start;
  467. for ( ; start <= end; start += sizeof(u32))
  468. *p++ = readl(ap->regs + start);
  469. }
  470. static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
  471. void *buf)
  472. {
  473. struct adapter *ap = dev->ml_priv;
  474. /*
  475. * Version scheme: bits 0..9: chip version, bits 10..15: chip revision
  476. */
  477. regs->version = 2;
  478. memset(buf, 0, T2_REGMAP_SIZE);
  479. reg_block_dump(ap, buf, 0, A_SG_RESPACCUTIMER);
  480. reg_block_dump(ap, buf, A_MC3_CFG, A_MC4_INT_CAUSE);
  481. reg_block_dump(ap, buf, A_TPI_ADDR, A_TPI_PAR);
  482. reg_block_dump(ap, buf, A_TP_IN_CONFIG, A_TP_TX_DROP_COUNT);
  483. reg_block_dump(ap, buf, A_RAT_ROUTE_CONTROL, A_RAT_INTR_CAUSE);
  484. reg_block_dump(ap, buf, A_CSPI_RX_AE_WM, A_CSPI_INTR_ENABLE);
  485. reg_block_dump(ap, buf, A_ESPI_SCH_TOKEN0, A_ESPI_GOSTAT);
  486. reg_block_dump(ap, buf, A_ULP_ULIMIT, A_ULP_PIO_CTRL);
  487. reg_block_dump(ap, buf, A_PL_ENABLE, A_PL_CAUSE);
  488. reg_block_dump(ap, buf, A_MC5_CONFIG, A_MC5_MASK_WRITE_CMD);
  489. }
  490. static int get_link_ksettings(struct net_device *dev,
  491. struct ethtool_link_ksettings *cmd)
  492. {
  493. struct adapter *adapter = dev->ml_priv;
  494. struct port_info *p = &adapter->port[dev->if_port];
  495. u32 supported, advertising;
  496. supported = p->link_config.supported;
  497. advertising = p->link_config.advertising;
  498. if (netif_carrier_ok(dev)) {
  499. cmd->base.speed = p->link_config.speed;
  500. cmd->base.duplex = p->link_config.duplex;
  501. } else {
  502. cmd->base.speed = SPEED_UNKNOWN;
  503. cmd->base.duplex = DUPLEX_UNKNOWN;
  504. }
  505. cmd->base.port = (supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
  506. cmd->base.phy_address = p->phy->mdio.prtad;
  507. cmd->base.autoneg = p->link_config.autoneg;
  508. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  509. supported);
  510. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  511. advertising);
  512. return 0;
  513. }
  514. static int speed_duplex_to_caps(int speed, int duplex)
  515. {
  516. int cap = 0;
  517. switch (speed) {
  518. case SPEED_10:
  519. if (duplex == DUPLEX_FULL)
  520. cap = SUPPORTED_10baseT_Full;
  521. else
  522. cap = SUPPORTED_10baseT_Half;
  523. break;
  524. case SPEED_100:
  525. if (duplex == DUPLEX_FULL)
  526. cap = SUPPORTED_100baseT_Full;
  527. else
  528. cap = SUPPORTED_100baseT_Half;
  529. break;
  530. case SPEED_1000:
  531. if (duplex == DUPLEX_FULL)
  532. cap = SUPPORTED_1000baseT_Full;
  533. else
  534. cap = SUPPORTED_1000baseT_Half;
  535. break;
  536. case SPEED_10000:
  537. if (duplex == DUPLEX_FULL)
  538. cap = SUPPORTED_10000baseT_Full;
  539. }
  540. return cap;
  541. }
  542. #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  543. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  544. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
  545. ADVERTISED_10000baseT_Full)
  546. static int set_link_ksettings(struct net_device *dev,
  547. const struct ethtool_link_ksettings *cmd)
  548. {
  549. struct adapter *adapter = dev->ml_priv;
  550. struct port_info *p = &adapter->port[dev->if_port];
  551. struct link_config *lc = &p->link_config;
  552. u32 advertising;
  553. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  554. cmd->link_modes.advertising);
  555. if (!(lc->supported & SUPPORTED_Autoneg))
  556. return -EOPNOTSUPP; /* can't change speed/duplex */
  557. if (cmd->base.autoneg == AUTONEG_DISABLE) {
  558. u32 speed = cmd->base.speed;
  559. int cap = speed_duplex_to_caps(speed, cmd->base.duplex);
  560. if (!(lc->supported & cap) || (speed == SPEED_1000))
  561. return -EINVAL;
  562. lc->requested_speed = speed;
  563. lc->requested_duplex = cmd->base.duplex;
  564. lc->advertising = 0;
  565. } else {
  566. advertising &= ADVERTISED_MASK;
  567. if (advertising & (advertising - 1))
  568. advertising = lc->supported;
  569. advertising &= lc->supported;
  570. if (!advertising)
  571. return -EINVAL;
  572. lc->requested_speed = SPEED_INVALID;
  573. lc->requested_duplex = DUPLEX_INVALID;
  574. lc->advertising = advertising | ADVERTISED_Autoneg;
  575. }
  576. lc->autoneg = cmd->base.autoneg;
  577. if (netif_running(dev))
  578. t1_link_start(p->phy, p->mac, lc);
  579. return 0;
  580. }
  581. static void get_pauseparam(struct net_device *dev,
  582. struct ethtool_pauseparam *epause)
  583. {
  584. struct adapter *adapter = dev->ml_priv;
  585. struct port_info *p = &adapter->port[dev->if_port];
  586. epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
  587. epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
  588. epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
  589. }
  590. static int set_pauseparam(struct net_device *dev,
  591. struct ethtool_pauseparam *epause)
  592. {
  593. struct adapter *adapter = dev->ml_priv;
  594. struct port_info *p = &adapter->port[dev->if_port];
  595. struct link_config *lc = &p->link_config;
  596. if (epause->autoneg == AUTONEG_DISABLE)
  597. lc->requested_fc = 0;
  598. else if (lc->supported & SUPPORTED_Autoneg)
  599. lc->requested_fc = PAUSE_AUTONEG;
  600. else
  601. return -EINVAL;
  602. if (epause->rx_pause)
  603. lc->requested_fc |= PAUSE_RX;
  604. if (epause->tx_pause)
  605. lc->requested_fc |= PAUSE_TX;
  606. if (lc->autoneg == AUTONEG_ENABLE) {
  607. if (netif_running(dev))
  608. t1_link_start(p->phy, p->mac, lc);
  609. } else {
  610. lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  611. if (netif_running(dev))
  612. p->mac->ops->set_speed_duplex_fc(p->mac, -1, -1,
  613. lc->fc);
  614. }
  615. return 0;
  616. }
  617. static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  618. {
  619. struct adapter *adapter = dev->ml_priv;
  620. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  621. e->rx_max_pending = MAX_RX_BUFFERS;
  622. e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
  623. e->tx_max_pending = MAX_CMDQ_ENTRIES;
  624. e->rx_pending = adapter->params.sge.freelQ_size[!jumbo_fl];
  625. e->rx_jumbo_pending = adapter->params.sge.freelQ_size[jumbo_fl];
  626. e->tx_pending = adapter->params.sge.cmdQ_size[0];
  627. }
  628. static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  629. {
  630. struct adapter *adapter = dev->ml_priv;
  631. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  632. if (e->rx_pending > MAX_RX_BUFFERS || e->rx_mini_pending ||
  633. e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
  634. e->tx_pending > MAX_CMDQ_ENTRIES ||
  635. e->rx_pending < MIN_FL_ENTRIES ||
  636. e->rx_jumbo_pending < MIN_FL_ENTRIES ||
  637. e->tx_pending < (adapter->params.nports + 1) * (MAX_SKB_FRAGS + 1))
  638. return -EINVAL;
  639. if (adapter->flags & FULL_INIT_DONE)
  640. return -EBUSY;
  641. adapter->params.sge.freelQ_size[!jumbo_fl] = e->rx_pending;
  642. adapter->params.sge.freelQ_size[jumbo_fl] = e->rx_jumbo_pending;
  643. adapter->params.sge.cmdQ_size[0] = e->tx_pending;
  644. adapter->params.sge.cmdQ_size[1] = e->tx_pending > MAX_CMDQ1_ENTRIES ?
  645. MAX_CMDQ1_ENTRIES : e->tx_pending;
  646. return 0;
  647. }
  648. static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  649. {
  650. struct adapter *adapter = dev->ml_priv;
  651. adapter->params.sge.rx_coalesce_usecs = c->rx_coalesce_usecs;
  652. adapter->params.sge.coalesce_enable = c->use_adaptive_rx_coalesce;
  653. adapter->params.sge.sample_interval_usecs = c->rate_sample_interval;
  654. t1_sge_set_coalesce_params(adapter->sge, &adapter->params.sge);
  655. return 0;
  656. }
  657. static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  658. {
  659. struct adapter *adapter = dev->ml_priv;
  660. c->rx_coalesce_usecs = adapter->params.sge.rx_coalesce_usecs;
  661. c->rate_sample_interval = adapter->params.sge.sample_interval_usecs;
  662. c->use_adaptive_rx_coalesce = adapter->params.sge.coalesce_enable;
  663. return 0;
  664. }
  665. static int get_eeprom_len(struct net_device *dev)
  666. {
  667. struct adapter *adapter = dev->ml_priv;
  668. return t1_is_asic(adapter) ? EEPROM_SIZE : 0;
  669. }
  670. #define EEPROM_MAGIC(ap) \
  671. (PCI_VENDOR_ID_CHELSIO | ((ap)->params.chip_version << 16))
  672. static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
  673. u8 *data)
  674. {
  675. int i;
  676. u8 buf[EEPROM_SIZE] __attribute__((aligned(4)));
  677. struct adapter *adapter = dev->ml_priv;
  678. e->magic = EEPROM_MAGIC(adapter);
  679. for (i = e->offset & ~3; i < e->offset + e->len; i += sizeof(u32))
  680. t1_seeprom_read(adapter, i, (__le32 *)&buf[i]);
  681. memcpy(data, buf + e->offset, e->len);
  682. return 0;
  683. }
  684. static const struct ethtool_ops t1_ethtool_ops = {
  685. .get_drvinfo = get_drvinfo,
  686. .get_msglevel = get_msglevel,
  687. .set_msglevel = set_msglevel,
  688. .get_ringparam = get_sge_param,
  689. .set_ringparam = set_sge_param,
  690. .get_coalesce = get_coalesce,
  691. .set_coalesce = set_coalesce,
  692. .get_eeprom_len = get_eeprom_len,
  693. .get_eeprom = get_eeprom,
  694. .get_pauseparam = get_pauseparam,
  695. .set_pauseparam = set_pauseparam,
  696. .get_link = ethtool_op_get_link,
  697. .get_strings = get_strings,
  698. .get_sset_count = get_sset_count,
  699. .get_ethtool_stats = get_stats,
  700. .get_regs_len = get_regs_len,
  701. .get_regs = get_regs,
  702. .get_link_ksettings = get_link_ksettings,
  703. .set_link_ksettings = set_link_ksettings,
  704. };
  705. static int t1_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  706. {
  707. struct adapter *adapter = dev->ml_priv;
  708. struct mdio_if_info *mdio = &adapter->port[dev->if_port].phy->mdio;
  709. return mdio_mii_ioctl(mdio, if_mii(req), cmd);
  710. }
  711. static int t1_change_mtu(struct net_device *dev, int new_mtu)
  712. {
  713. int ret;
  714. struct adapter *adapter = dev->ml_priv;
  715. struct cmac *mac = adapter->port[dev->if_port].mac;
  716. if (!mac->ops->set_mtu)
  717. return -EOPNOTSUPP;
  718. if ((ret = mac->ops->set_mtu(mac, new_mtu)))
  719. return ret;
  720. dev->mtu = new_mtu;
  721. return 0;
  722. }
  723. static int t1_set_mac_addr(struct net_device *dev, void *p)
  724. {
  725. struct adapter *adapter = dev->ml_priv;
  726. struct cmac *mac = adapter->port[dev->if_port].mac;
  727. struct sockaddr *addr = p;
  728. if (!mac->ops->macaddress_set)
  729. return -EOPNOTSUPP;
  730. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  731. mac->ops->macaddress_set(mac, dev->dev_addr);
  732. return 0;
  733. }
  734. static netdev_features_t t1_fix_features(struct net_device *dev,
  735. netdev_features_t features)
  736. {
  737. /*
  738. * Since there is no support for separate rx/tx vlan accel
  739. * enable/disable make sure tx flag is always in same state as rx.
  740. */
  741. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  742. features |= NETIF_F_HW_VLAN_CTAG_TX;
  743. else
  744. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  745. return features;
  746. }
  747. static int t1_set_features(struct net_device *dev, netdev_features_t features)
  748. {
  749. netdev_features_t changed = dev->features ^ features;
  750. struct adapter *adapter = dev->ml_priv;
  751. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  752. t1_vlan_mode(adapter, features);
  753. return 0;
  754. }
  755. #ifdef CONFIG_NET_POLL_CONTROLLER
  756. static void t1_netpoll(struct net_device *dev)
  757. {
  758. unsigned long flags;
  759. struct adapter *adapter = dev->ml_priv;
  760. local_irq_save(flags);
  761. t1_interrupt(adapter->pdev->irq, adapter);
  762. local_irq_restore(flags);
  763. }
  764. #endif
  765. /*
  766. * Periodic accumulation of MAC statistics. This is used only if the MAC
  767. * does not have any other way to prevent stats counter overflow.
  768. */
  769. static void mac_stats_task(struct work_struct *work)
  770. {
  771. int i;
  772. struct adapter *adapter =
  773. container_of(work, struct adapter, stats_update_task.work);
  774. for_each_port(adapter, i) {
  775. struct port_info *p = &adapter->port[i];
  776. if (netif_running(p->dev))
  777. p->mac->ops->statistics_update(p->mac,
  778. MAC_STATS_UPDATE_FAST);
  779. }
  780. /* Schedule the next statistics update if any port is active. */
  781. spin_lock(&adapter->work_lock);
  782. if (adapter->open_device_map & PORT_MASK)
  783. schedule_mac_stats_update(adapter,
  784. adapter->params.stats_update_period);
  785. spin_unlock(&adapter->work_lock);
  786. }
  787. /*
  788. * Processes elmer0 external interrupts in process context.
  789. */
  790. static void ext_intr_task(struct work_struct *work)
  791. {
  792. struct adapter *adapter =
  793. container_of(work, struct adapter, ext_intr_handler_task);
  794. t1_elmer0_ext_intr_handler(adapter);
  795. /* Now reenable external interrupts */
  796. spin_lock_irq(&adapter->async_lock);
  797. adapter->slow_intr_mask |= F_PL_INTR_EXT;
  798. writel(F_PL_INTR_EXT, adapter->regs + A_PL_CAUSE);
  799. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  800. adapter->regs + A_PL_ENABLE);
  801. spin_unlock_irq(&adapter->async_lock);
  802. }
  803. /*
  804. * Interrupt-context handler for elmer0 external interrupts.
  805. */
  806. void t1_elmer0_ext_intr(struct adapter *adapter)
  807. {
  808. /*
  809. * Schedule a task to handle external interrupts as we require
  810. * a process context. We disable EXT interrupts in the interim
  811. * and let the task reenable them when it's done.
  812. */
  813. adapter->slow_intr_mask &= ~F_PL_INTR_EXT;
  814. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  815. adapter->regs + A_PL_ENABLE);
  816. schedule_work(&adapter->ext_intr_handler_task);
  817. }
  818. void t1_fatal_err(struct adapter *adapter)
  819. {
  820. if (adapter->flags & FULL_INIT_DONE) {
  821. t1_sge_stop(adapter->sge);
  822. t1_interrupts_disable(adapter);
  823. }
  824. pr_alert("%s: encountered fatal error, operation suspended\n",
  825. adapter->name);
  826. }
  827. static const struct net_device_ops cxgb_netdev_ops = {
  828. .ndo_open = cxgb_open,
  829. .ndo_stop = cxgb_close,
  830. .ndo_start_xmit = t1_start_xmit,
  831. .ndo_get_stats = t1_get_stats,
  832. .ndo_validate_addr = eth_validate_addr,
  833. .ndo_set_rx_mode = t1_set_rxmode,
  834. .ndo_do_ioctl = t1_ioctl,
  835. .ndo_change_mtu = t1_change_mtu,
  836. .ndo_set_mac_address = t1_set_mac_addr,
  837. .ndo_fix_features = t1_fix_features,
  838. .ndo_set_features = t1_set_features,
  839. #ifdef CONFIG_NET_POLL_CONTROLLER
  840. .ndo_poll_controller = t1_netpoll,
  841. #endif
  842. };
  843. static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  844. {
  845. int i, err, pci_using_dac = 0;
  846. unsigned long mmio_start, mmio_len;
  847. const struct board_info *bi;
  848. struct adapter *adapter = NULL;
  849. struct port_info *pi;
  850. pr_info_once("%s - version %s\n", DRV_DESCRIPTION, DRV_VERSION);
  851. err = pci_enable_device(pdev);
  852. if (err)
  853. return err;
  854. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  855. pr_err("%s: cannot find PCI device memory base address\n",
  856. pci_name(pdev));
  857. err = -ENODEV;
  858. goto out_disable_pdev;
  859. }
  860. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  861. pci_using_dac = 1;
  862. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  863. pr_err("%s: unable to obtain 64-bit DMA for "
  864. "consistent allocations\n", pci_name(pdev));
  865. err = -ENODEV;
  866. goto out_disable_pdev;
  867. }
  868. } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  869. pr_err("%s: no usable DMA configuration\n", pci_name(pdev));
  870. goto out_disable_pdev;
  871. }
  872. err = pci_request_regions(pdev, DRV_NAME);
  873. if (err) {
  874. pr_err("%s: cannot obtain PCI resources\n", pci_name(pdev));
  875. goto out_disable_pdev;
  876. }
  877. pci_set_master(pdev);
  878. mmio_start = pci_resource_start(pdev, 0);
  879. mmio_len = pci_resource_len(pdev, 0);
  880. bi = t1_get_board_info(ent->driver_data);
  881. for (i = 0; i < bi->port_number; ++i) {
  882. struct net_device *netdev;
  883. netdev = alloc_etherdev(adapter ? 0 : sizeof(*adapter));
  884. if (!netdev) {
  885. err = -ENOMEM;
  886. goto out_free_dev;
  887. }
  888. SET_NETDEV_DEV(netdev, &pdev->dev);
  889. if (!adapter) {
  890. adapter = netdev_priv(netdev);
  891. adapter->pdev = pdev;
  892. adapter->port[0].dev = netdev; /* so we don't leak it */
  893. adapter->regs = ioremap(mmio_start, mmio_len);
  894. if (!adapter->regs) {
  895. pr_err("%s: cannot map device registers\n",
  896. pci_name(pdev));
  897. err = -ENOMEM;
  898. goto out_free_dev;
  899. }
  900. if (t1_get_board_rev(adapter, bi, &adapter->params)) {
  901. err = -ENODEV; /* Can't handle this chip rev */
  902. goto out_free_dev;
  903. }
  904. adapter->name = pci_name(pdev);
  905. adapter->msg_enable = dflt_msg_enable;
  906. adapter->mmio_len = mmio_len;
  907. spin_lock_init(&adapter->tpi_lock);
  908. spin_lock_init(&adapter->work_lock);
  909. spin_lock_init(&adapter->async_lock);
  910. spin_lock_init(&adapter->mac_lock);
  911. INIT_WORK(&adapter->ext_intr_handler_task,
  912. ext_intr_task);
  913. INIT_DELAYED_WORK(&adapter->stats_update_task,
  914. mac_stats_task);
  915. pci_set_drvdata(pdev, netdev);
  916. }
  917. pi = &adapter->port[i];
  918. pi->dev = netdev;
  919. netif_carrier_off(netdev);
  920. netdev->irq = pdev->irq;
  921. netdev->if_port = i;
  922. netdev->mem_start = mmio_start;
  923. netdev->mem_end = mmio_start + mmio_len - 1;
  924. netdev->ml_priv = adapter;
  925. netdev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  926. NETIF_F_RXCSUM;
  927. netdev->features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  928. NETIF_F_RXCSUM | NETIF_F_LLTX;
  929. if (pci_using_dac)
  930. netdev->features |= NETIF_F_HIGHDMA;
  931. if (vlan_tso_capable(adapter)) {
  932. netdev->features |=
  933. NETIF_F_HW_VLAN_CTAG_TX |
  934. NETIF_F_HW_VLAN_CTAG_RX;
  935. netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX;
  936. /* T204: disable TSO */
  937. if (!(is_T2(adapter)) || bi->port_number != 4) {
  938. netdev->hw_features |= NETIF_F_TSO;
  939. netdev->features |= NETIF_F_TSO;
  940. }
  941. }
  942. netdev->netdev_ops = &cxgb_netdev_ops;
  943. netdev->hard_header_len += (netdev->hw_features & NETIF_F_TSO) ?
  944. sizeof(struct cpl_tx_pkt_lso) : sizeof(struct cpl_tx_pkt);
  945. netif_napi_add(netdev, &adapter->napi, t1_poll, 64);
  946. netdev->ethtool_ops = &t1_ethtool_ops;
  947. switch (bi->board) {
  948. case CHBT_BOARD_CHT110:
  949. case CHBT_BOARD_N110:
  950. case CHBT_BOARD_N210:
  951. case CHBT_BOARD_CHT210:
  952. netdev->max_mtu = PM3393_MAX_FRAME_SIZE -
  953. (ETH_HLEN + ETH_FCS_LEN);
  954. break;
  955. case CHBT_BOARD_CHN204:
  956. netdev->max_mtu = VSC7326_MAX_MTU;
  957. break;
  958. default:
  959. netdev->max_mtu = ETH_DATA_LEN;
  960. break;
  961. }
  962. }
  963. if (t1_init_sw_modules(adapter, bi) < 0) {
  964. err = -ENODEV;
  965. goto out_free_dev;
  966. }
  967. /*
  968. * The card is now ready to go. If any errors occur during device
  969. * registration we do not fail the whole card but rather proceed only
  970. * with the ports we manage to register successfully. However we must
  971. * register at least one net device.
  972. */
  973. for (i = 0; i < bi->port_number; ++i) {
  974. err = register_netdev(adapter->port[i].dev);
  975. if (err)
  976. pr_warn("%s: cannot register net device %s, skipping\n",
  977. pci_name(pdev), adapter->port[i].dev->name);
  978. else {
  979. /*
  980. * Change the name we use for messages to the name of
  981. * the first successfully registered interface.
  982. */
  983. if (!adapter->registered_device_map)
  984. adapter->name = adapter->port[i].dev->name;
  985. __set_bit(i, &adapter->registered_device_map);
  986. }
  987. }
  988. if (!adapter->registered_device_map) {
  989. pr_err("%s: could not register any net devices\n",
  990. pci_name(pdev));
  991. goto out_release_adapter_res;
  992. }
  993. pr_info("%s: %s (rev %d), %s %dMHz/%d-bit\n",
  994. adapter->name, bi->desc, adapter->params.chip_revision,
  995. adapter->params.pci.is_pcix ? "PCIX" : "PCI",
  996. adapter->params.pci.speed, adapter->params.pci.width);
  997. /*
  998. * Set the T1B ASIC and memory clocks.
  999. */
  1000. if (t1powersave)
  1001. adapter->t1powersave = LCLOCK; /* HW default is powersave mode. */
  1002. else
  1003. adapter->t1powersave = HCLOCK;
  1004. if (t1_is_T1B(adapter))
  1005. t1_clock(adapter, t1powersave);
  1006. return 0;
  1007. out_release_adapter_res:
  1008. t1_free_sw_modules(adapter);
  1009. out_free_dev:
  1010. if (adapter) {
  1011. if (adapter->regs)
  1012. iounmap(adapter->regs);
  1013. for (i = bi->port_number - 1; i >= 0; --i)
  1014. if (adapter->port[i].dev)
  1015. free_netdev(adapter->port[i].dev);
  1016. }
  1017. pci_release_regions(pdev);
  1018. out_disable_pdev:
  1019. pci_disable_device(pdev);
  1020. return err;
  1021. }
  1022. static void bit_bang(struct adapter *adapter, int bitdata, int nbits)
  1023. {
  1024. int data;
  1025. int i;
  1026. u32 val;
  1027. enum {
  1028. S_CLOCK = 1 << 3,
  1029. S_DATA = 1 << 4
  1030. };
  1031. for (i = (nbits - 1); i > -1; i--) {
  1032. udelay(50);
  1033. data = ((bitdata >> i) & 0x1);
  1034. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1035. if (data)
  1036. val |= S_DATA;
  1037. else
  1038. val &= ~S_DATA;
  1039. udelay(50);
  1040. /* Set SCLOCK low */
  1041. val &= ~S_CLOCK;
  1042. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1043. udelay(50);
  1044. /* Write SCLOCK high */
  1045. val |= S_CLOCK;
  1046. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1047. }
  1048. }
  1049. static int t1_clock(struct adapter *adapter, int mode)
  1050. {
  1051. u32 val;
  1052. int M_CORE_VAL;
  1053. int M_MEM_VAL;
  1054. enum {
  1055. M_CORE_BITS = 9,
  1056. T_CORE_VAL = 0,
  1057. T_CORE_BITS = 2,
  1058. N_CORE_VAL = 0,
  1059. N_CORE_BITS = 2,
  1060. M_MEM_BITS = 9,
  1061. T_MEM_VAL = 0,
  1062. T_MEM_BITS = 2,
  1063. N_MEM_VAL = 0,
  1064. N_MEM_BITS = 2,
  1065. NP_LOAD = 1 << 17,
  1066. S_LOAD_MEM = 1 << 5,
  1067. S_LOAD_CORE = 1 << 6,
  1068. S_CLOCK = 1 << 3
  1069. };
  1070. if (!t1_is_T1B(adapter))
  1071. return -ENODEV; /* Can't re-clock this chip. */
  1072. if (mode & 2)
  1073. return 0; /* show current mode. */
  1074. if ((adapter->t1powersave & 1) == (mode & 1))
  1075. return -EALREADY; /* ASIC already running in mode. */
  1076. if ((mode & 1) == HCLOCK) {
  1077. M_CORE_VAL = 0x14;
  1078. M_MEM_VAL = 0x18;
  1079. adapter->t1powersave = HCLOCK; /* overclock */
  1080. } else {
  1081. M_CORE_VAL = 0xe;
  1082. M_MEM_VAL = 0x10;
  1083. adapter->t1powersave = LCLOCK; /* underclock */
  1084. }
  1085. /* Don't interrupt this serial stream! */
  1086. spin_lock(&adapter->tpi_lock);
  1087. /* Initialize for ASIC core */
  1088. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1089. val |= NP_LOAD;
  1090. udelay(50);
  1091. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1092. udelay(50);
  1093. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1094. val &= ~S_LOAD_CORE;
  1095. val &= ~S_CLOCK;
  1096. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1097. udelay(50);
  1098. /* Serial program the ASIC clock synthesizer */
  1099. bit_bang(adapter, T_CORE_VAL, T_CORE_BITS);
  1100. bit_bang(adapter, N_CORE_VAL, N_CORE_BITS);
  1101. bit_bang(adapter, M_CORE_VAL, M_CORE_BITS);
  1102. udelay(50);
  1103. /* Finish ASIC core */
  1104. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1105. val |= S_LOAD_CORE;
  1106. udelay(50);
  1107. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1108. udelay(50);
  1109. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1110. val &= ~S_LOAD_CORE;
  1111. udelay(50);
  1112. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1113. udelay(50);
  1114. /* Initialize for memory */
  1115. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1116. val |= NP_LOAD;
  1117. udelay(50);
  1118. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1119. udelay(50);
  1120. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1121. val &= ~S_LOAD_MEM;
  1122. val &= ~S_CLOCK;
  1123. udelay(50);
  1124. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1125. udelay(50);
  1126. /* Serial program the memory clock synthesizer */
  1127. bit_bang(adapter, T_MEM_VAL, T_MEM_BITS);
  1128. bit_bang(adapter, N_MEM_VAL, N_MEM_BITS);
  1129. bit_bang(adapter, M_MEM_VAL, M_MEM_BITS);
  1130. udelay(50);
  1131. /* Finish memory */
  1132. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1133. val |= S_LOAD_MEM;
  1134. udelay(50);
  1135. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1136. udelay(50);
  1137. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1138. val &= ~S_LOAD_MEM;
  1139. udelay(50);
  1140. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1141. spin_unlock(&adapter->tpi_lock);
  1142. return 0;
  1143. }
  1144. static inline void t1_sw_reset(struct pci_dev *pdev)
  1145. {
  1146. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 3);
  1147. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 0);
  1148. }
  1149. static void remove_one(struct pci_dev *pdev)
  1150. {
  1151. struct net_device *dev = pci_get_drvdata(pdev);
  1152. struct adapter *adapter = dev->ml_priv;
  1153. int i;
  1154. for_each_port(adapter, i) {
  1155. if (test_bit(i, &adapter->registered_device_map))
  1156. unregister_netdev(adapter->port[i].dev);
  1157. }
  1158. t1_free_sw_modules(adapter);
  1159. iounmap(adapter->regs);
  1160. while (--i >= 0) {
  1161. if (adapter->port[i].dev)
  1162. free_netdev(adapter->port[i].dev);
  1163. }
  1164. pci_release_regions(pdev);
  1165. pci_disable_device(pdev);
  1166. t1_sw_reset(pdev);
  1167. }
  1168. static struct pci_driver cxgb_pci_driver = {
  1169. .name = DRV_NAME,
  1170. .id_table = t1_pci_tbl,
  1171. .probe = init_one,
  1172. .remove = remove_one,
  1173. };
  1174. module_pci_driver(cxgb_pci_driver);