thunder_bgx.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #ifndef THUNDER_BGX_H
  9. #define THUNDER_BGX_H
  10. /* PCI device ID */
  11. #define PCI_DEVICE_ID_THUNDER_BGX 0xA026
  12. #define PCI_DEVICE_ID_THUNDER_RGX 0xA054
  13. /* Subsystem device IDs */
  14. #define PCI_SUBSYS_DEVID_88XX_BGX 0xA126
  15. #define PCI_SUBSYS_DEVID_81XX_BGX 0xA226
  16. #define PCI_SUBSYS_DEVID_83XX_BGX 0xA326
  17. #define MAX_BGX_THUNDER 8 /* Max 2 nodes, 4 per node */
  18. #define MAX_BGX_PER_CN88XX 2
  19. #define MAX_BGX_PER_CN81XX 3 /* 2 BGXs + 1 RGX */
  20. #define MAX_BGX_PER_CN83XX 4
  21. #define MAX_BGX_PER_NODE 4
  22. #define MAX_LMAC_PER_BGX 4
  23. #define MAX_BGX_CHANS_PER_LMAC 16
  24. #define MAX_DMAC_PER_LMAC 8
  25. #define MAX_FRAME_SIZE 9216
  26. #define DEFAULT_PAUSE_TIME 0xFFFF
  27. #define BGX_ID_MASK 0x3
  28. #define MAX_DMAC_PER_LMAC_TNS_BYPASS_MODE 2
  29. /* Registers */
  30. #define BGX_CMRX_CFG 0x00
  31. #define CMR_PKT_TX_EN BIT_ULL(13)
  32. #define CMR_PKT_RX_EN BIT_ULL(14)
  33. #define CMR_EN BIT_ULL(15)
  34. #define BGX_CMR_GLOBAL_CFG 0x08
  35. #define CMR_GLOBAL_CFG_FCS_STRIP BIT_ULL(6)
  36. #define BGX_CMRX_RX_ID_MAP 0x60
  37. #define BGX_CMRX_RX_STAT0 0x70
  38. #define BGX_CMRX_RX_STAT1 0x78
  39. #define BGX_CMRX_RX_STAT2 0x80
  40. #define BGX_CMRX_RX_STAT3 0x88
  41. #define BGX_CMRX_RX_STAT4 0x90
  42. #define BGX_CMRX_RX_STAT5 0x98
  43. #define BGX_CMRX_RX_STAT6 0xA0
  44. #define BGX_CMRX_RX_STAT7 0xA8
  45. #define BGX_CMRX_RX_STAT8 0xB0
  46. #define BGX_CMRX_RX_STAT9 0xB8
  47. #define BGX_CMRX_RX_STAT10 0xC0
  48. #define BGX_CMRX_RX_BP_DROP 0xC8
  49. #define BGX_CMRX_RX_DMAC_CTL 0x0E8
  50. #define BGX_CMRX_RX_FIFO_LEN 0x108
  51. #define BGX_CMR_RX_DMACX_CAM 0x200
  52. #define RX_DMACX_CAM_EN BIT_ULL(48)
  53. #define RX_DMACX_CAM_LMACID(x) (x << 49)
  54. #define RX_DMAC_COUNT 32
  55. #define BGX_CMR_RX_STREERING 0x300
  56. #define RX_TRAFFIC_STEER_RULE_COUNT 8
  57. #define BGX_CMR_CHAN_MSK_AND 0x450
  58. #define BGX_CMR_BIST_STATUS 0x460
  59. #define BGX_CMR_RX_LMACS 0x468
  60. #define BGX_CMRX_TX_FIFO_LEN 0x518
  61. #define BGX_CMRX_TX_STAT0 0x600
  62. #define BGX_CMRX_TX_STAT1 0x608
  63. #define BGX_CMRX_TX_STAT2 0x610
  64. #define BGX_CMRX_TX_STAT3 0x618
  65. #define BGX_CMRX_TX_STAT4 0x620
  66. #define BGX_CMRX_TX_STAT5 0x628
  67. #define BGX_CMRX_TX_STAT6 0x630
  68. #define BGX_CMRX_TX_STAT7 0x638
  69. #define BGX_CMRX_TX_STAT8 0x640
  70. #define BGX_CMRX_TX_STAT9 0x648
  71. #define BGX_CMRX_TX_STAT10 0x650
  72. #define BGX_CMRX_TX_STAT11 0x658
  73. #define BGX_CMRX_TX_STAT12 0x660
  74. #define BGX_CMRX_TX_STAT13 0x668
  75. #define BGX_CMRX_TX_STAT14 0x670
  76. #define BGX_CMRX_TX_STAT15 0x678
  77. #define BGX_CMRX_TX_STAT16 0x680
  78. #define BGX_CMRX_TX_STAT17 0x688
  79. #define BGX_CMR_TX_LMACS 0x1000
  80. #define BGX_SPUX_CONTROL1 0x10000
  81. #define SPU_CTL_LOW_POWER BIT_ULL(11)
  82. #define SPU_CTL_LOOPBACK BIT_ULL(14)
  83. #define SPU_CTL_RESET BIT_ULL(15)
  84. #define BGX_SPUX_STATUS1 0x10008
  85. #define SPU_STATUS1_RCV_LNK BIT_ULL(2)
  86. #define BGX_SPUX_STATUS2 0x10020
  87. #define SPU_STATUS2_RCVFLT BIT_ULL(10)
  88. #define BGX_SPUX_BX_STATUS 0x10028
  89. #define SPU_BX_STATUS_RX_ALIGN BIT_ULL(12)
  90. #define BGX_SPUX_BR_STATUS1 0x10030
  91. #define SPU_BR_STATUS_BLK_LOCK BIT_ULL(0)
  92. #define SPU_BR_STATUS_RCV_LNK BIT_ULL(12)
  93. #define BGX_SPUX_BR_PMD_CRTL 0x10068
  94. #define SPU_PMD_CRTL_TRAIN_EN BIT_ULL(1)
  95. #define BGX_SPUX_BR_PMD_LP_CUP 0x10078
  96. #define BGX_SPUX_BR_PMD_LD_CUP 0x10088
  97. #define BGX_SPUX_BR_PMD_LD_REP 0x10090
  98. #define BGX_SPUX_FEC_CONTROL 0x100A0
  99. #define SPU_FEC_CTL_FEC_EN BIT_ULL(0)
  100. #define SPU_FEC_CTL_ERR_EN BIT_ULL(1)
  101. #define BGX_SPUX_AN_CONTROL 0x100C8
  102. #define SPU_AN_CTL_AN_EN BIT_ULL(12)
  103. #define SPU_AN_CTL_XNP_EN BIT_ULL(13)
  104. #define BGX_SPUX_AN_ADV 0x100D8
  105. #define BGX_SPUX_MISC_CONTROL 0x10218
  106. #define SPU_MISC_CTL_INTLV_RDISP BIT_ULL(10)
  107. #define SPU_MISC_CTL_RX_DIS BIT_ULL(12)
  108. #define BGX_SPUX_INT 0x10220 /* +(0..3) << 20 */
  109. #define BGX_SPUX_INT_W1S 0x10228
  110. #define BGX_SPUX_INT_ENA_W1C 0x10230
  111. #define BGX_SPUX_INT_ENA_W1S 0x10238
  112. #define BGX_SPU_DBG_CONTROL 0x10300
  113. #define SPU_DBG_CTL_AN_ARB_LINK_CHK_EN BIT_ULL(18)
  114. #define SPU_DBG_CTL_AN_NONCE_MCT_DIS BIT_ULL(29)
  115. #define BGX_SMUX_RX_INT 0x20000
  116. #define BGX_SMUX_RX_JABBER 0x20030
  117. #define BGX_SMUX_RX_CTL 0x20048
  118. #define SMU_RX_CTL_STATUS (3ull << 0)
  119. #define BGX_SMUX_TX_APPEND 0x20100
  120. #define SMU_TX_APPEND_FCS_D BIT_ULL(2)
  121. #define BGX_SMUX_TX_PAUSE_PKT_TIME 0x20110
  122. #define BGX_SMUX_TX_MIN_PKT 0x20118
  123. #define BGX_SMUX_TX_PAUSE_PKT_INTERVAL 0x20120
  124. #define BGX_SMUX_TX_PAUSE_ZERO 0x20138
  125. #define BGX_SMUX_TX_INT 0x20140
  126. #define BGX_SMUX_TX_CTL 0x20178
  127. #define SMU_TX_CTL_DIC_EN BIT_ULL(0)
  128. #define SMU_TX_CTL_UNI_EN BIT_ULL(1)
  129. #define SMU_TX_CTL_LNK_STATUS (3ull << 4)
  130. #define BGX_SMUX_TX_THRESH 0x20180
  131. #define BGX_SMUX_CTL 0x20200
  132. #define SMU_CTL_RX_IDLE BIT_ULL(0)
  133. #define SMU_CTL_TX_IDLE BIT_ULL(1)
  134. #define BGX_SMUX_CBFC_CTL 0x20218
  135. #define RX_EN BIT_ULL(0)
  136. #define TX_EN BIT_ULL(1)
  137. #define BCK_EN BIT_ULL(2)
  138. #define DRP_EN BIT_ULL(3)
  139. #define BGX_GMP_PCS_MRX_CTL 0x30000
  140. #define PCS_MRX_CTL_RST_AN BIT_ULL(9)
  141. #define PCS_MRX_CTL_PWR_DN BIT_ULL(11)
  142. #define PCS_MRX_CTL_AN_EN BIT_ULL(12)
  143. #define PCS_MRX_CTL_LOOPBACK1 BIT_ULL(14)
  144. #define PCS_MRX_CTL_RESET BIT_ULL(15)
  145. #define BGX_GMP_PCS_MRX_STATUS 0x30008
  146. #define PCS_MRX_STATUS_AN_CPT BIT_ULL(5)
  147. #define BGX_GMP_PCS_ANX_AN_RESULTS 0x30020
  148. #define BGX_GMP_PCS_SGM_AN_ADV 0x30068
  149. #define BGX_GMP_PCS_MISCX_CTL 0x30078
  150. #define PCS_MISC_CTL_DISP_EN BIT_ULL(13)
  151. #define PCS_MISC_CTL_GMX_ENO BIT_ULL(11)
  152. #define PCS_MISC_CTL_SAMP_PT_MASK 0x7Full
  153. #define BGX_GMP_GMI_PRTX_CFG 0x38020
  154. #define GMI_PORT_CFG_SPEED BIT_ULL(1)
  155. #define GMI_PORT_CFG_DUPLEX BIT_ULL(2)
  156. #define GMI_PORT_CFG_SLOT_TIME BIT_ULL(3)
  157. #define GMI_PORT_CFG_SPEED_MSB BIT_ULL(8)
  158. #define BGX_GMP_GMI_RXX_JABBER 0x38038
  159. #define BGX_GMP_GMI_TXX_THRESH 0x38210
  160. #define BGX_GMP_GMI_TXX_APPEND 0x38218
  161. #define BGX_GMP_GMI_TXX_SLOT 0x38220
  162. #define BGX_GMP_GMI_TXX_BURST 0x38228
  163. #define BGX_GMP_GMI_TXX_MIN_PKT 0x38240
  164. #define BGX_GMP_GMI_TXX_SGMII_CTL 0x38300
  165. #define BGX_MSIX_VEC_0_29_ADDR 0x400000 /* +(0..29) << 4 */
  166. #define BGX_MSIX_VEC_0_29_CTL 0x400008
  167. #define BGX_MSIX_PBA_0 0x4F0000
  168. /* MSI-X interrupts */
  169. #define BGX_MSIX_VECTORS 30
  170. #define BGX_LMAC_VEC_OFFSET 7
  171. #define BGX_MSIX_VEC_SHIFT 4
  172. #define CMRX_INT 0
  173. #define SPUX_INT 1
  174. #define SMUX_RX_INT 2
  175. #define SMUX_TX_INT 3
  176. #define GMPX_PCS_INT 4
  177. #define GMPX_GMI_RX_INT 5
  178. #define GMPX_GMI_TX_INT 6
  179. #define CMR_MEM_INT 28
  180. #define SPU_MEM_INT 29
  181. #define LMAC_INTR_LINK_UP BIT(0)
  182. #define LMAC_INTR_LINK_DOWN BIT(1)
  183. /* RX_DMAC_CTL configuration*/
  184. enum MCAST_MODE {
  185. MCAST_MODE_REJECT,
  186. MCAST_MODE_ACCEPT,
  187. MCAST_MODE_CAM_FILTER,
  188. RSVD
  189. };
  190. #define BCAST_ACCEPT 1
  191. #define CAM_ACCEPT 1
  192. void octeon_mdiobus_force_mod_depencency(void);
  193. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable);
  194. void bgx_add_dmac_addr(u64 dmac, int node, int bgx_idx, int lmac);
  195. unsigned bgx_get_map(int node);
  196. int bgx_get_lmac_count(int node, int bgx);
  197. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid);
  198. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac);
  199. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status);
  200. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  201. int lmac_idx, bool enable);
  202. void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause);
  203. void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause);
  204. void xcv_init_hw(void);
  205. void xcv_setup_link(bool link_up, int link_speed);
  206. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx);
  207. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx);
  208. #define BGX_RX_STATS_COUNT 11
  209. #define BGX_TX_STATS_COUNT 18
  210. struct bgx_stats {
  211. u64 rx_stats[BGX_RX_STATS_COUNT];
  212. u64 tx_stats[BGX_TX_STATS_COUNT];
  213. };
  214. enum LMAC_TYPE {
  215. BGX_MODE_SGMII = 0, /* 1 lane, 1.250 Gbaud */
  216. BGX_MODE_XAUI = 1, /* 4 lanes, 3.125 Gbaud */
  217. BGX_MODE_DXAUI = 1, /* 4 lanes, 6.250 Gbaud */
  218. BGX_MODE_RXAUI = 2, /* 2 lanes, 6.250 Gbaud */
  219. BGX_MODE_XFI = 3, /* 1 lane, 10.3125 Gbaud */
  220. BGX_MODE_XLAUI = 4, /* 4 lanes, 10.3125 Gbaud */
  221. BGX_MODE_10G_KR = 3,/* 1 lane, 10.3125 Gbaud */
  222. BGX_MODE_40G_KR = 4,/* 4 lanes, 10.3125 Gbaud */
  223. BGX_MODE_RGMII = 5,
  224. BGX_MODE_QSGMII = 6,
  225. BGX_MODE_INVALID = 7,
  226. };
  227. #endif /* THUNDER_BGX_H */