octeon_mgmt.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009-2012 Cavium, Inc
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/capability.h>
  12. #include <linux/net_tstamp.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/of_mdio.h>
  18. #include <linux/module.h>
  19. #include <linux/of_net.h>
  20. #include <linux/init.h>
  21. #include <linux/slab.h>
  22. #include <linux/phy.h>
  23. #include <linux/io.h>
  24. #include <asm/octeon/octeon.h>
  25. #include <asm/octeon/cvmx-mixx-defs.h>
  26. #include <asm/octeon/cvmx-agl-defs.h>
  27. #define DRV_NAME "octeon_mgmt"
  28. #define DRV_VERSION "2.0"
  29. #define DRV_DESCRIPTION \
  30. "Cavium Networks Octeon MII (management) port Network Driver"
  31. #define OCTEON_MGMT_NAPI_WEIGHT 16
  32. /* Ring sizes that are powers of two allow for more efficient modulo
  33. * opertions.
  34. */
  35. #define OCTEON_MGMT_RX_RING_SIZE 512
  36. #define OCTEON_MGMT_TX_RING_SIZE 128
  37. /* Allow 8 bytes for vlan and FCS. */
  38. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  39. union mgmt_port_ring_entry {
  40. u64 d64;
  41. struct {
  42. #define RING_ENTRY_CODE_DONE 0xf
  43. #define RING_ENTRY_CODE_MORE 0x10
  44. #ifdef __BIG_ENDIAN_BITFIELD
  45. u64 reserved_62_63:2;
  46. /* Length of the buffer/packet in bytes */
  47. u64 len:14;
  48. /* For TX, signals that the packet should be timestamped */
  49. u64 tstamp:1;
  50. /* The RX error code */
  51. u64 code:7;
  52. /* Physical address of the buffer */
  53. u64 addr:40;
  54. #else
  55. u64 addr:40;
  56. u64 code:7;
  57. u64 tstamp:1;
  58. u64 len:14;
  59. u64 reserved_62_63:2;
  60. #endif
  61. } s;
  62. };
  63. #define MIX_ORING1 0x0
  64. #define MIX_ORING2 0x8
  65. #define MIX_IRING1 0x10
  66. #define MIX_IRING2 0x18
  67. #define MIX_CTL 0x20
  68. #define MIX_IRHWM 0x28
  69. #define MIX_IRCNT 0x30
  70. #define MIX_ORHWM 0x38
  71. #define MIX_ORCNT 0x40
  72. #define MIX_ISR 0x48
  73. #define MIX_INTENA 0x50
  74. #define MIX_REMCNT 0x58
  75. #define MIX_BIST 0x78
  76. #define AGL_GMX_PRT_CFG 0x10
  77. #define AGL_GMX_RX_FRM_CTL 0x18
  78. #define AGL_GMX_RX_FRM_MAX 0x30
  79. #define AGL_GMX_RX_JABBER 0x38
  80. #define AGL_GMX_RX_STATS_CTL 0x50
  81. #define AGL_GMX_RX_STATS_PKTS_DRP 0xb0
  82. #define AGL_GMX_RX_STATS_OCTS_DRP 0xb8
  83. #define AGL_GMX_RX_STATS_PKTS_BAD 0xc0
  84. #define AGL_GMX_RX_ADR_CTL 0x100
  85. #define AGL_GMX_RX_ADR_CAM_EN 0x108
  86. #define AGL_GMX_RX_ADR_CAM0 0x180
  87. #define AGL_GMX_RX_ADR_CAM1 0x188
  88. #define AGL_GMX_RX_ADR_CAM2 0x190
  89. #define AGL_GMX_RX_ADR_CAM3 0x198
  90. #define AGL_GMX_RX_ADR_CAM4 0x1a0
  91. #define AGL_GMX_RX_ADR_CAM5 0x1a8
  92. #define AGL_GMX_TX_CLK 0x208
  93. #define AGL_GMX_TX_STATS_CTL 0x268
  94. #define AGL_GMX_TX_CTL 0x270
  95. #define AGL_GMX_TX_STAT0 0x280
  96. #define AGL_GMX_TX_STAT1 0x288
  97. #define AGL_GMX_TX_STAT2 0x290
  98. #define AGL_GMX_TX_STAT3 0x298
  99. #define AGL_GMX_TX_STAT4 0x2a0
  100. #define AGL_GMX_TX_STAT5 0x2a8
  101. #define AGL_GMX_TX_STAT6 0x2b0
  102. #define AGL_GMX_TX_STAT7 0x2b8
  103. #define AGL_GMX_TX_STAT8 0x2c0
  104. #define AGL_GMX_TX_STAT9 0x2c8
  105. struct octeon_mgmt {
  106. struct net_device *netdev;
  107. u64 mix;
  108. u64 agl;
  109. u64 agl_prt_ctl;
  110. int port;
  111. int irq;
  112. bool has_rx_tstamp;
  113. u64 *tx_ring;
  114. dma_addr_t tx_ring_handle;
  115. unsigned int tx_next;
  116. unsigned int tx_next_clean;
  117. unsigned int tx_current_fill;
  118. /* The tx_list lock also protects the ring related variables */
  119. struct sk_buff_head tx_list;
  120. /* RX variables only touched in napi_poll. No locking necessary. */
  121. u64 *rx_ring;
  122. dma_addr_t rx_ring_handle;
  123. unsigned int rx_next;
  124. unsigned int rx_next_fill;
  125. unsigned int rx_current_fill;
  126. struct sk_buff_head rx_list;
  127. spinlock_t lock;
  128. unsigned int last_duplex;
  129. unsigned int last_link;
  130. unsigned int last_speed;
  131. struct device *dev;
  132. struct napi_struct napi;
  133. struct tasklet_struct tx_clean_tasklet;
  134. struct device_node *phy_np;
  135. resource_size_t mix_phys;
  136. resource_size_t mix_size;
  137. resource_size_t agl_phys;
  138. resource_size_t agl_size;
  139. resource_size_t agl_prt_ctl_phys;
  140. resource_size_t agl_prt_ctl_size;
  141. };
  142. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  143. {
  144. union cvmx_mixx_intena mix_intena;
  145. unsigned long flags;
  146. spin_lock_irqsave(&p->lock, flags);
  147. mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
  148. mix_intena.s.ithena = enable ? 1 : 0;
  149. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  150. spin_unlock_irqrestore(&p->lock, flags);
  151. }
  152. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  153. {
  154. union cvmx_mixx_intena mix_intena;
  155. unsigned long flags;
  156. spin_lock_irqsave(&p->lock, flags);
  157. mix_intena.u64 = cvmx_read_csr(p->mix + MIX_INTENA);
  158. mix_intena.s.othena = enable ? 1 : 0;
  159. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  160. spin_unlock_irqrestore(&p->lock, flags);
  161. }
  162. static void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  163. {
  164. octeon_mgmt_set_rx_irq(p, 1);
  165. }
  166. static void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  167. {
  168. octeon_mgmt_set_rx_irq(p, 0);
  169. }
  170. static void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  171. {
  172. octeon_mgmt_set_tx_irq(p, 1);
  173. }
  174. static void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  175. {
  176. octeon_mgmt_set_tx_irq(p, 0);
  177. }
  178. static unsigned int ring_max_fill(unsigned int ring_size)
  179. {
  180. return ring_size - 8;
  181. }
  182. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  183. {
  184. return ring_size * sizeof(union mgmt_port_ring_entry);
  185. }
  186. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  187. {
  188. struct octeon_mgmt *p = netdev_priv(netdev);
  189. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  190. unsigned int size;
  191. union mgmt_port_ring_entry re;
  192. struct sk_buff *skb;
  193. /* CN56XX pass 1 needs 8 bytes of padding. */
  194. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  195. skb = netdev_alloc_skb(netdev, size);
  196. if (!skb)
  197. break;
  198. skb_reserve(skb, NET_IP_ALIGN);
  199. __skb_queue_tail(&p->rx_list, skb);
  200. re.d64 = 0;
  201. re.s.len = size;
  202. re.s.addr = dma_map_single(p->dev, skb->data,
  203. size,
  204. DMA_FROM_DEVICE);
  205. /* Put it in the ring. */
  206. p->rx_ring[p->rx_next_fill] = re.d64;
  207. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  208. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  209. DMA_BIDIRECTIONAL);
  210. p->rx_next_fill =
  211. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  212. p->rx_current_fill++;
  213. /* Ring the bell. */
  214. cvmx_write_csr(p->mix + MIX_IRING2, 1);
  215. }
  216. }
  217. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  218. {
  219. union cvmx_mixx_orcnt mix_orcnt;
  220. union mgmt_port_ring_entry re;
  221. struct sk_buff *skb;
  222. int cleaned = 0;
  223. unsigned long flags;
  224. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  225. while (mix_orcnt.s.orcnt) {
  226. spin_lock_irqsave(&p->tx_list.lock, flags);
  227. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  228. if (mix_orcnt.s.orcnt == 0) {
  229. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  230. break;
  231. }
  232. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  233. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  234. DMA_BIDIRECTIONAL);
  235. re.d64 = p->tx_ring[p->tx_next_clean];
  236. p->tx_next_clean =
  237. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  238. skb = __skb_dequeue(&p->tx_list);
  239. mix_orcnt.u64 = 0;
  240. mix_orcnt.s.orcnt = 1;
  241. /* Acknowledge to hardware that we have the buffer. */
  242. cvmx_write_csr(p->mix + MIX_ORCNT, mix_orcnt.u64);
  243. p->tx_current_fill--;
  244. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  245. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  246. DMA_TO_DEVICE);
  247. /* Read the hardware TX timestamp if one was recorded */
  248. if (unlikely(re.s.tstamp)) {
  249. struct skb_shared_hwtstamps ts;
  250. u64 ns;
  251. memset(&ts, 0, sizeof(ts));
  252. /* Read the timestamp */
  253. ns = cvmx_read_csr(CVMX_MIXX_TSTAMP(p->port));
  254. /* Remove the timestamp from the FIFO */
  255. cvmx_write_csr(CVMX_MIXX_TSCTL(p->port), 0);
  256. /* Tell the kernel about the timestamp */
  257. ts.hwtstamp = ns_to_ktime(ns);
  258. skb_tstamp_tx(skb, &ts);
  259. }
  260. dev_kfree_skb_any(skb);
  261. cleaned++;
  262. mix_orcnt.u64 = cvmx_read_csr(p->mix + MIX_ORCNT);
  263. }
  264. if (cleaned && netif_queue_stopped(p->netdev))
  265. netif_wake_queue(p->netdev);
  266. }
  267. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  268. {
  269. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  270. octeon_mgmt_clean_tx_buffers(p);
  271. octeon_mgmt_enable_tx_irq(p);
  272. }
  273. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  274. {
  275. struct octeon_mgmt *p = netdev_priv(netdev);
  276. unsigned long flags;
  277. u64 drop, bad;
  278. /* These reads also clear the count registers. */
  279. drop = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP);
  280. bad = cvmx_read_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD);
  281. if (drop || bad) {
  282. /* Do an atomic update. */
  283. spin_lock_irqsave(&p->lock, flags);
  284. netdev->stats.rx_errors += bad;
  285. netdev->stats.rx_dropped += drop;
  286. spin_unlock_irqrestore(&p->lock, flags);
  287. }
  288. }
  289. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  290. {
  291. struct octeon_mgmt *p = netdev_priv(netdev);
  292. unsigned long flags;
  293. union cvmx_agl_gmx_txx_stat0 s0;
  294. union cvmx_agl_gmx_txx_stat1 s1;
  295. /* These reads also clear the count registers. */
  296. s0.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT0);
  297. s1.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_STAT1);
  298. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  299. /* Do an atomic update. */
  300. spin_lock_irqsave(&p->lock, flags);
  301. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  302. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  303. spin_unlock_irqrestore(&p->lock, flags);
  304. }
  305. }
  306. /*
  307. * Dequeue a receive skb and its corresponding ring entry. The ring
  308. * entry is returned, *pskb is updated to point to the skb.
  309. */
  310. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  311. struct sk_buff **pskb)
  312. {
  313. union mgmt_port_ring_entry re;
  314. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  315. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  316. DMA_BIDIRECTIONAL);
  317. re.d64 = p->rx_ring[p->rx_next];
  318. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  319. p->rx_current_fill--;
  320. *pskb = __skb_dequeue(&p->rx_list);
  321. dma_unmap_single(p->dev, re.s.addr,
  322. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  323. DMA_FROM_DEVICE);
  324. return re.d64;
  325. }
  326. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  327. {
  328. struct net_device *netdev = p->netdev;
  329. union cvmx_mixx_ircnt mix_ircnt;
  330. union mgmt_port_ring_entry re;
  331. struct sk_buff *skb;
  332. struct sk_buff *skb2;
  333. struct sk_buff *skb_new;
  334. union mgmt_port_ring_entry re2;
  335. int rc = 1;
  336. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  337. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  338. /* A good packet, send it up. */
  339. skb_put(skb, re.s.len);
  340. good:
  341. /* Process the RX timestamp if it was recorded */
  342. if (p->has_rx_tstamp) {
  343. /* The first 8 bytes are the timestamp */
  344. u64 ns = *(u64 *)skb->data;
  345. struct skb_shared_hwtstamps *ts;
  346. ts = skb_hwtstamps(skb);
  347. ts->hwtstamp = ns_to_ktime(ns);
  348. __skb_pull(skb, 8);
  349. }
  350. skb->protocol = eth_type_trans(skb, netdev);
  351. netdev->stats.rx_packets++;
  352. netdev->stats.rx_bytes += skb->len;
  353. netif_receive_skb(skb);
  354. rc = 0;
  355. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  356. /* Packet split across skbs. This can happen if we
  357. * increase the MTU. Buffers that are already in the
  358. * rx ring can then end up being too small. As the rx
  359. * ring is refilled, buffers sized for the new MTU
  360. * will be used and we should go back to the normal
  361. * non-split case.
  362. */
  363. skb_put(skb, re.s.len);
  364. do {
  365. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  366. if (re2.s.code != RING_ENTRY_CODE_MORE
  367. && re2.s.code != RING_ENTRY_CODE_DONE)
  368. goto split_error;
  369. skb_put(skb2, re2.s.len);
  370. skb_new = skb_copy_expand(skb, 0, skb2->len,
  371. GFP_ATOMIC);
  372. if (!skb_new)
  373. goto split_error;
  374. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  375. skb2->len))
  376. goto split_error;
  377. skb_put(skb_new, skb2->len);
  378. dev_kfree_skb_any(skb);
  379. dev_kfree_skb_any(skb2);
  380. skb = skb_new;
  381. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  382. goto good;
  383. } else {
  384. /* Some other error, discard it. */
  385. dev_kfree_skb_any(skb);
  386. /* Error statistics are accumulated in
  387. * octeon_mgmt_update_rx_stats.
  388. */
  389. }
  390. goto done;
  391. split_error:
  392. /* Discard the whole mess. */
  393. dev_kfree_skb_any(skb);
  394. dev_kfree_skb_any(skb2);
  395. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  396. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  397. dev_kfree_skb_any(skb2);
  398. }
  399. netdev->stats.rx_errors++;
  400. done:
  401. /* Tell the hardware we processed a packet. */
  402. mix_ircnt.u64 = 0;
  403. mix_ircnt.s.ircnt = 1;
  404. cvmx_write_csr(p->mix + MIX_IRCNT, mix_ircnt.u64);
  405. return rc;
  406. }
  407. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  408. {
  409. unsigned int work_done = 0;
  410. union cvmx_mixx_ircnt mix_ircnt;
  411. int rc;
  412. mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
  413. while (work_done < budget && mix_ircnt.s.ircnt) {
  414. rc = octeon_mgmt_receive_one(p);
  415. if (!rc)
  416. work_done++;
  417. /* Check for more packets. */
  418. mix_ircnt.u64 = cvmx_read_csr(p->mix + MIX_IRCNT);
  419. }
  420. octeon_mgmt_rx_fill_ring(p->netdev);
  421. return work_done;
  422. }
  423. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  424. {
  425. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  426. struct net_device *netdev = p->netdev;
  427. unsigned int work_done = 0;
  428. work_done = octeon_mgmt_receive_packets(p, budget);
  429. if (work_done < budget) {
  430. /* We stopped because no more packets were available. */
  431. napi_complete(napi);
  432. octeon_mgmt_enable_rx_irq(p);
  433. }
  434. octeon_mgmt_update_rx_stats(netdev);
  435. return work_done;
  436. }
  437. /* Reset the hardware to clean state. */
  438. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  439. {
  440. union cvmx_mixx_ctl mix_ctl;
  441. union cvmx_mixx_bist mix_bist;
  442. union cvmx_agl_gmx_bist agl_gmx_bist;
  443. mix_ctl.u64 = 0;
  444. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  445. do {
  446. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  447. } while (mix_ctl.s.busy);
  448. mix_ctl.s.reset = 1;
  449. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  450. cvmx_read_csr(p->mix + MIX_CTL);
  451. octeon_io_clk_delay(64);
  452. mix_bist.u64 = cvmx_read_csr(p->mix + MIX_BIST);
  453. if (mix_bist.u64)
  454. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  455. (unsigned long long)mix_bist.u64);
  456. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  457. if (agl_gmx_bist.u64)
  458. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  459. (unsigned long long)agl_gmx_bist.u64);
  460. }
  461. struct octeon_mgmt_cam_state {
  462. u64 cam[6];
  463. u64 cam_mask;
  464. int cam_index;
  465. };
  466. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  467. unsigned char *addr)
  468. {
  469. int i;
  470. for (i = 0; i < 6; i++)
  471. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  472. cs->cam_mask |= (1ULL << cs->cam_index);
  473. cs->cam_index++;
  474. }
  475. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  476. {
  477. struct octeon_mgmt *p = netdev_priv(netdev);
  478. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  479. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  480. unsigned long flags;
  481. unsigned int prev_packet_enable;
  482. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  483. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  484. struct octeon_mgmt_cam_state cam_state;
  485. struct netdev_hw_addr *ha;
  486. int available_cam_entries;
  487. memset(&cam_state, 0, sizeof(cam_state));
  488. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  489. cam_mode = 0;
  490. available_cam_entries = 8;
  491. } else {
  492. /* One CAM entry for the primary address, leaves seven
  493. * for the secondary addresses.
  494. */
  495. available_cam_entries = 7 - netdev->uc.count;
  496. }
  497. if (netdev->flags & IFF_MULTICAST) {
  498. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  499. netdev_mc_count(netdev) > available_cam_entries)
  500. multicast_mode = 2; /* 2 - Accept all multicast. */
  501. else
  502. multicast_mode = 0; /* 0 - Use CAM. */
  503. }
  504. if (cam_mode == 1) {
  505. /* Add primary address. */
  506. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  507. netdev_for_each_uc_addr(ha, netdev)
  508. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  509. }
  510. if (multicast_mode == 0) {
  511. netdev_for_each_mc_addr(ha, netdev)
  512. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  513. }
  514. spin_lock_irqsave(&p->lock, flags);
  515. /* Disable packet I/O. */
  516. agl_gmx_prtx.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  517. prev_packet_enable = agl_gmx_prtx.s.en;
  518. agl_gmx_prtx.s.en = 0;
  519. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
  520. adr_ctl.u64 = 0;
  521. adr_ctl.s.cam_mode = cam_mode;
  522. adr_ctl.s.mcst = multicast_mode;
  523. adr_ctl.s.bcst = 1; /* Allow broadcast */
  524. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CTL, adr_ctl.u64);
  525. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM0, cam_state.cam[0]);
  526. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM1, cam_state.cam[1]);
  527. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM2, cam_state.cam[2]);
  528. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM3, cam_state.cam[3]);
  529. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM4, cam_state.cam[4]);
  530. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM5, cam_state.cam[5]);
  531. cvmx_write_csr(p->agl + AGL_GMX_RX_ADR_CAM_EN, cam_state.cam_mask);
  532. /* Restore packet I/O. */
  533. agl_gmx_prtx.s.en = prev_packet_enable;
  534. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, agl_gmx_prtx.u64);
  535. spin_unlock_irqrestore(&p->lock, flags);
  536. }
  537. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  538. {
  539. int r = eth_mac_addr(netdev, addr);
  540. if (r)
  541. return r;
  542. octeon_mgmt_set_rx_filtering(netdev);
  543. return 0;
  544. }
  545. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  546. {
  547. struct octeon_mgmt *p = netdev_priv(netdev);
  548. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  549. netdev->mtu = new_mtu;
  550. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_MAX, size_without_fcs);
  551. cvmx_write_csr(p->agl + AGL_GMX_RX_JABBER,
  552. (size_without_fcs + 7) & 0xfff8);
  553. return 0;
  554. }
  555. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  556. {
  557. struct net_device *netdev = dev_id;
  558. struct octeon_mgmt *p = netdev_priv(netdev);
  559. union cvmx_mixx_isr mixx_isr;
  560. mixx_isr.u64 = cvmx_read_csr(p->mix + MIX_ISR);
  561. /* Clear any pending interrupts */
  562. cvmx_write_csr(p->mix + MIX_ISR, mixx_isr.u64);
  563. cvmx_read_csr(p->mix + MIX_ISR);
  564. if (mixx_isr.s.irthresh) {
  565. octeon_mgmt_disable_rx_irq(p);
  566. napi_schedule(&p->napi);
  567. }
  568. if (mixx_isr.s.orthresh) {
  569. octeon_mgmt_disable_tx_irq(p);
  570. tasklet_schedule(&p->tx_clean_tasklet);
  571. }
  572. return IRQ_HANDLED;
  573. }
  574. static int octeon_mgmt_ioctl_hwtstamp(struct net_device *netdev,
  575. struct ifreq *rq, int cmd)
  576. {
  577. struct octeon_mgmt *p = netdev_priv(netdev);
  578. struct hwtstamp_config config;
  579. union cvmx_mio_ptp_clock_cfg ptp;
  580. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  581. bool have_hw_timestamps = false;
  582. if (copy_from_user(&config, rq->ifr_data, sizeof(config)))
  583. return -EFAULT;
  584. if (config.flags) /* reserved for future extensions */
  585. return -EINVAL;
  586. /* Check the status of hardware for tiemstamps */
  587. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  588. /* Get the current state of the PTP clock */
  589. ptp.u64 = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_CFG);
  590. if (!ptp.s.ext_clk_en) {
  591. /* The clock has not been configured to use an
  592. * external source. Program it to use the main clock
  593. * reference.
  594. */
  595. u64 clock_comp = (NSEC_PER_SEC << 32) / octeon_get_io_clock_rate();
  596. if (!ptp.s.ptp_en)
  597. cvmx_write_csr(CVMX_MIO_PTP_CLOCK_COMP, clock_comp);
  598. pr_info("PTP Clock: Using sclk reference at %lld Hz\n",
  599. (NSEC_PER_SEC << 32) / clock_comp);
  600. } else {
  601. /* The clock is already programmed to use a GPIO */
  602. u64 clock_comp = cvmx_read_csr(CVMX_MIO_PTP_CLOCK_COMP);
  603. pr_info("PTP Clock: Using GPIO %d at %lld Hz\n",
  604. ptp.s.ext_clk_in,
  605. (NSEC_PER_SEC << 32) / clock_comp);
  606. }
  607. /* Enable the clock if it wasn't done already */
  608. if (!ptp.s.ptp_en) {
  609. ptp.s.ptp_en = 1;
  610. cvmx_write_csr(CVMX_MIO_PTP_CLOCK_CFG, ptp.u64);
  611. }
  612. have_hw_timestamps = true;
  613. }
  614. if (!have_hw_timestamps)
  615. return -EINVAL;
  616. switch (config.tx_type) {
  617. case HWTSTAMP_TX_OFF:
  618. case HWTSTAMP_TX_ON:
  619. break;
  620. default:
  621. return -ERANGE;
  622. }
  623. switch (config.rx_filter) {
  624. case HWTSTAMP_FILTER_NONE:
  625. p->has_rx_tstamp = false;
  626. rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
  627. rxx_frm_ctl.s.ptp_mode = 0;
  628. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  629. break;
  630. case HWTSTAMP_FILTER_ALL:
  631. case HWTSTAMP_FILTER_SOME:
  632. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  633. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  634. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  635. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  636. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  637. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  638. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  639. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  640. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  641. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  642. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  643. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  644. p->has_rx_tstamp = have_hw_timestamps;
  645. config.rx_filter = HWTSTAMP_FILTER_ALL;
  646. if (p->has_rx_tstamp) {
  647. rxx_frm_ctl.u64 = cvmx_read_csr(p->agl + AGL_GMX_RX_FRM_CTL);
  648. rxx_frm_ctl.s.ptp_mode = 1;
  649. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  650. }
  651. break;
  652. default:
  653. return -ERANGE;
  654. }
  655. if (copy_to_user(rq->ifr_data, &config, sizeof(config)))
  656. return -EFAULT;
  657. return 0;
  658. }
  659. static int octeon_mgmt_ioctl(struct net_device *netdev,
  660. struct ifreq *rq, int cmd)
  661. {
  662. switch (cmd) {
  663. case SIOCSHWTSTAMP:
  664. return octeon_mgmt_ioctl_hwtstamp(netdev, rq, cmd);
  665. default:
  666. if (netdev->phydev)
  667. return phy_mii_ioctl(netdev->phydev, rq, cmd);
  668. return -EINVAL;
  669. }
  670. }
  671. static void octeon_mgmt_disable_link(struct octeon_mgmt *p)
  672. {
  673. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  674. /* Disable GMX before we make any changes. */
  675. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  676. prtx_cfg.s.en = 0;
  677. prtx_cfg.s.tx_en = 0;
  678. prtx_cfg.s.rx_en = 0;
  679. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  680. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  681. int i;
  682. for (i = 0; i < 10; i++) {
  683. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  684. if (prtx_cfg.s.tx_idle == 1 || prtx_cfg.s.rx_idle == 1)
  685. break;
  686. mdelay(1);
  687. i++;
  688. }
  689. }
  690. }
  691. static void octeon_mgmt_enable_link(struct octeon_mgmt *p)
  692. {
  693. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  694. /* Restore the GMX enable state only if link is set */
  695. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  696. prtx_cfg.s.tx_en = 1;
  697. prtx_cfg.s.rx_en = 1;
  698. prtx_cfg.s.en = 1;
  699. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  700. }
  701. static void octeon_mgmt_update_link(struct octeon_mgmt *p)
  702. {
  703. struct net_device *ndev = p->netdev;
  704. struct phy_device *phydev = ndev->phydev;
  705. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  706. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  707. if (!phydev->link)
  708. prtx_cfg.s.duplex = 1;
  709. else
  710. prtx_cfg.s.duplex = phydev->duplex;
  711. switch (phydev->speed) {
  712. case 10:
  713. prtx_cfg.s.speed = 0;
  714. prtx_cfg.s.slottime = 0;
  715. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  716. prtx_cfg.s.burst = 1;
  717. prtx_cfg.s.speed_msb = 1;
  718. }
  719. break;
  720. case 100:
  721. prtx_cfg.s.speed = 0;
  722. prtx_cfg.s.slottime = 0;
  723. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  724. prtx_cfg.s.burst = 1;
  725. prtx_cfg.s.speed_msb = 0;
  726. }
  727. break;
  728. case 1000:
  729. /* 1000 MBits is only supported on 6XXX chips */
  730. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  731. prtx_cfg.s.speed = 1;
  732. prtx_cfg.s.speed_msb = 0;
  733. /* Only matters for half-duplex */
  734. prtx_cfg.s.slottime = 1;
  735. prtx_cfg.s.burst = phydev->duplex;
  736. }
  737. break;
  738. case 0: /* No link */
  739. default:
  740. break;
  741. }
  742. /* Write the new GMX setting with the port still disabled. */
  743. cvmx_write_csr(p->agl + AGL_GMX_PRT_CFG, prtx_cfg.u64);
  744. /* Read GMX CFG again to make sure the config is completed. */
  745. prtx_cfg.u64 = cvmx_read_csr(p->agl + AGL_GMX_PRT_CFG);
  746. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  747. union cvmx_agl_gmx_txx_clk agl_clk;
  748. union cvmx_agl_prtx_ctl prtx_ctl;
  749. prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  750. agl_clk.u64 = cvmx_read_csr(p->agl + AGL_GMX_TX_CLK);
  751. /* MII (both speeds) and RGMII 1000 speed. */
  752. agl_clk.s.clk_cnt = 1;
  753. if (prtx_ctl.s.mode == 0) { /* RGMII mode */
  754. if (phydev->speed == 10)
  755. agl_clk.s.clk_cnt = 50;
  756. else if (phydev->speed == 100)
  757. agl_clk.s.clk_cnt = 5;
  758. }
  759. cvmx_write_csr(p->agl + AGL_GMX_TX_CLK, agl_clk.u64);
  760. }
  761. }
  762. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  763. {
  764. struct octeon_mgmt *p = netdev_priv(netdev);
  765. struct phy_device *phydev = netdev->phydev;
  766. unsigned long flags;
  767. int link_changed = 0;
  768. if (!phydev)
  769. return;
  770. spin_lock_irqsave(&p->lock, flags);
  771. if (!phydev->link && p->last_link)
  772. link_changed = -1;
  773. if (phydev->link &&
  774. (p->last_duplex != phydev->duplex ||
  775. p->last_link != phydev->link ||
  776. p->last_speed != phydev->speed)) {
  777. octeon_mgmt_disable_link(p);
  778. link_changed = 1;
  779. octeon_mgmt_update_link(p);
  780. octeon_mgmt_enable_link(p);
  781. }
  782. p->last_link = phydev->link;
  783. p->last_speed = phydev->speed;
  784. p->last_duplex = phydev->duplex;
  785. spin_unlock_irqrestore(&p->lock, flags);
  786. if (link_changed != 0) {
  787. if (link_changed > 0) {
  788. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  789. phydev->speed,
  790. phydev->duplex == DUPLEX_FULL ?
  791. "Full" : "Half");
  792. } else {
  793. pr_info("%s: Link is down\n", netdev->name);
  794. }
  795. }
  796. }
  797. static int octeon_mgmt_init_phy(struct net_device *netdev)
  798. {
  799. struct octeon_mgmt *p = netdev_priv(netdev);
  800. struct phy_device *phydev = NULL;
  801. if (octeon_is_simulation() || p->phy_np == NULL) {
  802. /* No PHYs in the simulator. */
  803. netif_carrier_on(netdev);
  804. return 0;
  805. }
  806. phydev = of_phy_connect(netdev, p->phy_np,
  807. octeon_mgmt_adjust_link, 0,
  808. PHY_INTERFACE_MODE_MII);
  809. if (!phydev)
  810. return -ENODEV;
  811. return 0;
  812. }
  813. static int octeon_mgmt_open(struct net_device *netdev)
  814. {
  815. struct octeon_mgmt *p = netdev_priv(netdev);
  816. union cvmx_mixx_ctl mix_ctl;
  817. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  818. union cvmx_mixx_oring1 oring1;
  819. union cvmx_mixx_iring1 iring1;
  820. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  821. union cvmx_mixx_irhwm mix_irhwm;
  822. union cvmx_mixx_orhwm mix_orhwm;
  823. union cvmx_mixx_intena mix_intena;
  824. struct sockaddr sa;
  825. /* Allocate ring buffers. */
  826. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  827. GFP_KERNEL);
  828. if (!p->tx_ring)
  829. return -ENOMEM;
  830. p->tx_ring_handle =
  831. dma_map_single(p->dev, p->tx_ring,
  832. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  833. DMA_BIDIRECTIONAL);
  834. p->tx_next = 0;
  835. p->tx_next_clean = 0;
  836. p->tx_current_fill = 0;
  837. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  838. GFP_KERNEL);
  839. if (!p->rx_ring)
  840. goto err_nomem;
  841. p->rx_ring_handle =
  842. dma_map_single(p->dev, p->rx_ring,
  843. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  844. DMA_BIDIRECTIONAL);
  845. p->rx_next = 0;
  846. p->rx_next_fill = 0;
  847. p->rx_current_fill = 0;
  848. octeon_mgmt_reset_hw(p);
  849. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  850. /* Bring it out of reset if needed. */
  851. if (mix_ctl.s.reset) {
  852. mix_ctl.s.reset = 0;
  853. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  854. do {
  855. mix_ctl.u64 = cvmx_read_csr(p->mix + MIX_CTL);
  856. } while (mix_ctl.s.reset);
  857. }
  858. if (OCTEON_IS_MODEL(OCTEON_CN5XXX)) {
  859. agl_gmx_inf_mode.u64 = 0;
  860. agl_gmx_inf_mode.s.en = 1;
  861. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  862. }
  863. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  864. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  865. /* Force compensation values, as they are not
  866. * determined properly by HW
  867. */
  868. union cvmx_agl_gmx_drv_ctl drv_ctl;
  869. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  870. if (p->port) {
  871. drv_ctl.s.byp_en1 = 1;
  872. drv_ctl.s.nctl1 = 6;
  873. drv_ctl.s.pctl1 = 6;
  874. } else {
  875. drv_ctl.s.byp_en = 1;
  876. drv_ctl.s.nctl = 6;
  877. drv_ctl.s.pctl = 6;
  878. }
  879. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  880. }
  881. oring1.u64 = 0;
  882. oring1.s.obase = p->tx_ring_handle >> 3;
  883. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  884. cvmx_write_csr(p->mix + MIX_ORING1, oring1.u64);
  885. iring1.u64 = 0;
  886. iring1.s.ibase = p->rx_ring_handle >> 3;
  887. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  888. cvmx_write_csr(p->mix + MIX_IRING1, iring1.u64);
  889. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  890. octeon_mgmt_set_mac_address(netdev, &sa);
  891. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  892. /* Enable the port HW. Packets are not allowed until
  893. * cvmx_mgmt_port_enable() is called.
  894. */
  895. mix_ctl.u64 = 0;
  896. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  897. mix_ctl.s.en = 1; /* Enable the port */
  898. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  899. /* MII CB-request FIFO programmable high watermark */
  900. mix_ctl.s.mrq_hwm = 1;
  901. #ifdef __LITTLE_ENDIAN
  902. mix_ctl.s.lendian = 1;
  903. #endif
  904. cvmx_write_csr(p->mix + MIX_CTL, mix_ctl.u64);
  905. /* Read the PHY to find the mode of the interface. */
  906. if (octeon_mgmt_init_phy(netdev)) {
  907. dev_err(p->dev, "Cannot initialize PHY on MIX%d.\n", p->port);
  908. goto err_noirq;
  909. }
  910. /* Set the mode of the interface, RGMII/MII. */
  911. if (OCTEON_IS_MODEL(OCTEON_CN6XXX) && netdev->phydev) {
  912. union cvmx_agl_prtx_ctl agl_prtx_ctl;
  913. int rgmii_mode = (netdev->phydev->supported &
  914. (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)) != 0;
  915. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  916. agl_prtx_ctl.s.mode = rgmii_mode ? 0 : 1;
  917. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  918. /* MII clocks counts are based on the 125Mhz
  919. * reference, which has an 8nS period. So our delays
  920. * need to be multiplied by this factor.
  921. */
  922. #define NS_PER_PHY_CLK 8
  923. /* Take the DLL and clock tree out of reset */
  924. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  925. agl_prtx_ctl.s.clkrst = 0;
  926. if (rgmii_mode) {
  927. agl_prtx_ctl.s.dllrst = 0;
  928. agl_prtx_ctl.s.clktx_byp = 0;
  929. }
  930. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  931. cvmx_read_csr(p->agl_prt_ctl); /* Force write out before wait */
  932. /* Wait for the DLL to lock. External 125 MHz
  933. * reference clock must be stable at this point.
  934. */
  935. ndelay(256 * NS_PER_PHY_CLK);
  936. /* Enable the interface */
  937. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  938. agl_prtx_ctl.s.enable = 1;
  939. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  940. /* Read the value back to force the previous write */
  941. agl_prtx_ctl.u64 = cvmx_read_csr(p->agl_prt_ctl);
  942. /* Enable the compensation controller */
  943. agl_prtx_ctl.s.comp = 1;
  944. agl_prtx_ctl.s.drv_byp = 0;
  945. cvmx_write_csr(p->agl_prt_ctl, agl_prtx_ctl.u64);
  946. /* Force write out before wait. */
  947. cvmx_read_csr(p->agl_prt_ctl);
  948. /* For compensation state to lock. */
  949. ndelay(1040 * NS_PER_PHY_CLK);
  950. /* Default Interframe Gaps are too small. Recommended
  951. * workaround is.
  952. *
  953. * AGL_GMX_TX_IFG[IFG1]=14
  954. * AGL_GMX_TX_IFG[IFG2]=10
  955. */
  956. cvmx_write_csr(CVMX_AGL_GMX_TX_IFG, 0xae);
  957. }
  958. octeon_mgmt_rx_fill_ring(netdev);
  959. /* Clear statistics. */
  960. /* Clear on read. */
  961. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_CTL, 1);
  962. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_DRP, 0);
  963. cvmx_write_csr(p->agl + AGL_GMX_RX_STATS_PKTS_BAD, 0);
  964. cvmx_write_csr(p->agl + AGL_GMX_TX_STATS_CTL, 1);
  965. cvmx_write_csr(p->agl + AGL_GMX_TX_STAT0, 0);
  966. cvmx_write_csr(p->agl + AGL_GMX_TX_STAT1, 0);
  967. /* Clear any pending interrupts */
  968. cvmx_write_csr(p->mix + MIX_ISR, cvmx_read_csr(p->mix + MIX_ISR));
  969. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  970. netdev)) {
  971. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  972. goto err_noirq;
  973. }
  974. /* Interrupt every single RX packet */
  975. mix_irhwm.u64 = 0;
  976. mix_irhwm.s.irhwm = 0;
  977. cvmx_write_csr(p->mix + MIX_IRHWM, mix_irhwm.u64);
  978. /* Interrupt when we have 1 or more packets to clean. */
  979. mix_orhwm.u64 = 0;
  980. mix_orhwm.s.orhwm = 0;
  981. cvmx_write_csr(p->mix + MIX_ORHWM, mix_orhwm.u64);
  982. /* Enable receive and transmit interrupts */
  983. mix_intena.u64 = 0;
  984. mix_intena.s.ithena = 1;
  985. mix_intena.s.othena = 1;
  986. cvmx_write_csr(p->mix + MIX_INTENA, mix_intena.u64);
  987. /* Enable packet I/O. */
  988. rxx_frm_ctl.u64 = 0;
  989. rxx_frm_ctl.s.ptp_mode = p->has_rx_tstamp ? 1 : 0;
  990. rxx_frm_ctl.s.pre_align = 1;
  991. /* When set, disables the length check for non-min sized pkts
  992. * with padding in the client data.
  993. */
  994. rxx_frm_ctl.s.pad_len = 1;
  995. /* When set, disables the length check for VLAN pkts */
  996. rxx_frm_ctl.s.vlan_len = 1;
  997. /* When set, PREAMBLE checking is less strict */
  998. rxx_frm_ctl.s.pre_free = 1;
  999. /* Control Pause Frames can match station SMAC */
  1000. rxx_frm_ctl.s.ctl_smac = 0;
  1001. /* Control Pause Frames can match globally assign Multicast address */
  1002. rxx_frm_ctl.s.ctl_mcst = 1;
  1003. /* Forward pause information to TX block */
  1004. rxx_frm_ctl.s.ctl_bck = 1;
  1005. /* Drop Control Pause Frames */
  1006. rxx_frm_ctl.s.ctl_drp = 1;
  1007. /* Strip off the preamble */
  1008. rxx_frm_ctl.s.pre_strp = 1;
  1009. /* This port is configured to send PREAMBLE+SFD to begin every
  1010. * frame. GMX checks that the PREAMBLE is sent correctly.
  1011. */
  1012. rxx_frm_ctl.s.pre_chk = 1;
  1013. cvmx_write_csr(p->agl + AGL_GMX_RX_FRM_CTL, rxx_frm_ctl.u64);
  1014. /* Configure the port duplex, speed and enables */
  1015. octeon_mgmt_disable_link(p);
  1016. if (netdev->phydev)
  1017. octeon_mgmt_update_link(p);
  1018. octeon_mgmt_enable_link(p);
  1019. p->last_link = 0;
  1020. p->last_speed = 0;
  1021. /* PHY is not present in simulator. The carrier is enabled
  1022. * while initializing the phy for simulator, leave it enabled.
  1023. */
  1024. if (netdev->phydev) {
  1025. netif_carrier_off(netdev);
  1026. phy_start_aneg(netdev->phydev);
  1027. }
  1028. netif_wake_queue(netdev);
  1029. napi_enable(&p->napi);
  1030. return 0;
  1031. err_noirq:
  1032. octeon_mgmt_reset_hw(p);
  1033. dma_unmap_single(p->dev, p->rx_ring_handle,
  1034. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  1035. DMA_BIDIRECTIONAL);
  1036. kfree(p->rx_ring);
  1037. err_nomem:
  1038. dma_unmap_single(p->dev, p->tx_ring_handle,
  1039. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1040. DMA_BIDIRECTIONAL);
  1041. kfree(p->tx_ring);
  1042. return -ENOMEM;
  1043. }
  1044. static int octeon_mgmt_stop(struct net_device *netdev)
  1045. {
  1046. struct octeon_mgmt *p = netdev_priv(netdev);
  1047. napi_disable(&p->napi);
  1048. netif_stop_queue(netdev);
  1049. if (netdev->phydev)
  1050. phy_disconnect(netdev->phydev);
  1051. netif_carrier_off(netdev);
  1052. octeon_mgmt_reset_hw(p);
  1053. free_irq(p->irq, netdev);
  1054. /* dma_unmap is a nop on Octeon, so just free everything. */
  1055. skb_queue_purge(&p->tx_list);
  1056. skb_queue_purge(&p->rx_list);
  1057. dma_unmap_single(p->dev, p->rx_ring_handle,
  1058. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  1059. DMA_BIDIRECTIONAL);
  1060. kfree(p->rx_ring);
  1061. dma_unmap_single(p->dev, p->tx_ring_handle,
  1062. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1063. DMA_BIDIRECTIONAL);
  1064. kfree(p->tx_ring);
  1065. return 0;
  1066. }
  1067. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  1068. {
  1069. struct octeon_mgmt *p = netdev_priv(netdev);
  1070. union mgmt_port_ring_entry re;
  1071. unsigned long flags;
  1072. int rv = NETDEV_TX_BUSY;
  1073. re.d64 = 0;
  1074. re.s.tstamp = ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) != 0);
  1075. re.s.len = skb->len;
  1076. re.s.addr = dma_map_single(p->dev, skb->data,
  1077. skb->len,
  1078. DMA_TO_DEVICE);
  1079. spin_lock_irqsave(&p->tx_list.lock, flags);
  1080. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  1081. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1082. netif_stop_queue(netdev);
  1083. spin_lock_irqsave(&p->tx_list.lock, flags);
  1084. }
  1085. if (unlikely(p->tx_current_fill >=
  1086. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  1087. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1088. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  1089. DMA_TO_DEVICE);
  1090. goto out;
  1091. }
  1092. __skb_queue_tail(&p->tx_list, skb);
  1093. /* Put it in the ring. */
  1094. p->tx_ring[p->tx_next] = re.d64;
  1095. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  1096. p->tx_current_fill++;
  1097. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  1098. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  1099. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  1100. DMA_BIDIRECTIONAL);
  1101. netdev->stats.tx_packets++;
  1102. netdev->stats.tx_bytes += skb->len;
  1103. /* Ring the bell. */
  1104. cvmx_write_csr(p->mix + MIX_ORING2, 1);
  1105. netif_trans_update(netdev);
  1106. rv = NETDEV_TX_OK;
  1107. out:
  1108. octeon_mgmt_update_tx_stats(netdev);
  1109. return rv;
  1110. }
  1111. #ifdef CONFIG_NET_POLL_CONTROLLER
  1112. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  1113. {
  1114. struct octeon_mgmt *p = netdev_priv(netdev);
  1115. octeon_mgmt_receive_packets(p, 16);
  1116. octeon_mgmt_update_rx_stats(netdev);
  1117. }
  1118. #endif
  1119. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  1120. struct ethtool_drvinfo *info)
  1121. {
  1122. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  1123. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1124. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  1125. strlcpy(info->bus_info, "N/A", sizeof(info->bus_info));
  1126. }
  1127. static int octeon_mgmt_nway_reset(struct net_device *dev)
  1128. {
  1129. if (!capable(CAP_NET_ADMIN))
  1130. return -EPERM;
  1131. if (dev->phydev)
  1132. return phy_start_aneg(dev->phydev);
  1133. return -EOPNOTSUPP;
  1134. }
  1135. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  1136. .get_drvinfo = octeon_mgmt_get_drvinfo,
  1137. .nway_reset = octeon_mgmt_nway_reset,
  1138. .get_link = ethtool_op_get_link,
  1139. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1140. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1141. };
  1142. static const struct net_device_ops octeon_mgmt_ops = {
  1143. .ndo_open = octeon_mgmt_open,
  1144. .ndo_stop = octeon_mgmt_stop,
  1145. .ndo_start_xmit = octeon_mgmt_xmit,
  1146. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  1147. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  1148. .ndo_do_ioctl = octeon_mgmt_ioctl,
  1149. .ndo_change_mtu = octeon_mgmt_change_mtu,
  1150. #ifdef CONFIG_NET_POLL_CONTROLLER
  1151. .ndo_poll_controller = octeon_mgmt_poll_controller,
  1152. #endif
  1153. };
  1154. static int octeon_mgmt_probe(struct platform_device *pdev)
  1155. {
  1156. struct net_device *netdev;
  1157. struct octeon_mgmt *p;
  1158. const __be32 *data;
  1159. const u8 *mac;
  1160. struct resource *res_mix;
  1161. struct resource *res_agl;
  1162. struct resource *res_agl_prt_ctl;
  1163. int len;
  1164. int result;
  1165. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  1166. if (netdev == NULL)
  1167. return -ENOMEM;
  1168. SET_NETDEV_DEV(netdev, &pdev->dev);
  1169. platform_set_drvdata(pdev, netdev);
  1170. p = netdev_priv(netdev);
  1171. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  1172. OCTEON_MGMT_NAPI_WEIGHT);
  1173. p->netdev = netdev;
  1174. p->dev = &pdev->dev;
  1175. p->has_rx_tstamp = false;
  1176. data = of_get_property(pdev->dev.of_node, "cell-index", &len);
  1177. if (data && len == sizeof(*data)) {
  1178. p->port = be32_to_cpup(data);
  1179. } else {
  1180. dev_err(&pdev->dev, "no 'cell-index' property\n");
  1181. result = -ENXIO;
  1182. goto err;
  1183. }
  1184. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  1185. result = platform_get_irq(pdev, 0);
  1186. if (result < 0)
  1187. goto err;
  1188. p->irq = result;
  1189. res_mix = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1190. if (res_mix == NULL) {
  1191. dev_err(&pdev->dev, "no 'reg' resource\n");
  1192. result = -ENXIO;
  1193. goto err;
  1194. }
  1195. res_agl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1196. if (res_agl == NULL) {
  1197. dev_err(&pdev->dev, "no 'reg' resource\n");
  1198. result = -ENXIO;
  1199. goto err;
  1200. }
  1201. res_agl_prt_ctl = platform_get_resource(pdev, IORESOURCE_MEM, 3);
  1202. if (res_agl_prt_ctl == NULL) {
  1203. dev_err(&pdev->dev, "no 'reg' resource\n");
  1204. result = -ENXIO;
  1205. goto err;
  1206. }
  1207. p->mix_phys = res_mix->start;
  1208. p->mix_size = resource_size(res_mix);
  1209. p->agl_phys = res_agl->start;
  1210. p->agl_size = resource_size(res_agl);
  1211. p->agl_prt_ctl_phys = res_agl_prt_ctl->start;
  1212. p->agl_prt_ctl_size = resource_size(res_agl_prt_ctl);
  1213. if (!devm_request_mem_region(&pdev->dev, p->mix_phys, p->mix_size,
  1214. res_mix->name)) {
  1215. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1216. res_mix->name);
  1217. result = -ENXIO;
  1218. goto err;
  1219. }
  1220. if (!devm_request_mem_region(&pdev->dev, p->agl_phys, p->agl_size,
  1221. res_agl->name)) {
  1222. result = -ENXIO;
  1223. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1224. res_agl->name);
  1225. goto err;
  1226. }
  1227. if (!devm_request_mem_region(&pdev->dev, p->agl_prt_ctl_phys,
  1228. p->agl_prt_ctl_size, res_agl_prt_ctl->name)) {
  1229. result = -ENXIO;
  1230. dev_err(&pdev->dev, "request_mem_region (%s) failed\n",
  1231. res_agl_prt_ctl->name);
  1232. goto err;
  1233. }
  1234. p->mix = (u64)devm_ioremap(&pdev->dev, p->mix_phys, p->mix_size);
  1235. p->agl = (u64)devm_ioremap(&pdev->dev, p->agl_phys, p->agl_size);
  1236. p->agl_prt_ctl = (u64)devm_ioremap(&pdev->dev, p->agl_prt_ctl_phys,
  1237. p->agl_prt_ctl_size);
  1238. if (!p->mix || !p->agl || !p->agl_prt_ctl) {
  1239. dev_err(&pdev->dev, "failed to map I/O memory\n");
  1240. result = -ENOMEM;
  1241. goto err;
  1242. }
  1243. spin_lock_init(&p->lock);
  1244. skb_queue_head_init(&p->tx_list);
  1245. skb_queue_head_init(&p->rx_list);
  1246. tasklet_init(&p->tx_clean_tasklet,
  1247. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  1248. netdev->priv_flags |= IFF_UNICAST_FLT;
  1249. netdev->netdev_ops = &octeon_mgmt_ops;
  1250. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  1251. netdev->min_mtu = 64 - OCTEON_MGMT_RX_HEADROOM;
  1252. netdev->max_mtu = 16383 - OCTEON_MGMT_RX_HEADROOM;
  1253. mac = of_get_mac_address(pdev->dev.of_node);
  1254. if (mac)
  1255. memcpy(netdev->dev_addr, mac, ETH_ALEN);
  1256. else
  1257. eth_hw_addr_random(netdev);
  1258. p->phy_np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1259. result = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  1260. if (result)
  1261. goto err;
  1262. netif_carrier_off(netdev);
  1263. result = register_netdev(netdev);
  1264. if (result)
  1265. goto err;
  1266. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  1267. return 0;
  1268. err:
  1269. of_node_put(p->phy_np);
  1270. free_netdev(netdev);
  1271. return result;
  1272. }
  1273. static int octeon_mgmt_remove(struct platform_device *pdev)
  1274. {
  1275. struct net_device *netdev = platform_get_drvdata(pdev);
  1276. struct octeon_mgmt *p = netdev_priv(netdev);
  1277. unregister_netdev(netdev);
  1278. of_node_put(p->phy_np);
  1279. free_netdev(netdev);
  1280. return 0;
  1281. }
  1282. static const struct of_device_id octeon_mgmt_match[] = {
  1283. {
  1284. .compatible = "cavium,octeon-5750-mix",
  1285. },
  1286. {},
  1287. };
  1288. MODULE_DEVICE_TABLE(of, octeon_mgmt_match);
  1289. static struct platform_driver octeon_mgmt_driver = {
  1290. .driver = {
  1291. .name = "octeon_mgmt",
  1292. .of_match_table = octeon_mgmt_match,
  1293. },
  1294. .probe = octeon_mgmt_probe,
  1295. .remove = octeon_mgmt_remove,
  1296. };
  1297. extern void octeon_mdiobus_force_mod_depencency(void);
  1298. static int __init octeon_mgmt_mod_init(void)
  1299. {
  1300. /* Force our mdiobus driver module to be loaded first. */
  1301. octeon_mdiobus_force_mod_depencency();
  1302. return platform_driver_register(&octeon_mgmt_driver);
  1303. }
  1304. static void __exit octeon_mgmt_mod_exit(void)
  1305. {
  1306. platform_driver_unregister(&octeon_mgmt_driver);
  1307. }
  1308. module_init(octeon_mgmt_mod_init);
  1309. module_exit(octeon_mgmt_mod_exit);
  1310. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  1311. MODULE_AUTHOR("David Daney");
  1312. MODULE_LICENSE("GPL");
  1313. MODULE_VERSION(DRV_VERSION);