cn66xx_device.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /**********************************************************************
  2. * Author: Cavium, Inc.
  3. *
  4. * Contact: support@cavium.com
  5. * Please include "LiquidIO" in the subject.
  6. *
  7. * Copyright (c) 2003-2016 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more details.
  17. ***********************************************************************/
  18. /*! \file cn66xx_device.h
  19. * \brief Host Driver: Routines that perform CN66XX specific operations.
  20. */
  21. #ifndef __CN66XX_DEVICE_H__
  22. #define __CN66XX_DEVICE_H__
  23. /* Register address and configuration for a CN6XXX devices.
  24. * If device specific changes need to be made then add a struct to include
  25. * device specific fields as shown in the commented section
  26. */
  27. struct octeon_cn6xxx {
  28. /** PCI interrupt summary register */
  29. u8 __iomem *intr_sum_reg64;
  30. /** PCI interrupt enable register */
  31. u8 __iomem *intr_enb_reg64;
  32. /** The PCI interrupt mask used by interrupt handler */
  33. u64 intr_mask64;
  34. struct octeon_config *conf;
  35. /* Example additional fields - not used currently
  36. * struct {
  37. * }cn6xyz;
  38. */
  39. /* For the purpose of atomic access to interrupt enable reg */
  40. spinlock_t lock_for_droq_int_enb_reg;
  41. };
  42. enum octeon_pcie_mps {
  43. PCIE_MPS_DEFAULT = -1, /* Use the default setup by BIOS */
  44. PCIE_MPS_128B = 0,
  45. PCIE_MPS_256B = 1
  46. };
  47. enum octeon_pcie_mrrs {
  48. PCIE_MRRS_DEFAULT = -1, /* Use the default setup by BIOS */
  49. PCIE_MRRS_128B = 0,
  50. PCIE_MRRS_256B = 1,
  51. PCIE_MRRS_512B = 2,
  52. PCIE_MRRS_1024B = 3,
  53. PCIE_MRRS_2048B = 4,
  54. PCIE_MRRS_4096B = 5
  55. };
  56. /* Common functions for 66xx and 68xx */
  57. int lio_cn6xxx_soft_reset(struct octeon_device *oct);
  58. void lio_cn6xxx_enable_error_reporting(struct octeon_device *oct);
  59. void lio_cn6xxx_setup_pcie_mps(struct octeon_device *oct,
  60. enum octeon_pcie_mps mps);
  61. void lio_cn6xxx_setup_pcie_mrrs(struct octeon_device *oct,
  62. enum octeon_pcie_mrrs mrrs);
  63. void lio_cn6xxx_setup_global_input_regs(struct octeon_device *oct);
  64. void lio_cn6xxx_setup_global_output_regs(struct octeon_device *oct);
  65. void lio_cn6xxx_setup_iq_regs(struct octeon_device *oct, u32 iq_no);
  66. void lio_cn6xxx_setup_oq_regs(struct octeon_device *oct, u32 oq_no);
  67. int lio_cn6xxx_enable_io_queues(struct octeon_device *oct);
  68. void lio_cn6xxx_disable_io_queues(struct octeon_device *oct);
  69. irqreturn_t lio_cn6xxx_process_interrupt_regs(void *dev);
  70. void lio_cn6xxx_bar1_idx_setup(struct octeon_device *oct, u64 core_addr,
  71. u32 idx, int valid);
  72. void lio_cn6xxx_bar1_idx_write(struct octeon_device *oct, u32 idx, u32 mask);
  73. u32 lio_cn6xxx_bar1_idx_read(struct octeon_device *oct, u32 idx);
  74. u32
  75. lio_cn6xxx_update_read_index(struct octeon_instr_queue *iq);
  76. void lio_cn6xxx_enable_interrupt(struct octeon_device *oct, u8 unused);
  77. void lio_cn6xxx_disable_interrupt(struct octeon_device *oct, u8 unused);
  78. void cn6xxx_get_pcie_qlmport(struct octeon_device *oct);
  79. void lio_cn6xxx_setup_reg_address(struct octeon_device *oct, void *chip,
  80. struct octeon_reg_list *reg_list);
  81. u32 lio_cn6xxx_coprocessor_clock(struct octeon_device *oct);
  82. u32 lio_cn6xxx_get_oq_ticks(struct octeon_device *oct, u32 time_intr_in_us);
  83. int lio_setup_cn66xx_octeon_device(struct octeon_device *oct);
  84. int lio_validate_cn6xxx_config_info(struct octeon_device *oct,
  85. struct octeon_config *conf6xxx);
  86. #endif