gpio-mxs.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/irq.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/of.h>
  29. #include <linux/of_address.h>
  30. #include <linux/of_device.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/gpio/driver.h>
  34. /* FIXME: for gpio_get_value(), replace this by direct register read */
  35. #include <linux/gpio.h>
  36. #include <linux/module.h>
  37. #define MXS_SET 0x4
  38. #define MXS_CLR 0x8
  39. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  40. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  41. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  42. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  43. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  44. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  45. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  46. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  47. #define GPIO_INT_FALL_EDGE 0x0
  48. #define GPIO_INT_LOW_LEV 0x1
  49. #define GPIO_INT_RISE_EDGE 0x2
  50. #define GPIO_INT_HIGH_LEV 0x3
  51. #define GPIO_INT_LEV_MASK (1 << 0)
  52. #define GPIO_INT_POL_MASK (1 << 1)
  53. enum mxs_gpio_id {
  54. IMX23_GPIO,
  55. IMX28_GPIO,
  56. };
  57. struct mxs_gpio_port {
  58. void __iomem *base;
  59. int id;
  60. int irq;
  61. struct irq_domain *domain;
  62. struct gpio_chip gc;
  63. enum mxs_gpio_id devid;
  64. u32 both_edges;
  65. };
  66. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  67. {
  68. return port->devid == IMX23_GPIO;
  69. }
  70. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  71. {
  72. return port->devid == IMX28_GPIO;
  73. }
  74. /* Note: This driver assumes 32 GPIOs are handled in one register */
  75. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  76. {
  77. u32 val;
  78. u32 pin_mask = 1 << d->hwirq;
  79. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  80. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  81. struct mxs_gpio_port *port = gc->private;
  82. void __iomem *pin_addr;
  83. int edge;
  84. if (!(ct->type & type))
  85. if (irq_setup_alt_chip(d, type))
  86. return -EINVAL;
  87. port->both_edges &= ~pin_mask;
  88. switch (type) {
  89. case IRQ_TYPE_EDGE_BOTH:
  90. val = gpio_get_value(port->gc.base + d->hwirq);
  91. if (val)
  92. edge = GPIO_INT_FALL_EDGE;
  93. else
  94. edge = GPIO_INT_RISE_EDGE;
  95. port->both_edges |= pin_mask;
  96. break;
  97. case IRQ_TYPE_EDGE_RISING:
  98. edge = GPIO_INT_RISE_EDGE;
  99. break;
  100. case IRQ_TYPE_EDGE_FALLING:
  101. edge = GPIO_INT_FALL_EDGE;
  102. break;
  103. case IRQ_TYPE_LEVEL_LOW:
  104. edge = GPIO_INT_LOW_LEV;
  105. break;
  106. case IRQ_TYPE_LEVEL_HIGH:
  107. edge = GPIO_INT_HIGH_LEV;
  108. break;
  109. default:
  110. return -EINVAL;
  111. }
  112. /* set level or edge */
  113. pin_addr = port->base + PINCTRL_IRQLEV(port);
  114. if (edge & GPIO_INT_LEV_MASK) {
  115. writel(pin_mask, pin_addr + MXS_SET);
  116. writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
  117. } else {
  118. writel(pin_mask, pin_addr + MXS_CLR);
  119. writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
  120. }
  121. /* set polarity */
  122. pin_addr = port->base + PINCTRL_IRQPOL(port);
  123. if (edge & GPIO_INT_POL_MASK)
  124. writel(pin_mask, pin_addr + MXS_SET);
  125. else
  126. writel(pin_mask, pin_addr + MXS_CLR);
  127. writel(pin_mask,
  128. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  129. return 0;
  130. }
  131. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  132. {
  133. u32 bit, val, edge;
  134. void __iomem *pin_addr;
  135. bit = 1 << gpio;
  136. pin_addr = port->base + PINCTRL_IRQPOL(port);
  137. val = readl(pin_addr);
  138. edge = val & bit;
  139. if (edge)
  140. writel(bit, pin_addr + MXS_CLR);
  141. else
  142. writel(bit, pin_addr + MXS_SET);
  143. }
  144. /* MXS has one interrupt *per* gpio port */
  145. static void mxs_gpio_irq_handler(struct irq_desc *desc)
  146. {
  147. u32 irq_stat;
  148. struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
  149. desc->irq_data.chip->irq_ack(&desc->irq_data);
  150. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  151. readl(port->base + PINCTRL_IRQEN(port));
  152. while (irq_stat != 0) {
  153. int irqoffset = fls(irq_stat) - 1;
  154. if (port->both_edges & (1 << irqoffset))
  155. mxs_flip_edge(port, irqoffset);
  156. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  157. irq_stat &= ~(1 << irqoffset);
  158. }
  159. }
  160. /*
  161. * Set interrupt number "irq" in the GPIO as a wake-up source.
  162. * While system is running, all registered GPIO interrupts need to have
  163. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  164. * need to have wake-up enabled.
  165. * @param irq interrupt source number
  166. * @param enable enable as wake-up if equal to non-zero
  167. * @return This function returns 0 on success.
  168. */
  169. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  170. {
  171. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  172. struct mxs_gpio_port *port = gc->private;
  173. if (enable)
  174. enable_irq_wake(port->irq);
  175. else
  176. disable_irq_wake(port->irq);
  177. return 0;
  178. }
  179. static int __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  180. {
  181. struct irq_chip_generic *gc;
  182. struct irq_chip_type *ct;
  183. gc = irq_alloc_generic_chip("gpio-mxs", 2, irq_base,
  184. port->base, handle_level_irq);
  185. if (!gc)
  186. return -ENOMEM;
  187. gc->private = port;
  188. ct = &gc->chip_types[0];
  189. ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
  190. ct->chip.irq_ack = irq_gc_ack_set_bit;
  191. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  192. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  193. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  194. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  195. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  196. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  197. ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
  198. ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
  199. ct = &gc->chip_types[1];
  200. ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  201. ct->chip.irq_ack = irq_gc_ack_set_bit;
  202. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  203. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  204. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  205. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  206. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  207. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  208. ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
  209. ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
  210. ct->handler = handle_level_irq;
  211. irq_setup_generic_chip(gc, IRQ_MSK(32), IRQ_GC_INIT_NESTED_LOCK,
  212. IRQ_NOREQUEST, 0);
  213. return 0;
  214. }
  215. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  216. {
  217. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  218. return irq_find_mapping(port->domain, offset);
  219. }
  220. static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
  221. {
  222. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  223. u32 mask = 1 << offset;
  224. u32 dir;
  225. dir = readl(port->base + PINCTRL_DOE(port));
  226. return !(dir & mask);
  227. }
  228. static const struct platform_device_id mxs_gpio_ids[] = {
  229. {
  230. .name = "imx23-gpio",
  231. .driver_data = IMX23_GPIO,
  232. }, {
  233. .name = "imx28-gpio",
  234. .driver_data = IMX28_GPIO,
  235. }, {
  236. /* sentinel */
  237. }
  238. };
  239. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  240. static const struct of_device_id mxs_gpio_dt_ids[] = {
  241. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  242. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  243. { /* sentinel */ }
  244. };
  245. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  246. static int mxs_gpio_probe(struct platform_device *pdev)
  247. {
  248. const struct of_device_id *of_id =
  249. of_match_device(mxs_gpio_dt_ids, &pdev->dev);
  250. struct device_node *np = pdev->dev.of_node;
  251. struct device_node *parent;
  252. static void __iomem *base;
  253. struct mxs_gpio_port *port;
  254. int irq_base;
  255. int err;
  256. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  257. if (!port)
  258. return -ENOMEM;
  259. port->id = of_alias_get_id(np, "gpio");
  260. if (port->id < 0)
  261. return port->id;
  262. port->devid = (enum mxs_gpio_id) of_id->data;
  263. port->irq = platform_get_irq(pdev, 0);
  264. if (port->irq < 0)
  265. return port->irq;
  266. /*
  267. * map memory region only once, as all the gpio ports
  268. * share the same one
  269. */
  270. if (!base) {
  271. parent = of_get_parent(np);
  272. base = of_iomap(parent, 0);
  273. of_node_put(parent);
  274. if (!base)
  275. return -EADDRNOTAVAIL;
  276. }
  277. port->base = base;
  278. /* initially disable the interrupts */
  279. writel(0, port->base + PINCTRL_PIN2IRQ(port));
  280. writel(0, port->base + PINCTRL_IRQEN(port));
  281. /* clear address has to be used to clear IRQSTAT bits */
  282. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  283. irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
  284. if (irq_base < 0) {
  285. err = irq_base;
  286. goto out_iounmap;
  287. }
  288. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  289. &irq_domain_simple_ops, NULL);
  290. if (!port->domain) {
  291. err = -ENODEV;
  292. goto out_irqdesc_free;
  293. }
  294. /* gpio-mxs can be a generic irq chip */
  295. err = mxs_gpio_init_gc(port, irq_base);
  296. if (err < 0)
  297. goto out_irqdomain_remove;
  298. /* setup one handler for each entry */
  299. irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
  300. port);
  301. err = bgpio_init(&port->gc, &pdev->dev, 4,
  302. port->base + PINCTRL_DIN(port),
  303. port->base + PINCTRL_DOUT(port) + MXS_SET,
  304. port->base + PINCTRL_DOUT(port) + MXS_CLR,
  305. port->base + PINCTRL_DOE(port), NULL, 0);
  306. if (err)
  307. goto out_irqdomain_remove;
  308. port->gc.to_irq = mxs_gpio_to_irq;
  309. port->gc.get_direction = mxs_gpio_get_direction;
  310. port->gc.base = port->id * 32;
  311. err = gpiochip_add_data(&port->gc, port);
  312. if (err)
  313. goto out_irqdomain_remove;
  314. return 0;
  315. out_irqdomain_remove:
  316. irq_domain_remove(port->domain);
  317. out_irqdesc_free:
  318. irq_free_descs(irq_base, 32);
  319. out_iounmap:
  320. iounmap(port->base);
  321. return err;
  322. }
  323. static struct platform_driver mxs_gpio_driver = {
  324. .driver = {
  325. .name = "gpio-mxs",
  326. .of_match_table = mxs_gpio_dt_ids,
  327. },
  328. .probe = mxs_gpio_probe,
  329. .id_table = mxs_gpio_ids,
  330. };
  331. static int __init mxs_gpio_init(void)
  332. {
  333. return platform_driver_register(&mxs_gpio_driver);
  334. }
  335. postcore_initcall(mxs_gpio_init);
  336. MODULE_AUTHOR("Freescale Semiconductor, "
  337. "Daniel Mack <danielncaiaq.de>, "
  338. "Juergen Beisert <kernel@pengutronix.de>");
  339. MODULE_DESCRIPTION("Freescale MXS GPIO");
  340. MODULE_LICENSE("GPL");