gpio-davinci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/gpio.h>
  13. #include <linux/errno.h>
  14. #include <linux/kernel.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqdomain.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/gpio-davinci.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. struct davinci_gpio_regs {
  27. u32 dir;
  28. u32 out_data;
  29. u32 set_data;
  30. u32 clr_data;
  31. u32 in_data;
  32. u32 set_rising;
  33. u32 clr_rising;
  34. u32 set_falling;
  35. u32 clr_falling;
  36. u32 intstat;
  37. };
  38. typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
  39. #define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
  40. #define MAX_LABEL_SIZE 20
  41. static void __iomem *gpio_base;
  42. static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
  43. {
  44. void __iomem *ptr;
  45. if (gpio < 32 * 1)
  46. ptr = gpio_base + 0x10;
  47. else if (gpio < 32 * 2)
  48. ptr = gpio_base + 0x38;
  49. else if (gpio < 32 * 3)
  50. ptr = gpio_base + 0x60;
  51. else if (gpio < 32 * 4)
  52. ptr = gpio_base + 0x88;
  53. else if (gpio < 32 * 5)
  54. ptr = gpio_base + 0xb0;
  55. else
  56. ptr = NULL;
  57. return ptr;
  58. }
  59. static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
  60. {
  61. struct davinci_gpio_regs __iomem *g;
  62. g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
  63. return g;
  64. }
  65. static int davinci_gpio_irq_setup(struct platform_device *pdev);
  66. /*--------------------------------------------------------------------------*/
  67. /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
  68. static inline int __davinci_direction(struct gpio_chip *chip,
  69. unsigned offset, bool out, int value)
  70. {
  71. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  72. struct davinci_gpio_regs __iomem *g = d->regs;
  73. unsigned long flags;
  74. u32 temp;
  75. u32 mask = 1 << offset;
  76. spin_lock_irqsave(&d->lock, flags);
  77. temp = readl_relaxed(&g->dir);
  78. if (out) {
  79. temp &= ~mask;
  80. writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
  81. } else {
  82. temp |= mask;
  83. }
  84. writel_relaxed(temp, &g->dir);
  85. spin_unlock_irqrestore(&d->lock, flags);
  86. return 0;
  87. }
  88. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  89. {
  90. return __davinci_direction(chip, offset, false, 0);
  91. }
  92. static int
  93. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  94. {
  95. return __davinci_direction(chip, offset, true, value);
  96. }
  97. /*
  98. * Read the pin's value (works even if it's set up as output);
  99. * returns zero/nonzero.
  100. *
  101. * Note that changes are synched to the GPIO clock, so reading values back
  102. * right after you've set them may give old values.
  103. */
  104. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  105. {
  106. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  107. struct davinci_gpio_regs __iomem *g = d->regs;
  108. return !!((1 << offset) & readl_relaxed(&g->in_data));
  109. }
  110. /*
  111. * Assuming the pin is muxed as a gpio output, set its output value.
  112. */
  113. static void
  114. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  115. {
  116. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  117. struct davinci_gpio_regs __iomem *g = d->regs;
  118. writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
  119. }
  120. static struct davinci_gpio_platform_data *
  121. davinci_gpio_get_pdata(struct platform_device *pdev)
  122. {
  123. struct device_node *dn = pdev->dev.of_node;
  124. struct davinci_gpio_platform_data *pdata;
  125. int ret;
  126. u32 val;
  127. if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
  128. return dev_get_platdata(&pdev->dev);
  129. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  130. if (!pdata)
  131. return NULL;
  132. ret = of_property_read_u32(dn, "ti,ngpio", &val);
  133. if (ret)
  134. goto of_err;
  135. pdata->ngpio = val;
  136. ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
  137. if (ret)
  138. goto of_err;
  139. pdata->gpio_unbanked = val;
  140. return pdata;
  141. of_err:
  142. dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
  143. return NULL;
  144. }
  145. #ifdef CONFIG_OF_GPIO
  146. static int davinci_gpio_of_xlate(struct gpio_chip *gc,
  147. const struct of_phandle_args *gpiospec,
  148. u32 *flags)
  149. {
  150. struct davinci_gpio_controller *chips = dev_get_drvdata(gc->parent);
  151. struct davinci_gpio_platform_data *pdata = dev_get_platdata(gc->parent);
  152. if (gpiospec->args[0] > pdata->ngpio)
  153. return -EINVAL;
  154. if (gc != &chips[gpiospec->args[0] / 32].chip)
  155. return -EINVAL;
  156. if (flags)
  157. *flags = gpiospec->args[1];
  158. return gpiospec->args[0] % 32;
  159. }
  160. #endif
  161. static int davinci_gpio_probe(struct platform_device *pdev)
  162. {
  163. int i, base;
  164. unsigned ngpio, nbank;
  165. struct davinci_gpio_controller *chips;
  166. struct davinci_gpio_platform_data *pdata;
  167. struct davinci_gpio_regs __iomem *regs;
  168. struct device *dev = &pdev->dev;
  169. struct resource *res;
  170. char label[MAX_LABEL_SIZE];
  171. pdata = davinci_gpio_get_pdata(pdev);
  172. if (!pdata) {
  173. dev_err(dev, "No platform data found\n");
  174. return -EINVAL;
  175. }
  176. dev->platform_data = pdata;
  177. /*
  178. * The gpio banks conceptually expose a segmented bitmap,
  179. * and "ngpio" is one more than the largest zero-based
  180. * bit index that's valid.
  181. */
  182. ngpio = pdata->ngpio;
  183. if (ngpio == 0) {
  184. dev_err(dev, "How many GPIOs?\n");
  185. return -EINVAL;
  186. }
  187. if (WARN_ON(ARCH_NR_GPIOS < ngpio))
  188. ngpio = ARCH_NR_GPIOS;
  189. nbank = DIV_ROUND_UP(ngpio, 32);
  190. chips = devm_kzalloc(dev,
  191. nbank * sizeof(struct davinci_gpio_controller),
  192. GFP_KERNEL);
  193. if (!chips)
  194. return -ENOMEM;
  195. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  196. gpio_base = devm_ioremap_resource(dev, res);
  197. if (IS_ERR(gpio_base))
  198. return PTR_ERR(gpio_base);
  199. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  200. snprintf(label, MAX_LABEL_SIZE, "davinci_gpio.%d", i);
  201. chips[i].chip.label = devm_kstrdup(dev, label, GFP_KERNEL);
  202. if (!chips[i].chip.label)
  203. return -ENOMEM;
  204. chips[i].chip.direction_input = davinci_direction_in;
  205. chips[i].chip.get = davinci_gpio_get;
  206. chips[i].chip.direction_output = davinci_direction_out;
  207. chips[i].chip.set = davinci_gpio_set;
  208. chips[i].chip.base = base;
  209. chips[i].chip.ngpio = ngpio - base;
  210. if (chips[i].chip.ngpio > 32)
  211. chips[i].chip.ngpio = 32;
  212. #ifdef CONFIG_OF_GPIO
  213. chips[i].chip.of_gpio_n_cells = 2;
  214. chips[i].chip.of_xlate = davinci_gpio_of_xlate;
  215. chips[i].chip.parent = dev;
  216. chips[i].chip.of_node = dev->of_node;
  217. #endif
  218. spin_lock_init(&chips[i].lock);
  219. regs = gpio2regs(base);
  220. if (!regs)
  221. return -ENXIO;
  222. chips[i].regs = regs;
  223. chips[i].set_data = &regs->set_data;
  224. chips[i].clr_data = &regs->clr_data;
  225. chips[i].in_data = &regs->in_data;
  226. gpiochip_add_data(&chips[i].chip, &chips[i]);
  227. }
  228. platform_set_drvdata(pdev, chips);
  229. davinci_gpio_irq_setup(pdev);
  230. return 0;
  231. }
  232. /*--------------------------------------------------------------------------*/
  233. /*
  234. * We expect irqs will normally be set up as input pins, but they can also be
  235. * used as output pins ... which is convenient for testing.
  236. *
  237. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  238. * to their GPIOBNK0 irq, with a bit less overhead.
  239. *
  240. * All those INTC hookups (direct, plus several IRQ banks) can also
  241. * serve as EDMA event triggers.
  242. */
  243. static void gpio_irq_disable(struct irq_data *d)
  244. {
  245. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  246. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  247. writel_relaxed(mask, &g->clr_falling);
  248. writel_relaxed(mask, &g->clr_rising);
  249. }
  250. static void gpio_irq_enable(struct irq_data *d)
  251. {
  252. struct davinci_gpio_regs __iomem *g = irq2regs(d);
  253. u32 mask = (u32) irq_data_get_irq_handler_data(d);
  254. unsigned status = irqd_get_trigger_type(d);
  255. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  256. if (!status)
  257. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  258. if (status & IRQ_TYPE_EDGE_FALLING)
  259. writel_relaxed(mask, &g->set_falling);
  260. if (status & IRQ_TYPE_EDGE_RISING)
  261. writel_relaxed(mask, &g->set_rising);
  262. }
  263. static int gpio_irq_type(struct irq_data *d, unsigned trigger)
  264. {
  265. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  266. return -EINVAL;
  267. return 0;
  268. }
  269. static struct irq_chip gpio_irqchip = {
  270. .name = "GPIO",
  271. .irq_enable = gpio_irq_enable,
  272. .irq_disable = gpio_irq_disable,
  273. .irq_set_type = gpio_irq_type,
  274. .flags = IRQCHIP_SET_TYPE_MASKED,
  275. };
  276. static void gpio_irq_handler(struct irq_desc *desc)
  277. {
  278. unsigned int irq = irq_desc_get_irq(desc);
  279. struct davinci_gpio_regs __iomem *g;
  280. u32 mask = 0xffff;
  281. struct davinci_gpio_controller *d;
  282. d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
  283. g = (struct davinci_gpio_regs __iomem *)d->regs;
  284. /* we only care about one bank */
  285. if (irq & 1)
  286. mask <<= 16;
  287. /* temporarily mask (level sensitive) parent IRQ */
  288. chained_irq_enter(irq_desc_get_chip(desc), desc);
  289. while (1) {
  290. u32 status;
  291. int bit;
  292. /* ack any irqs */
  293. status = readl_relaxed(&g->intstat) & mask;
  294. if (!status)
  295. break;
  296. writel_relaxed(status, &g->intstat);
  297. /* now demux them to the right lowlevel handler */
  298. while (status) {
  299. bit = __ffs(status);
  300. status &= ~BIT(bit);
  301. generic_handle_irq(
  302. irq_find_mapping(d->irq_domain,
  303. d->chip.base + bit));
  304. }
  305. }
  306. chained_irq_exit(irq_desc_get_chip(desc), desc);
  307. /* now it may re-trigger */
  308. }
  309. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  310. {
  311. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  312. if (d->irq_domain)
  313. return irq_create_mapping(d->irq_domain, d->chip.base + offset);
  314. else
  315. return -ENXIO;
  316. }
  317. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  318. {
  319. struct davinci_gpio_controller *d = gpiochip_get_data(chip);
  320. /*
  321. * NOTE: we assume for now that only irqs in the first gpio_chip
  322. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  323. */
  324. if (offset < d->gpio_unbanked)
  325. return d->gpio_irq + offset;
  326. else
  327. return -ENODEV;
  328. }
  329. static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
  330. {
  331. struct davinci_gpio_controller *d;
  332. struct davinci_gpio_regs __iomem *g;
  333. u32 mask;
  334. d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
  335. g = (struct davinci_gpio_regs __iomem *)d->regs;
  336. mask = __gpio_mask(data->irq - d->gpio_irq);
  337. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  338. return -EINVAL;
  339. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  340. ? &g->set_falling : &g->clr_falling);
  341. writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  342. ? &g->set_rising : &g->clr_rising);
  343. return 0;
  344. }
  345. static int
  346. davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  347. irq_hw_number_t hw)
  348. {
  349. struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
  350. irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
  351. "davinci_gpio");
  352. irq_set_irq_type(irq, IRQ_TYPE_NONE);
  353. irq_set_chip_data(irq, (__force void *)g);
  354. irq_set_handler_data(irq, (void *)__gpio_mask(hw));
  355. return 0;
  356. }
  357. static const struct irq_domain_ops davinci_gpio_irq_ops = {
  358. .map = davinci_gpio_irq_map,
  359. .xlate = irq_domain_xlate_onetwocell,
  360. };
  361. static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
  362. {
  363. static struct irq_chip_type gpio_unbanked;
  364. gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
  365. return &gpio_unbanked.chip;
  366. };
  367. static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
  368. {
  369. static struct irq_chip gpio_unbanked;
  370. gpio_unbanked = *irq_get_chip(irq);
  371. return &gpio_unbanked;
  372. };
  373. static const struct of_device_id davinci_gpio_ids[];
  374. /*
  375. * NOTE: for suspend/resume, probably best to make a platform_device with
  376. * suspend_late/resume_resume calls hooking into results of the set_wake()
  377. * calls ... so if no gpios are wakeup events the clock can be disabled,
  378. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  379. * (dm6446) can be set appropriately for GPIOV33 pins.
  380. */
  381. static int davinci_gpio_irq_setup(struct platform_device *pdev)
  382. {
  383. unsigned gpio, bank;
  384. int irq;
  385. struct clk *clk;
  386. u32 binten = 0;
  387. unsigned ngpio, bank_irq;
  388. struct device *dev = &pdev->dev;
  389. struct resource *res;
  390. struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
  391. struct davinci_gpio_platform_data *pdata = dev->platform_data;
  392. struct davinci_gpio_regs __iomem *g;
  393. struct irq_domain *irq_domain = NULL;
  394. const struct of_device_id *match;
  395. struct irq_chip *irq_chip;
  396. gpio_get_irq_chip_cb_t gpio_get_irq_chip;
  397. /*
  398. * Use davinci_gpio_get_irq_chip by default to handle non DT cases
  399. */
  400. gpio_get_irq_chip = davinci_gpio_get_irq_chip;
  401. match = of_match_device(of_match_ptr(davinci_gpio_ids),
  402. dev);
  403. if (match)
  404. gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
  405. ngpio = pdata->ngpio;
  406. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  407. if (!res) {
  408. dev_err(dev, "Invalid IRQ resource\n");
  409. return -EBUSY;
  410. }
  411. bank_irq = res->start;
  412. if (!bank_irq) {
  413. dev_err(dev, "Invalid IRQ resource\n");
  414. return -ENODEV;
  415. }
  416. clk = devm_clk_get(dev, "gpio");
  417. if (IS_ERR(clk)) {
  418. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  419. PTR_ERR(clk));
  420. return PTR_ERR(clk);
  421. }
  422. clk_prepare_enable(clk);
  423. if (!pdata->gpio_unbanked) {
  424. irq = irq_alloc_descs(-1, 0, ngpio, 0);
  425. if (irq < 0) {
  426. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  427. return irq;
  428. }
  429. irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
  430. &davinci_gpio_irq_ops,
  431. chips);
  432. if (!irq_domain) {
  433. dev_err(dev, "Couldn't register an IRQ domain\n");
  434. return -ENODEV;
  435. }
  436. }
  437. /*
  438. * Arrange gpio_to_irq() support, handling either direct IRQs or
  439. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  440. * IRQs, while the others use banked IRQs, would need some setup
  441. * tweaks to recognize hardware which can do that.
  442. */
  443. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  444. chips[bank].chip.to_irq = gpio_to_irq_banked;
  445. chips[bank].irq_domain = irq_domain;
  446. }
  447. /*
  448. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  449. * controller only handling trigger modes. We currently assume no
  450. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  451. */
  452. if (pdata->gpio_unbanked) {
  453. /* pass "bank 0" GPIO IRQs to AINTC */
  454. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  455. chips[0].gpio_irq = bank_irq;
  456. chips[0].gpio_unbanked = pdata->gpio_unbanked;
  457. binten = GENMASK(pdata->gpio_unbanked / 16, 0);
  458. /* AINTC handles mask/unmask; GPIO handles triggering */
  459. irq = bank_irq;
  460. irq_chip = gpio_get_irq_chip(irq);
  461. irq_chip->name = "GPIO-AINTC";
  462. irq_chip->irq_set_type = gpio_irq_type_unbanked;
  463. /* default trigger: both edges */
  464. g = gpio2regs(0);
  465. writel_relaxed(~0, &g->set_falling);
  466. writel_relaxed(~0, &g->set_rising);
  467. /* set the direct IRQs up to use that irqchip */
  468. for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
  469. irq_set_chip(irq, irq_chip);
  470. irq_set_handler_data(irq, &chips[gpio / 32]);
  471. irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
  472. }
  473. goto done;
  474. }
  475. /*
  476. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  477. * then chain through our own handler.
  478. */
  479. for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
  480. /* disabled by default, enabled only as needed */
  481. g = gpio2regs(gpio);
  482. writel_relaxed(~0, &g->clr_falling);
  483. writel_relaxed(~0, &g->clr_rising);
  484. /*
  485. * Each chip handles 32 gpios, and each irq bank consists of 16
  486. * gpio irqs. Pass the irq bank's corresponding controller to
  487. * the chained irq handler.
  488. */
  489. irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
  490. &chips[gpio / 32]);
  491. binten |= BIT(bank);
  492. }
  493. done:
  494. /*
  495. * BINTEN -- per-bank interrupt enable. genirq would also let these
  496. * bits be set/cleared dynamically.
  497. */
  498. writel_relaxed(binten, gpio_base + BINTEN);
  499. return 0;
  500. }
  501. #if IS_ENABLED(CONFIG_OF)
  502. static const struct of_device_id davinci_gpio_ids[] = {
  503. { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
  504. { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
  505. { /* sentinel */ },
  506. };
  507. MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
  508. #endif
  509. static struct platform_driver davinci_gpio_driver = {
  510. .probe = davinci_gpio_probe,
  511. .driver = {
  512. .name = "davinci_gpio",
  513. .of_match_table = of_match_ptr(davinci_gpio_ids),
  514. },
  515. };
  516. /**
  517. * GPIO driver registration needs to be done before machine_init functions
  518. * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
  519. */
  520. static int __init davinci_gpio_drv_reg(void)
  521. {
  522. return platform_driver_register(&davinci_gpio_driver);
  523. }
  524. postcore_initcall(davinci_gpio_drv_reg);