rk3399_dmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd.
  3. * Author: Lin Huang <hl@rock-chips.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/arm-smccc.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/devfreq.h>
  18. #include <linux/devfreq-event.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_opp.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/rwsem.h>
  26. #include <linux/suspend.h>
  27. #include <soc/rockchip/rockchip_sip.h>
  28. struct dram_timing {
  29. unsigned int ddr3_speed_bin;
  30. unsigned int pd_idle;
  31. unsigned int sr_idle;
  32. unsigned int sr_mc_gate_idle;
  33. unsigned int srpd_lite_idle;
  34. unsigned int standby_idle;
  35. unsigned int auto_pd_dis_freq;
  36. unsigned int dram_dll_dis_freq;
  37. unsigned int phy_dll_dis_freq;
  38. unsigned int ddr3_odt_dis_freq;
  39. unsigned int ddr3_drv;
  40. unsigned int ddr3_odt;
  41. unsigned int phy_ddr3_ca_drv;
  42. unsigned int phy_ddr3_dq_drv;
  43. unsigned int phy_ddr3_odt;
  44. unsigned int lpddr3_odt_dis_freq;
  45. unsigned int lpddr3_drv;
  46. unsigned int lpddr3_odt;
  47. unsigned int phy_lpddr3_ca_drv;
  48. unsigned int phy_lpddr3_dq_drv;
  49. unsigned int phy_lpddr3_odt;
  50. unsigned int lpddr4_odt_dis_freq;
  51. unsigned int lpddr4_drv;
  52. unsigned int lpddr4_dq_odt;
  53. unsigned int lpddr4_ca_odt;
  54. unsigned int phy_lpddr4_ca_drv;
  55. unsigned int phy_lpddr4_ck_cs_drv;
  56. unsigned int phy_lpddr4_dq_drv;
  57. unsigned int phy_lpddr4_odt;
  58. };
  59. struct rk3399_dmcfreq {
  60. struct device *dev;
  61. struct devfreq *devfreq;
  62. struct devfreq_simple_ondemand_data ondemand_data;
  63. struct clk *dmc_clk;
  64. struct devfreq_event_dev *edev;
  65. struct mutex lock;
  66. struct dram_timing timing;
  67. /*
  68. * DDR Converser of Frequency (DCF) is used to implement DDR frequency
  69. * conversion without the participation of CPU, we will implement and
  70. * control it in arm trust firmware.
  71. */
  72. wait_queue_head_t wait_dcf_queue;
  73. int irq;
  74. int wait_dcf_flag;
  75. struct regulator *vdd_center;
  76. unsigned long rate, target_rate;
  77. unsigned long volt, target_volt;
  78. };
  79. static int rk3399_dmcfreq_target(struct device *dev, unsigned long *freq,
  80. u32 flags)
  81. {
  82. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  83. struct dev_pm_opp *opp;
  84. unsigned long old_clk_rate = dmcfreq->rate;
  85. unsigned long target_volt, target_rate;
  86. int err;
  87. rcu_read_lock();
  88. opp = devfreq_recommended_opp(dev, freq, flags);
  89. if (IS_ERR(opp)) {
  90. rcu_read_unlock();
  91. return PTR_ERR(opp);
  92. }
  93. target_rate = dev_pm_opp_get_freq(opp);
  94. target_volt = dev_pm_opp_get_voltage(opp);
  95. rcu_read_unlock();
  96. if (dmcfreq->rate == target_rate)
  97. return 0;
  98. mutex_lock(&dmcfreq->lock);
  99. /*
  100. * If frequency scaling from low to high, adjust voltage first.
  101. * If frequency scaling from high to low, adjust frequency first.
  102. */
  103. if (old_clk_rate < target_rate) {
  104. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  105. target_volt);
  106. if (err) {
  107. dev_err(dev, "Cannot to set voltage %lu uV\n",
  108. target_volt);
  109. goto out;
  110. }
  111. }
  112. dmcfreq->wait_dcf_flag = 1;
  113. err = clk_set_rate(dmcfreq->dmc_clk, target_rate);
  114. if (err) {
  115. dev_err(dev, "Cannot to set frequency %lu (%d)\n",
  116. target_rate, err);
  117. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  118. dmcfreq->volt);
  119. goto out;
  120. }
  121. /*
  122. * Wait until bcf irq happen, it means freq scaling finish in
  123. * arm trust firmware, use 100ms as timeout time.
  124. */
  125. if (!wait_event_timeout(dmcfreq->wait_dcf_queue,
  126. !dmcfreq->wait_dcf_flag, HZ / 10))
  127. dev_warn(dev, "Timeout waiting for dcf interrupt\n");
  128. /*
  129. * Check the dpll rate,
  130. * There only two result we will get,
  131. * 1. Ddr frequency scaling fail, we still get the old rate.
  132. * 2. Ddr frequency scaling sucessful, we get the rate we set.
  133. */
  134. dmcfreq->rate = clk_get_rate(dmcfreq->dmc_clk);
  135. /* If get the incorrect rate, set voltage to old value. */
  136. if (dmcfreq->rate != target_rate) {
  137. dev_err(dev, "Get wrong ddr frequency, Request frequency %lu,\
  138. Current frequency %lu\n", target_rate, dmcfreq->rate);
  139. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  140. dmcfreq->volt);
  141. goto out;
  142. } else if (old_clk_rate > target_rate)
  143. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  144. target_volt);
  145. if (err)
  146. dev_err(dev, "Cannot to set vol %lu uV\n", target_volt);
  147. dmcfreq->rate = target_rate;
  148. dmcfreq->volt = target_volt;
  149. out:
  150. mutex_unlock(&dmcfreq->lock);
  151. return err;
  152. }
  153. static int rk3399_dmcfreq_get_dev_status(struct device *dev,
  154. struct devfreq_dev_status *stat)
  155. {
  156. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  157. struct devfreq_event_data edata;
  158. int ret = 0;
  159. ret = devfreq_event_get_event(dmcfreq->edev, &edata);
  160. if (ret < 0)
  161. return ret;
  162. stat->current_frequency = dmcfreq->rate;
  163. stat->busy_time = edata.load_count;
  164. stat->total_time = edata.total_count;
  165. return ret;
  166. }
  167. static int rk3399_dmcfreq_get_cur_freq(struct device *dev, unsigned long *freq)
  168. {
  169. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  170. *freq = dmcfreq->rate;
  171. return 0;
  172. }
  173. static struct devfreq_dev_profile rk3399_devfreq_dmc_profile = {
  174. .polling_ms = 200,
  175. .target = rk3399_dmcfreq_target,
  176. .get_dev_status = rk3399_dmcfreq_get_dev_status,
  177. .get_cur_freq = rk3399_dmcfreq_get_cur_freq,
  178. };
  179. static __maybe_unused int rk3399_dmcfreq_suspend(struct device *dev)
  180. {
  181. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  182. int ret = 0;
  183. ret = devfreq_event_disable_edev(dmcfreq->edev);
  184. if (ret < 0) {
  185. dev_err(dev, "failed to disable the devfreq-event devices\n");
  186. return ret;
  187. }
  188. ret = devfreq_suspend_device(dmcfreq->devfreq);
  189. if (ret < 0) {
  190. dev_err(dev, "failed to suspend the devfreq devices\n");
  191. return ret;
  192. }
  193. return 0;
  194. }
  195. static __maybe_unused int rk3399_dmcfreq_resume(struct device *dev)
  196. {
  197. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  198. int ret = 0;
  199. ret = devfreq_event_enable_edev(dmcfreq->edev);
  200. if (ret < 0) {
  201. dev_err(dev, "failed to enable the devfreq-event devices\n");
  202. return ret;
  203. }
  204. ret = devfreq_resume_device(dmcfreq->devfreq);
  205. if (ret < 0) {
  206. dev_err(dev, "failed to resume the devfreq devices\n");
  207. return ret;
  208. }
  209. return ret;
  210. }
  211. static SIMPLE_DEV_PM_OPS(rk3399_dmcfreq_pm, rk3399_dmcfreq_suspend,
  212. rk3399_dmcfreq_resume);
  213. static irqreturn_t rk3399_dmc_irq(int irq, void *dev_id)
  214. {
  215. struct rk3399_dmcfreq *dmcfreq = dev_id;
  216. struct arm_smccc_res res;
  217. dmcfreq->wait_dcf_flag = 0;
  218. wake_up(&dmcfreq->wait_dcf_queue);
  219. /* Clear the DCF interrupt */
  220. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  221. ROCKCHIP_SIP_CONFIG_DRAM_CLR_IRQ,
  222. 0, 0, 0, 0, &res);
  223. return IRQ_HANDLED;
  224. }
  225. static int of_get_ddr_timings(struct dram_timing *timing,
  226. struct device_node *np)
  227. {
  228. int ret = 0;
  229. ret = of_property_read_u32(np, "rockchip,ddr3_speed_bin",
  230. &timing->ddr3_speed_bin);
  231. ret |= of_property_read_u32(np, "rockchip,pd_idle",
  232. &timing->pd_idle);
  233. ret |= of_property_read_u32(np, "rockchip,sr_idle",
  234. &timing->sr_idle);
  235. ret |= of_property_read_u32(np, "rockchip,sr_mc_gate_idle",
  236. &timing->sr_mc_gate_idle);
  237. ret |= of_property_read_u32(np, "rockchip,srpd_lite_idle",
  238. &timing->srpd_lite_idle);
  239. ret |= of_property_read_u32(np, "rockchip,standby_idle",
  240. &timing->standby_idle);
  241. ret |= of_property_read_u32(np, "rockchip,auto_pd_dis_freq",
  242. &timing->auto_pd_dis_freq);
  243. ret |= of_property_read_u32(np, "rockchip,dram_dll_dis_freq",
  244. &timing->dram_dll_dis_freq);
  245. ret |= of_property_read_u32(np, "rockchip,phy_dll_dis_freq",
  246. &timing->phy_dll_dis_freq);
  247. ret |= of_property_read_u32(np, "rockchip,ddr3_odt_dis_freq",
  248. &timing->ddr3_odt_dis_freq);
  249. ret |= of_property_read_u32(np, "rockchip,ddr3_drv",
  250. &timing->ddr3_drv);
  251. ret |= of_property_read_u32(np, "rockchip,ddr3_odt",
  252. &timing->ddr3_odt);
  253. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_ca_drv",
  254. &timing->phy_ddr3_ca_drv);
  255. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_dq_drv",
  256. &timing->phy_ddr3_dq_drv);
  257. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_odt",
  258. &timing->phy_ddr3_odt);
  259. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt_dis_freq",
  260. &timing->lpddr3_odt_dis_freq);
  261. ret |= of_property_read_u32(np, "rockchip,lpddr3_drv",
  262. &timing->lpddr3_drv);
  263. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt",
  264. &timing->lpddr3_odt);
  265. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_ca_drv",
  266. &timing->phy_lpddr3_ca_drv);
  267. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_dq_drv",
  268. &timing->phy_lpddr3_dq_drv);
  269. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_odt",
  270. &timing->phy_lpddr3_odt);
  271. ret |= of_property_read_u32(np, "rockchip,lpddr4_odt_dis_freq",
  272. &timing->lpddr4_odt_dis_freq);
  273. ret |= of_property_read_u32(np, "rockchip,lpddr4_drv",
  274. &timing->lpddr4_drv);
  275. ret |= of_property_read_u32(np, "rockchip,lpddr4_dq_odt",
  276. &timing->lpddr4_dq_odt);
  277. ret |= of_property_read_u32(np, "rockchip,lpddr4_ca_odt",
  278. &timing->lpddr4_ca_odt);
  279. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ca_drv",
  280. &timing->phy_lpddr4_ca_drv);
  281. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ck_cs_drv",
  282. &timing->phy_lpddr4_ck_cs_drv);
  283. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_dq_drv",
  284. &timing->phy_lpddr4_dq_drv);
  285. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_odt",
  286. &timing->phy_lpddr4_odt);
  287. return ret;
  288. }
  289. static int rk3399_dmcfreq_probe(struct platform_device *pdev)
  290. {
  291. struct arm_smccc_res res;
  292. struct device *dev = &pdev->dev;
  293. struct device_node *np = pdev->dev.of_node;
  294. struct rk3399_dmcfreq *data;
  295. int ret, irq, index, size;
  296. uint32_t *timing;
  297. struct dev_pm_opp *opp;
  298. irq = platform_get_irq(pdev, 0);
  299. if (irq < 0) {
  300. dev_err(&pdev->dev, "Cannot get the dmc interrupt resource\n");
  301. return -EINVAL;
  302. }
  303. data = devm_kzalloc(dev, sizeof(struct rk3399_dmcfreq), GFP_KERNEL);
  304. if (!data)
  305. return -ENOMEM;
  306. mutex_init(&data->lock);
  307. data->vdd_center = devm_regulator_get(dev, "center");
  308. if (IS_ERR(data->vdd_center)) {
  309. dev_err(dev, "Cannot get the regulator \"center\"\n");
  310. return PTR_ERR(data->vdd_center);
  311. }
  312. data->dmc_clk = devm_clk_get(dev, "dmc_clk");
  313. if (IS_ERR(data->dmc_clk)) {
  314. dev_err(dev, "Cannot get the clk dmc_clk\n");
  315. return PTR_ERR(data->dmc_clk);
  316. };
  317. data->irq = irq;
  318. ret = devm_request_irq(dev, irq, rk3399_dmc_irq, 0,
  319. dev_name(dev), data);
  320. if (ret) {
  321. dev_err(dev, "Failed to request dmc irq: %d\n", ret);
  322. return ret;
  323. }
  324. init_waitqueue_head(&data->wait_dcf_queue);
  325. data->wait_dcf_flag = 0;
  326. data->edev = devfreq_event_get_edev_by_phandle(dev, 0);
  327. if (IS_ERR(data->edev))
  328. return -EPROBE_DEFER;
  329. ret = devfreq_event_enable_edev(data->edev);
  330. if (ret < 0) {
  331. dev_err(dev, "failed to enable devfreq-event devices\n");
  332. return ret;
  333. }
  334. /*
  335. * Get dram timing and pass it to arm trust firmware,
  336. * the dram drvier in arm trust firmware will get these
  337. * timing and to do dram initial.
  338. */
  339. if (!of_get_ddr_timings(&data->timing, np)) {
  340. timing = &data->timing.ddr3_speed_bin;
  341. size = sizeof(struct dram_timing) / 4;
  342. for (index = 0; index < size; index++) {
  343. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, *timing++, index,
  344. ROCKCHIP_SIP_CONFIG_DRAM_SET_PARAM,
  345. 0, 0, 0, 0, &res);
  346. if (res.a0) {
  347. dev_err(dev, "Failed to set dram param: %ld\n",
  348. res.a0);
  349. return -EINVAL;
  350. }
  351. }
  352. }
  353. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  354. ROCKCHIP_SIP_CONFIG_DRAM_INIT,
  355. 0, 0, 0, 0, &res);
  356. /*
  357. * We add a devfreq driver to our parent since it has a device tree node
  358. * with operating points.
  359. */
  360. if (dev_pm_opp_of_add_table(dev)) {
  361. dev_err(dev, "Invalid operating-points in device tree.\n");
  362. return -EINVAL;
  363. }
  364. of_property_read_u32(np, "upthreshold",
  365. &data->ondemand_data.upthreshold);
  366. of_property_read_u32(np, "downdifferential",
  367. &data->ondemand_data.downdifferential);
  368. data->rate = clk_get_rate(data->dmc_clk);
  369. rcu_read_lock();
  370. opp = devfreq_recommended_opp(dev, &data->rate, 0);
  371. if (IS_ERR(opp)) {
  372. rcu_read_unlock();
  373. return PTR_ERR(opp);
  374. }
  375. data->rate = dev_pm_opp_get_freq(opp);
  376. data->volt = dev_pm_opp_get_voltage(opp);
  377. rcu_read_unlock();
  378. rk3399_devfreq_dmc_profile.initial_freq = data->rate;
  379. data->devfreq = devm_devfreq_add_device(dev,
  380. &rk3399_devfreq_dmc_profile,
  381. "simple_ondemand",
  382. &data->ondemand_data);
  383. if (IS_ERR(data->devfreq))
  384. return PTR_ERR(data->devfreq);
  385. devm_devfreq_register_opp_notifier(dev, data->devfreq);
  386. data->dev = dev;
  387. platform_set_drvdata(pdev, data);
  388. return 0;
  389. }
  390. static const struct of_device_id rk3399dmc_devfreq_of_match[] = {
  391. { .compatible = "rockchip,rk3399-dmc" },
  392. { },
  393. };
  394. MODULE_DEVICE_TABLE(of, rk3399dmc_devfreq_of_match);
  395. static struct platform_driver rk3399_dmcfreq_driver = {
  396. .probe = rk3399_dmcfreq_probe,
  397. .driver = {
  398. .name = "rk3399-dmc-freq",
  399. .pm = &rk3399_dmcfreq_pm,
  400. .of_match_table = rk3399dmc_devfreq_of_match,
  401. },
  402. };
  403. module_platform_driver(rk3399_dmcfreq_driver);
  404. MODULE_LICENSE("GPL v2");
  405. MODULE_AUTHOR("Lin Huang <hl@rock-chips.com>");
  406. MODULE_DESCRIPTION("RK3399 dmcfreq driver with devfreq framework");