mcip.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * ARC ARConnect (MultiCore IP) support (formerly known as MCIP)
  3. *
  4. * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/irq.h>
  12. #include <linux/spinlock.h>
  13. #include <soc/arc/mcip.h>
  14. #include <asm/irqflags-arcv2.h>
  15. #include <asm/setup.h>
  16. static DEFINE_RAW_SPINLOCK(mcip_lock);
  17. #ifdef CONFIG_SMP
  18. static char smp_cpuinfo_buf[128];
  19. static void mcip_setup_per_cpu(int cpu)
  20. {
  21. smp_ipi_irq_setup(cpu, IPI_IRQ);
  22. smp_ipi_irq_setup(cpu, SOFTIRQ_IRQ);
  23. }
  24. static void mcip_ipi_send(int cpu)
  25. {
  26. unsigned long flags;
  27. int ipi_was_pending;
  28. /* ARConnect can only send IPI to others */
  29. if (unlikely(cpu == raw_smp_processor_id())) {
  30. arc_softirq_trigger(SOFTIRQ_IRQ);
  31. return;
  32. }
  33. raw_spin_lock_irqsave(&mcip_lock, flags);
  34. /*
  35. * If receiver already has a pending interrupt, elide sending this one.
  36. * Linux cross core calling works well with concurrent IPIs
  37. * coalesced into one
  38. * see arch/arc/kernel/smp.c: ipi_send_msg_one()
  39. */
  40. __mcip_cmd(CMD_INTRPT_READ_STATUS, cpu);
  41. ipi_was_pending = read_aux_reg(ARC_REG_MCIP_READBACK);
  42. if (!ipi_was_pending)
  43. __mcip_cmd(CMD_INTRPT_GENERATE_IRQ, cpu);
  44. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  45. }
  46. static void mcip_ipi_clear(int irq)
  47. {
  48. unsigned int cpu, c;
  49. unsigned long flags;
  50. if (unlikely(irq == SOFTIRQ_IRQ)) {
  51. arc_softirq_clear(irq);
  52. return;
  53. }
  54. raw_spin_lock_irqsave(&mcip_lock, flags);
  55. /* Who sent the IPI */
  56. __mcip_cmd(CMD_INTRPT_CHECK_SOURCE, 0);
  57. cpu = read_aux_reg(ARC_REG_MCIP_READBACK); /* 1,2,4,8... */
  58. /*
  59. * In rare case, multiple concurrent IPIs sent to same target can
  60. * possibly be coalesced by MCIP into 1 asserted IRQ, so @cpus can be
  61. * "vectored" (multiple bits sets) as opposed to typical single bit
  62. */
  63. do {
  64. c = __ffs(cpu); /* 0,1,2,3 */
  65. __mcip_cmd(CMD_INTRPT_GENERATE_ACK, c);
  66. cpu &= ~(1U << c);
  67. } while (cpu);
  68. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  69. }
  70. static void mcip_probe_n_setup(void)
  71. {
  72. struct mcip_bcr mp;
  73. READ_BCR(ARC_REG_MCIP_BCR, mp);
  74. sprintf(smp_cpuinfo_buf,
  75. "Extn [SMP]\t: ARConnect (v%d): %d cores with %s%s%s%s%s\n",
  76. mp.ver, mp.num_cores,
  77. IS_AVAIL1(mp.ipi, "IPI "),
  78. IS_AVAIL1(mp.idu, "IDU "),
  79. IS_AVAIL1(mp.llm, "LLM "),
  80. IS_AVAIL1(mp.dbg, "DEBUG "),
  81. IS_AVAIL1(mp.gfrc, "GFRC"));
  82. cpuinfo_arc700[0].extn.gfrc = mp.gfrc;
  83. if (mp.dbg) {
  84. __mcip_cmd_data(CMD_DEBUG_SET_SELECT, 0, 0xf);
  85. __mcip_cmd_data(CMD_DEBUG_SET_MASK, 0xf, 0xf);
  86. }
  87. }
  88. struct plat_smp_ops plat_smp_ops = {
  89. .info = smp_cpuinfo_buf,
  90. .init_early_smp = mcip_probe_n_setup,
  91. .init_per_cpu = mcip_setup_per_cpu,
  92. .ipi_send = mcip_ipi_send,
  93. .ipi_clear = mcip_ipi_clear,
  94. };
  95. #endif
  96. /***************************************************************************
  97. * ARCv2 Interrupt Distribution Unit (IDU)
  98. *
  99. * Connects external "COMMON" IRQs to core intc, providing:
  100. * -dynamic routing (IRQ affinity)
  101. * -load balancing (Round Robin interrupt distribution)
  102. * -1:N distribution
  103. *
  104. * It physically resides in the MCIP hw block
  105. */
  106. #include <linux/irqchip.h>
  107. #include <linux/of.h>
  108. #include <linux/of_irq.h>
  109. /*
  110. * Set the DEST for @cmn_irq to @cpu_mask (1 bit per core)
  111. */
  112. static void idu_set_dest(unsigned int cmn_irq, unsigned int cpu_mask)
  113. {
  114. __mcip_cmd_data(CMD_IDU_SET_DEST, cmn_irq, cpu_mask);
  115. }
  116. static void idu_set_mode(unsigned int cmn_irq, unsigned int lvl,
  117. unsigned int distr)
  118. {
  119. union {
  120. unsigned int word;
  121. struct {
  122. unsigned int distr:2, pad:2, lvl:1, pad2:27;
  123. };
  124. } data;
  125. data.distr = distr;
  126. data.lvl = lvl;
  127. __mcip_cmd_data(CMD_IDU_SET_MODE, cmn_irq, data.word);
  128. }
  129. static void idu_irq_mask(struct irq_data *data)
  130. {
  131. unsigned long flags;
  132. raw_spin_lock_irqsave(&mcip_lock, flags);
  133. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 1);
  134. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  135. }
  136. static void idu_irq_unmask(struct irq_data *data)
  137. {
  138. unsigned long flags;
  139. raw_spin_lock_irqsave(&mcip_lock, flags);
  140. __mcip_cmd_data(CMD_IDU_SET_MASK, data->hwirq, 0);
  141. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  142. }
  143. #ifdef CONFIG_SMP
  144. static int
  145. idu_irq_set_affinity(struct irq_data *data, const struct cpumask *cpumask,
  146. bool force)
  147. {
  148. unsigned long flags;
  149. cpumask_t online;
  150. unsigned int destination_bits;
  151. unsigned int distribution_mode;
  152. /* errout if no online cpu per @cpumask */
  153. if (!cpumask_and(&online, cpumask, cpu_online_mask))
  154. return -EINVAL;
  155. raw_spin_lock_irqsave(&mcip_lock, flags);
  156. destination_bits = cpumask_bits(&online)[0];
  157. idu_set_dest(data->hwirq, destination_bits);
  158. if (ffs(destination_bits) == fls(destination_bits))
  159. distribution_mode = IDU_M_DISTRI_DEST;
  160. else
  161. distribution_mode = IDU_M_DISTRI_RR;
  162. idu_set_mode(data->hwirq, IDU_M_TRIG_LEVEL, distribution_mode);
  163. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  164. return IRQ_SET_MASK_OK;
  165. }
  166. #endif
  167. static struct irq_chip idu_irq_chip = {
  168. .name = "MCIP IDU Intc",
  169. .irq_mask = idu_irq_mask,
  170. .irq_unmask = idu_irq_unmask,
  171. #ifdef CONFIG_SMP
  172. .irq_set_affinity = idu_irq_set_affinity,
  173. #endif
  174. };
  175. static irq_hw_number_t idu_first_hwirq;
  176. static void idu_cascade_isr(struct irq_desc *desc)
  177. {
  178. struct irq_domain *idu_domain = irq_desc_get_handler_data(desc);
  179. irq_hw_number_t core_hwirq = irqd_to_hwirq(irq_desc_get_irq_data(desc));
  180. irq_hw_number_t idu_hwirq = core_hwirq - idu_first_hwirq;
  181. generic_handle_irq(irq_find_mapping(idu_domain, idu_hwirq));
  182. }
  183. static int idu_irq_map(struct irq_domain *d, unsigned int virq, irq_hw_number_t hwirq)
  184. {
  185. irq_set_chip_and_handler(virq, &idu_irq_chip, handle_level_irq);
  186. irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
  187. return 0;
  188. }
  189. static int idu_irq_xlate(struct irq_domain *d, struct device_node *n,
  190. const u32 *intspec, unsigned int intsize,
  191. irq_hw_number_t *out_hwirq, unsigned int *out_type)
  192. {
  193. irq_hw_number_t hwirq = *out_hwirq = intspec[0];
  194. int distri = intspec[1];
  195. unsigned long flags;
  196. *out_type = IRQ_TYPE_NONE;
  197. /* XXX: validate distribution scheme again online cpu mask */
  198. if (distri == 0) {
  199. /* 0 - Round Robin to all cpus, otherwise 1 bit per core */
  200. raw_spin_lock_irqsave(&mcip_lock, flags);
  201. idu_set_dest(hwirq, BIT(num_online_cpus()) - 1);
  202. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_RR);
  203. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  204. } else {
  205. /*
  206. * DEST based distribution for Level Triggered intr can only
  207. * have 1 CPU, so generalize it to always contain 1 cpu
  208. */
  209. int cpu = ffs(distri);
  210. if (cpu != fls(distri))
  211. pr_warn("IDU irq %lx distri mode set to cpu %x\n",
  212. hwirq, cpu);
  213. raw_spin_lock_irqsave(&mcip_lock, flags);
  214. idu_set_dest(hwirq, cpu);
  215. idu_set_mode(hwirq, IDU_M_TRIG_LEVEL, IDU_M_DISTRI_DEST);
  216. raw_spin_unlock_irqrestore(&mcip_lock, flags);
  217. }
  218. return 0;
  219. }
  220. static const struct irq_domain_ops idu_irq_ops = {
  221. .xlate = idu_irq_xlate,
  222. .map = idu_irq_map,
  223. };
  224. /*
  225. * [16, 23]: Statically assigned always private-per-core (Timers, WDT, IPI)
  226. * [24, 23+C]: If C > 0 then "C" common IRQs
  227. * [24+C, N]: Not statically assigned, private-per-core
  228. */
  229. static int __init
  230. idu_of_init(struct device_node *intc, struct device_node *parent)
  231. {
  232. struct irq_domain *domain;
  233. /* Read IDU BCR to confirm nr_irqs */
  234. int nr_irqs = of_irq_count(intc);
  235. int i, virq;
  236. struct mcip_bcr mp;
  237. READ_BCR(ARC_REG_MCIP_BCR, mp);
  238. if (!mp.idu)
  239. panic("IDU not detected, but DeviceTree using it");
  240. pr_info("MCIP: IDU referenced from Devicetree %d irqs\n", nr_irqs);
  241. domain = irq_domain_add_linear(intc, nr_irqs, &idu_irq_ops, NULL);
  242. /* Parent interrupts (core-intc) are already mapped */
  243. for (i = 0; i < nr_irqs; i++) {
  244. /*
  245. * Return parent uplink IRQs (towards core intc) 24,25,.....
  246. * this step has been done before already
  247. * however we need it to get the parent virq and set IDU handler
  248. * as first level isr
  249. */
  250. virq = irq_of_parse_and_map(intc, i);
  251. if (!i)
  252. idu_first_hwirq = irqd_to_hwirq(irq_get_irq_data(virq));
  253. irq_set_chained_handler_and_data(virq, idu_cascade_isr, domain);
  254. }
  255. __mcip_cmd(CMD_IDU_ENABLE, 0);
  256. return 0;
  257. }
  258. IRQCHIP_DECLARE(arcv2_idu_intc, "snps,archs-idu-intc", idu_of_init);